vmwgfx_drv.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /**************************************************************************
  3. *
  4. * Copyright 2009-2016 VMware, Inc., Palo Alto, CA., USA
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include "ttm_object.h"
  33. #include <drm/ttm/ttm_placement.h>
  34. #include <drm/ttm/ttm_bo_driver.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  38. #define VMWGFX_CHIP_SVGAII 0
  39. #define VMW_FB_RESERVATION 0
  40. #define VMW_MIN_INITIAL_WIDTH 800
  41. #define VMW_MIN_INITIAL_HEIGHT 600
  42. #ifndef VMWGFX_GIT_VERSION
  43. #define VMWGFX_GIT_VERSION "Unknown"
  44. #endif
  45. #define VMWGFX_REPO "In Tree"
  46. /**
  47. * Fully encoded drm commands. Might move to vmw_drm.h
  48. */
  49. #define DRM_IOCTL_VMW_GET_PARAM \
  50. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  51. struct drm_vmw_getparam_arg)
  52. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  53. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  54. union drm_vmw_alloc_dmabuf_arg)
  55. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  57. struct drm_vmw_unref_dmabuf_arg)
  58. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  60. struct drm_vmw_cursor_bypass_arg)
  61. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  62. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  63. struct drm_vmw_control_stream_arg)
  64. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  65. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  66. struct drm_vmw_stream_arg)
  67. #define DRM_IOCTL_VMW_UNREF_STREAM \
  68. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  69. struct drm_vmw_stream_arg)
  70. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  71. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  72. struct drm_vmw_context_arg)
  73. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  74. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  75. struct drm_vmw_context_arg)
  76. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  77. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  78. union drm_vmw_surface_create_arg)
  79. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  81. struct drm_vmw_surface_arg)
  82. #define DRM_IOCTL_VMW_REF_SURFACE \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  84. union drm_vmw_surface_reference_arg)
  85. #define DRM_IOCTL_VMW_EXECBUF \
  86. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  87. struct drm_vmw_execbuf_arg)
  88. #define DRM_IOCTL_VMW_GET_3D_CAP \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  90. struct drm_vmw_get_3d_cap_arg)
  91. #define DRM_IOCTL_VMW_FENCE_WAIT \
  92. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  93. struct drm_vmw_fence_wait_arg)
  94. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  95. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  96. struct drm_vmw_fence_signaled_arg)
  97. #define DRM_IOCTL_VMW_FENCE_UNREF \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  99. struct drm_vmw_fence_arg)
  100. #define DRM_IOCTL_VMW_FENCE_EVENT \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  102. struct drm_vmw_fence_event_arg)
  103. #define DRM_IOCTL_VMW_PRESENT \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  105. struct drm_vmw_present_arg)
  106. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  107. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  108. struct drm_vmw_present_readback_arg)
  109. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  110. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  111. struct drm_vmw_update_layout_arg)
  112. #define DRM_IOCTL_VMW_CREATE_SHADER \
  113. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  114. struct drm_vmw_shader_create_arg)
  115. #define DRM_IOCTL_VMW_UNREF_SHADER \
  116. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  117. struct drm_vmw_shader_arg)
  118. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  119. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  120. union drm_vmw_gb_surface_create_arg)
  121. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  122. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  123. union drm_vmw_gb_surface_reference_arg)
  124. #define DRM_IOCTL_VMW_SYNCCPU \
  125. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  126. struct drm_vmw_synccpu_arg)
  127. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  128. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  129. struct drm_vmw_context_arg)
  130. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE_EXT \
  131. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE_EXT, \
  132. union drm_vmw_gb_surface_create_ext_arg)
  133. #define DRM_IOCTL_VMW_GB_SURFACE_REF_EXT \
  134. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF_EXT, \
  135. union drm_vmw_gb_surface_reference_ext_arg)
  136. /**
  137. * The core DRM version of this macro doesn't account for
  138. * DRM_COMMAND_BASE.
  139. */
  140. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  141. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  142. /**
  143. * Ioctl definitions.
  144. */
  145. static const struct drm_ioctl_desc vmw_ioctls[] = {
  146. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  147. DRM_AUTH | DRM_RENDER_ALLOW),
  148. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
  149. DRM_AUTH | DRM_RENDER_ALLOW),
  150. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
  151. DRM_RENDER_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  153. vmw_kms_cursor_bypass_ioctl,
  154. DRM_MASTER),
  155. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  156. DRM_MASTER),
  157. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  158. DRM_MASTER),
  159. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  160. DRM_MASTER),
  161. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  162. DRM_AUTH | DRM_RENDER_ALLOW),
  163. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  164. DRM_RENDER_ALLOW),
  165. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  166. DRM_AUTH | DRM_RENDER_ALLOW),
  167. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  168. DRM_RENDER_ALLOW),
  169. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  170. DRM_AUTH | DRM_RENDER_ALLOW),
  171. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  172. DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  174. DRM_RENDER_ALLOW),
  175. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  176. vmw_fence_obj_signaled_ioctl,
  177. DRM_RENDER_ALLOW),
  178. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  179. DRM_RENDER_ALLOW),
  180. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  181. DRM_AUTH | DRM_RENDER_ALLOW),
  182. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  183. DRM_AUTH | DRM_RENDER_ALLOW),
  184. /* these allow direct access to the framebuffers mark as master only */
  185. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  186. DRM_MASTER | DRM_AUTH),
  187. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  188. vmw_present_readback_ioctl,
  189. DRM_MASTER | DRM_AUTH),
  190. /*
  191. * The permissions of the below ioctl are overridden in
  192. * vmw_generic_ioctl(). We require either
  193. * DRM_MASTER or capable(CAP_SYS_ADMIN).
  194. */
  195. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  196. vmw_kms_update_layout_ioctl,
  197. DRM_RENDER_ALLOW),
  198. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  199. vmw_shader_define_ioctl,
  200. DRM_AUTH | DRM_RENDER_ALLOW),
  201. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  202. vmw_shader_destroy_ioctl,
  203. DRM_RENDER_ALLOW),
  204. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  205. vmw_gb_surface_define_ioctl,
  206. DRM_AUTH | DRM_RENDER_ALLOW),
  207. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  208. vmw_gb_surface_reference_ioctl,
  209. DRM_AUTH | DRM_RENDER_ALLOW),
  210. VMW_IOCTL_DEF(VMW_SYNCCPU,
  211. vmw_user_bo_synccpu_ioctl,
  212. DRM_RENDER_ALLOW),
  213. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  214. vmw_extended_context_define_ioctl,
  215. DRM_AUTH | DRM_RENDER_ALLOW),
  216. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE_EXT,
  217. vmw_gb_surface_define_ext_ioctl,
  218. DRM_AUTH | DRM_RENDER_ALLOW),
  219. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF_EXT,
  220. vmw_gb_surface_reference_ext_ioctl,
  221. DRM_AUTH | DRM_RENDER_ALLOW),
  222. };
  223. static const struct pci_device_id vmw_pci_id_list[] = {
  224. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  225. {0, 0, 0}
  226. };
  227. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  228. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  229. static int vmw_force_iommu;
  230. static int vmw_restrict_iommu;
  231. static int vmw_force_coherent;
  232. static int vmw_restrict_dma_mask;
  233. static int vmw_assume_16bpp;
  234. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  235. static void vmw_master_init(struct vmw_master *);
  236. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  237. void *ptr);
  238. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  239. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  240. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  241. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  242. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  243. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  244. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  245. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  246. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  247. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  248. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  249. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  250. static void vmw_print_capabilities2(uint32_t capabilities2)
  251. {
  252. DRM_INFO("Capabilities2:\n");
  253. if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
  254. DRM_INFO(" Grow oTable.\n");
  255. if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
  256. DRM_INFO(" IntraSurface copy.\n");
  257. }
  258. static void vmw_print_capabilities(uint32_t capabilities)
  259. {
  260. DRM_INFO("Capabilities:\n");
  261. if (capabilities & SVGA_CAP_RECT_COPY)
  262. DRM_INFO(" Rect copy.\n");
  263. if (capabilities & SVGA_CAP_CURSOR)
  264. DRM_INFO(" Cursor.\n");
  265. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  266. DRM_INFO(" Cursor bypass.\n");
  267. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  268. DRM_INFO(" Cursor bypass 2.\n");
  269. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  270. DRM_INFO(" 8bit emulation.\n");
  271. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  272. DRM_INFO(" Alpha cursor.\n");
  273. if (capabilities & SVGA_CAP_3D)
  274. DRM_INFO(" 3D.\n");
  275. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  276. DRM_INFO(" Extended Fifo.\n");
  277. if (capabilities & SVGA_CAP_MULTIMON)
  278. DRM_INFO(" Multimon.\n");
  279. if (capabilities & SVGA_CAP_PITCHLOCK)
  280. DRM_INFO(" Pitchlock.\n");
  281. if (capabilities & SVGA_CAP_IRQMASK)
  282. DRM_INFO(" Irq mask.\n");
  283. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  284. DRM_INFO(" Display Topology.\n");
  285. if (capabilities & SVGA_CAP_GMR)
  286. DRM_INFO(" GMR.\n");
  287. if (capabilities & SVGA_CAP_TRACES)
  288. DRM_INFO(" Traces.\n");
  289. if (capabilities & SVGA_CAP_GMR2)
  290. DRM_INFO(" GMR2.\n");
  291. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  292. DRM_INFO(" Screen Object 2.\n");
  293. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  294. DRM_INFO(" Command Buffers.\n");
  295. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  296. DRM_INFO(" Command Buffers 2.\n");
  297. if (capabilities & SVGA_CAP_GBOBJECTS)
  298. DRM_INFO(" Guest Backed Resources.\n");
  299. if (capabilities & SVGA_CAP_DX)
  300. DRM_INFO(" DX Features.\n");
  301. if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
  302. DRM_INFO(" HP Command Queue.\n");
  303. }
  304. /**
  305. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  306. *
  307. * @dev_priv: A device private structure.
  308. *
  309. * This function creates a small buffer object that holds the query
  310. * result for dummy queries emitted as query barriers.
  311. * The function will then map the first page and initialize a pending
  312. * occlusion query result structure, Finally it will unmap the buffer.
  313. * No interruptible waits are done within this function.
  314. *
  315. * Returns an error if bo creation or initialization fails.
  316. */
  317. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  318. {
  319. int ret;
  320. struct vmw_buffer_object *vbo;
  321. struct ttm_bo_kmap_obj map;
  322. volatile SVGA3dQueryResult *result;
  323. bool dummy;
  324. /*
  325. * Create the vbo as pinned, so that a tryreserve will
  326. * immediately succeed. This is because we're the only
  327. * user of the bo currently.
  328. */
  329. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  330. if (!vbo)
  331. return -ENOMEM;
  332. ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
  333. &vmw_sys_ne_placement, false,
  334. &vmw_bo_bo_free);
  335. if (unlikely(ret != 0))
  336. return ret;
  337. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  338. BUG_ON(ret != 0);
  339. vmw_bo_pin_reserved(vbo, true);
  340. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  341. if (likely(ret == 0)) {
  342. result = ttm_kmap_obj_virtual(&map, &dummy);
  343. result->totalSize = sizeof(*result);
  344. result->state = SVGA3D_QUERYSTATE_PENDING;
  345. result->result32 = 0xff;
  346. ttm_bo_kunmap(&map);
  347. }
  348. vmw_bo_pin_reserved(vbo, false);
  349. ttm_bo_unreserve(&vbo->base);
  350. if (unlikely(ret != 0)) {
  351. DRM_ERROR("Dummy query buffer map failed.\n");
  352. vmw_bo_unreference(&vbo);
  353. } else
  354. dev_priv->dummy_query_bo = vbo;
  355. return ret;
  356. }
  357. /**
  358. * vmw_request_device_late - Perform late device setup
  359. *
  360. * @dev_priv: Pointer to device private.
  361. *
  362. * This function performs setup of otables and enables large command
  363. * buffer submission. These tasks are split out to a separate function
  364. * because it reverts vmw_release_device_early and is intended to be used
  365. * by an error path in the hibernation code.
  366. */
  367. static int vmw_request_device_late(struct vmw_private *dev_priv)
  368. {
  369. int ret;
  370. if (dev_priv->has_mob) {
  371. ret = vmw_otables_setup(dev_priv);
  372. if (unlikely(ret != 0)) {
  373. DRM_ERROR("Unable to initialize "
  374. "guest Memory OBjects.\n");
  375. return ret;
  376. }
  377. }
  378. if (dev_priv->cman) {
  379. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  380. 256*4096, 2*4096);
  381. if (ret) {
  382. struct vmw_cmdbuf_man *man = dev_priv->cman;
  383. dev_priv->cman = NULL;
  384. vmw_cmdbuf_man_destroy(man);
  385. }
  386. }
  387. return 0;
  388. }
  389. static int vmw_request_device(struct vmw_private *dev_priv)
  390. {
  391. int ret;
  392. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  393. if (unlikely(ret != 0)) {
  394. DRM_ERROR("Unable to initialize FIFO.\n");
  395. return ret;
  396. }
  397. vmw_fence_fifo_up(dev_priv->fman);
  398. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  399. if (IS_ERR(dev_priv->cman)) {
  400. dev_priv->cman = NULL;
  401. dev_priv->has_dx = false;
  402. }
  403. ret = vmw_request_device_late(dev_priv);
  404. if (ret)
  405. goto out_no_mob;
  406. ret = vmw_dummy_query_bo_create(dev_priv);
  407. if (unlikely(ret != 0))
  408. goto out_no_query_bo;
  409. return 0;
  410. out_no_query_bo:
  411. if (dev_priv->cman)
  412. vmw_cmdbuf_remove_pool(dev_priv->cman);
  413. if (dev_priv->has_mob) {
  414. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  415. vmw_otables_takedown(dev_priv);
  416. }
  417. if (dev_priv->cman)
  418. vmw_cmdbuf_man_destroy(dev_priv->cman);
  419. out_no_mob:
  420. vmw_fence_fifo_down(dev_priv->fman);
  421. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  422. return ret;
  423. }
  424. /**
  425. * vmw_release_device_early - Early part of fifo takedown.
  426. *
  427. * @dev_priv: Pointer to device private struct.
  428. *
  429. * This is the first part of command submission takedown, to be called before
  430. * buffer management is taken down.
  431. */
  432. static void vmw_release_device_early(struct vmw_private *dev_priv)
  433. {
  434. /*
  435. * Previous destructions should've released
  436. * the pinned bo.
  437. */
  438. BUG_ON(dev_priv->pinned_bo != NULL);
  439. vmw_bo_unreference(&dev_priv->dummy_query_bo);
  440. if (dev_priv->cman)
  441. vmw_cmdbuf_remove_pool(dev_priv->cman);
  442. if (dev_priv->has_mob) {
  443. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  444. vmw_otables_takedown(dev_priv);
  445. }
  446. }
  447. /**
  448. * vmw_release_device_late - Late part of fifo takedown.
  449. *
  450. * @dev_priv: Pointer to device private struct.
  451. *
  452. * This is the last part of the command submission takedown, to be called when
  453. * command submission is no longer needed. It may wait on pending fences.
  454. */
  455. static void vmw_release_device_late(struct vmw_private *dev_priv)
  456. {
  457. vmw_fence_fifo_down(dev_priv->fman);
  458. if (dev_priv->cman)
  459. vmw_cmdbuf_man_destroy(dev_priv->cman);
  460. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  461. }
  462. /**
  463. * Sets the initial_[width|height] fields on the given vmw_private.
  464. *
  465. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  466. * clamping the value to fb_max_[width|height] fields and the
  467. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  468. * If the values appear to be invalid, set them to
  469. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  470. */
  471. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  472. {
  473. uint32_t width;
  474. uint32_t height;
  475. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  476. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  477. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  478. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  479. if (width > dev_priv->fb_max_width ||
  480. height > dev_priv->fb_max_height) {
  481. /*
  482. * This is a host error and shouldn't occur.
  483. */
  484. width = VMW_MIN_INITIAL_WIDTH;
  485. height = VMW_MIN_INITIAL_HEIGHT;
  486. }
  487. dev_priv->initial_width = width;
  488. dev_priv->initial_height = height;
  489. }
  490. /**
  491. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  492. * system.
  493. *
  494. * @dev_priv: Pointer to a struct vmw_private
  495. *
  496. * This functions tries to determine the IOMMU setup and what actions
  497. * need to be taken by the driver to make system pages visible to the
  498. * device.
  499. * If this function decides that DMA is not possible, it returns -EINVAL.
  500. * The driver may then try to disable features of the device that require
  501. * DMA.
  502. */
  503. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  504. {
  505. static const char *names[vmw_dma_map_max] = {
  506. [vmw_dma_phys] = "Using physical TTM page addresses.",
  507. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  508. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  509. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  510. #ifdef CONFIG_X86
  511. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  512. #ifdef CONFIG_INTEL_IOMMU
  513. if (intel_iommu_enabled) {
  514. dev_priv->map_mode = vmw_dma_map_populate;
  515. goto out_fixup;
  516. }
  517. #endif
  518. if (!(vmw_force_iommu || vmw_force_coherent)) {
  519. dev_priv->map_mode = vmw_dma_phys;
  520. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  521. return 0;
  522. }
  523. dev_priv->map_mode = vmw_dma_map_populate;
  524. if (dma_ops->sync_single_for_cpu)
  525. dev_priv->map_mode = vmw_dma_alloc_coherent;
  526. #ifdef CONFIG_SWIOTLB
  527. if (swiotlb_nr_tbl() == 0)
  528. dev_priv->map_mode = vmw_dma_map_populate;
  529. #endif
  530. #ifdef CONFIG_INTEL_IOMMU
  531. out_fixup:
  532. #endif
  533. if (dev_priv->map_mode == vmw_dma_map_populate &&
  534. vmw_restrict_iommu)
  535. dev_priv->map_mode = vmw_dma_map_bind;
  536. if (vmw_force_coherent)
  537. dev_priv->map_mode = vmw_dma_alloc_coherent;
  538. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  539. /*
  540. * No coherent page pool
  541. */
  542. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  543. return -EINVAL;
  544. #endif
  545. #else /* CONFIG_X86 */
  546. dev_priv->map_mode = vmw_dma_map_populate;
  547. #endif /* CONFIG_X86 */
  548. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  549. return 0;
  550. }
  551. /**
  552. * vmw_dma_masks - set required page- and dma masks
  553. *
  554. * @dev: Pointer to struct drm-device
  555. *
  556. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  557. * restriction also for 64-bit systems.
  558. */
  559. #ifdef CONFIG_INTEL_IOMMU
  560. static int vmw_dma_masks(struct vmw_private *dev_priv)
  561. {
  562. struct drm_device *dev = dev_priv->dev;
  563. if (intel_iommu_enabled &&
  564. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  565. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  566. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  567. }
  568. return 0;
  569. }
  570. #else
  571. static int vmw_dma_masks(struct vmw_private *dev_priv)
  572. {
  573. return 0;
  574. }
  575. #endif
  576. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  577. {
  578. struct vmw_private *dev_priv;
  579. int ret;
  580. uint32_t svga_id;
  581. enum vmw_res_type i;
  582. bool refuse_dma = false;
  583. char host_log[100] = {0};
  584. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  585. if (unlikely(!dev_priv)) {
  586. DRM_ERROR("Failed allocating a device private struct.\n");
  587. return -ENOMEM;
  588. }
  589. pci_set_master(dev->pdev);
  590. dev_priv->dev = dev;
  591. dev_priv->vmw_chipset = chipset;
  592. dev_priv->last_read_seqno = (uint32_t) -100;
  593. mutex_init(&dev_priv->cmdbuf_mutex);
  594. mutex_init(&dev_priv->release_mutex);
  595. mutex_init(&dev_priv->binding_mutex);
  596. mutex_init(&dev_priv->requested_layout_mutex);
  597. mutex_init(&dev_priv->global_kms_state_mutex);
  598. rwlock_init(&dev_priv->resource_lock);
  599. ttm_lock_init(&dev_priv->reservation_sem);
  600. spin_lock_init(&dev_priv->hw_lock);
  601. spin_lock_init(&dev_priv->waiter_lock);
  602. spin_lock_init(&dev_priv->cap_lock);
  603. spin_lock_init(&dev_priv->svga_lock);
  604. spin_lock_init(&dev_priv->cursor_lock);
  605. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  606. idr_init(&dev_priv->res_idr[i]);
  607. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  608. }
  609. mutex_init(&dev_priv->init_mutex);
  610. init_waitqueue_head(&dev_priv->fence_queue);
  611. init_waitqueue_head(&dev_priv->fifo_queue);
  612. dev_priv->fence_queue_waiters = 0;
  613. dev_priv->fifo_queue_waiters = 0;
  614. dev_priv->used_memory_size = 0;
  615. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  616. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  617. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  618. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  619. dev_priv->enable_fb = enable_fbdev;
  620. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  621. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  622. if (svga_id != SVGA_ID_2) {
  623. ret = -ENOSYS;
  624. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  625. goto out_err0;
  626. }
  627. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  628. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
  629. dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
  630. }
  631. ret = vmw_dma_select_mode(dev_priv);
  632. if (unlikely(ret != 0)) {
  633. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  634. refuse_dma = true;
  635. }
  636. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  637. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  638. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  639. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  640. vmw_get_initial_size(dev_priv);
  641. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  642. dev_priv->max_gmr_ids =
  643. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  644. dev_priv->max_gmr_pages =
  645. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  646. dev_priv->memory_size =
  647. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  648. dev_priv->memory_size -= dev_priv->vram_size;
  649. } else {
  650. /*
  651. * An arbitrary limit of 512MiB on surface
  652. * memory. But all HWV8 hardware supports GMR2.
  653. */
  654. dev_priv->memory_size = 512*1024*1024;
  655. }
  656. dev_priv->max_mob_pages = 0;
  657. dev_priv->max_mob_size = 0;
  658. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  659. uint64_t mem_size =
  660. vmw_read(dev_priv,
  661. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  662. /*
  663. * Workaround for low memory 2D VMs to compensate for the
  664. * allocation taken by fbdev
  665. */
  666. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  667. mem_size *= 3;
  668. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  669. dev_priv->prim_bb_mem =
  670. vmw_read(dev_priv,
  671. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  672. dev_priv->max_mob_size =
  673. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  674. dev_priv->stdu_max_width =
  675. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  676. dev_priv->stdu_max_height =
  677. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  678. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  679. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  680. dev_priv->texture_max_width = vmw_read(dev_priv,
  681. SVGA_REG_DEV_CAP);
  682. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  683. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  684. dev_priv->texture_max_height = vmw_read(dev_priv,
  685. SVGA_REG_DEV_CAP);
  686. } else {
  687. dev_priv->texture_max_width = 8192;
  688. dev_priv->texture_max_height = 8192;
  689. dev_priv->prim_bb_mem = dev_priv->vram_size;
  690. }
  691. vmw_print_capabilities(dev_priv->capabilities);
  692. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
  693. vmw_print_capabilities2(dev_priv->capabilities2);
  694. ret = vmw_dma_masks(dev_priv);
  695. if (unlikely(ret != 0))
  696. goto out_err0;
  697. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  698. DRM_INFO("Max GMR ids is %u\n",
  699. (unsigned)dev_priv->max_gmr_ids);
  700. DRM_INFO("Max number of GMR pages is %u\n",
  701. (unsigned)dev_priv->max_gmr_pages);
  702. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  703. (unsigned)dev_priv->memory_size / 1024);
  704. }
  705. DRM_INFO("Maximum display memory size is %u kiB\n",
  706. dev_priv->prim_bb_mem / 1024);
  707. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  708. dev_priv->vram_start, dev_priv->vram_size / 1024);
  709. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  710. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  711. ret = vmw_ttm_global_init(dev_priv);
  712. if (unlikely(ret != 0))
  713. goto out_err0;
  714. vmw_master_init(&dev_priv->fbdev_master);
  715. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  716. dev_priv->active_master = &dev_priv->fbdev_master;
  717. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  718. dev_priv->mmio_size, MEMREMAP_WB);
  719. if (unlikely(dev_priv->mmio_virt == NULL)) {
  720. ret = -ENOMEM;
  721. DRM_ERROR("Failed mapping MMIO.\n");
  722. goto out_err3;
  723. }
  724. /* Need mmio memory to check for fifo pitchlock cap. */
  725. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  726. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  727. !vmw_fifo_have_pitchlock(dev_priv)) {
  728. ret = -ENOSYS;
  729. DRM_ERROR("Hardware has no pitchlock\n");
  730. goto out_err4;
  731. }
  732. dev_priv->tdev = ttm_object_device_init
  733. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  734. if (unlikely(dev_priv->tdev == NULL)) {
  735. DRM_ERROR("Unable to initialize TTM object management.\n");
  736. ret = -ENOMEM;
  737. goto out_err4;
  738. }
  739. dev->dev_private = dev_priv;
  740. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  741. dev_priv->stealth = (ret != 0);
  742. if (dev_priv->stealth) {
  743. /**
  744. * Request at least the mmio PCI resource.
  745. */
  746. DRM_INFO("It appears like vesafb is loaded. "
  747. "Ignore above error if any.\n");
  748. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  749. if (unlikely(ret != 0)) {
  750. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  751. goto out_no_device;
  752. }
  753. }
  754. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  755. ret = vmw_irq_install(dev, dev->pdev->irq);
  756. if (ret != 0) {
  757. DRM_ERROR("Failed installing irq: %d\n", ret);
  758. goto out_no_irq;
  759. }
  760. }
  761. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  762. if (unlikely(dev_priv->fman == NULL)) {
  763. ret = -ENOMEM;
  764. goto out_no_fman;
  765. }
  766. ret = ttm_bo_device_init(&dev_priv->bdev,
  767. dev_priv->bo_global_ref.ref.object,
  768. &vmw_bo_driver,
  769. dev->anon_inode->i_mapping,
  770. VMWGFX_FILE_PAGE_OFFSET,
  771. false);
  772. if (unlikely(ret != 0)) {
  773. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  774. goto out_no_bdev;
  775. }
  776. /*
  777. * Enable VRAM, but initially don't use it until SVGA is enabled and
  778. * unhidden.
  779. */
  780. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  781. (dev_priv->vram_size >> PAGE_SHIFT));
  782. if (unlikely(ret != 0)) {
  783. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  784. goto out_no_vram;
  785. }
  786. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  787. dev_priv->has_gmr = true;
  788. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  789. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  790. VMW_PL_GMR) != 0) {
  791. DRM_INFO("No GMR memory available. "
  792. "Graphics memory resources are very limited.\n");
  793. dev_priv->has_gmr = false;
  794. }
  795. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  796. dev_priv->has_mob = true;
  797. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  798. VMW_PL_MOB) != 0) {
  799. DRM_INFO("No MOB memory available. "
  800. "3D will be disabled.\n");
  801. dev_priv->has_mob = false;
  802. }
  803. }
  804. if (dev_priv->has_mob) {
  805. spin_lock(&dev_priv->cap_lock);
  806. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
  807. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  808. spin_unlock(&dev_priv->cap_lock);
  809. }
  810. ret = vmw_kms_init(dev_priv);
  811. if (unlikely(ret != 0))
  812. goto out_no_kms;
  813. vmw_overlay_init(dev_priv);
  814. ret = vmw_request_device(dev_priv);
  815. if (ret)
  816. goto out_no_fifo;
  817. if (dev_priv->has_dx) {
  818. /*
  819. * SVGA_CAP2_DX2 (DefineGBSurface_v3) is needed for SM4_1
  820. * support
  821. */
  822. if ((dev_priv->capabilities2 & SVGA_CAP2_DX2) != 0) {
  823. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  824. SVGA3D_DEVCAP_SM41);
  825. dev_priv->has_sm4_1 = vmw_read(dev_priv,
  826. SVGA_REG_DEV_CAP);
  827. }
  828. }
  829. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  830. DRM_INFO("Atomic: %s\n", (dev->driver->driver_features & DRIVER_ATOMIC)
  831. ? "yes." : "no.");
  832. DRM_INFO("SM4_1: %s\n", dev_priv->has_sm4_1 ? "yes." : "no.");
  833. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  834. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  835. vmw_host_log(host_log);
  836. memset(host_log, 0, sizeof(host_log));
  837. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  838. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  839. VMWGFX_DRIVER_PATCHLEVEL);
  840. vmw_host_log(host_log);
  841. if (dev_priv->enable_fb) {
  842. vmw_fifo_resource_inc(dev_priv);
  843. vmw_svga_enable(dev_priv);
  844. vmw_fb_init(dev_priv);
  845. }
  846. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  847. register_pm_notifier(&dev_priv->pm_nb);
  848. return 0;
  849. out_no_fifo:
  850. vmw_overlay_close(dev_priv);
  851. vmw_kms_close(dev_priv);
  852. out_no_kms:
  853. if (dev_priv->has_mob)
  854. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  855. if (dev_priv->has_gmr)
  856. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  857. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  858. out_no_vram:
  859. (void)ttm_bo_device_release(&dev_priv->bdev);
  860. out_no_bdev:
  861. vmw_fence_manager_takedown(dev_priv->fman);
  862. out_no_fman:
  863. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  864. vmw_irq_uninstall(dev_priv->dev);
  865. out_no_irq:
  866. if (dev_priv->stealth)
  867. pci_release_region(dev->pdev, 2);
  868. else
  869. pci_release_regions(dev->pdev);
  870. out_no_device:
  871. ttm_object_device_release(&dev_priv->tdev);
  872. out_err4:
  873. memunmap(dev_priv->mmio_virt);
  874. out_err3:
  875. vmw_ttm_global_release(dev_priv);
  876. out_err0:
  877. for (i = vmw_res_context; i < vmw_res_max; ++i)
  878. idr_destroy(&dev_priv->res_idr[i]);
  879. if (dev_priv->ctx.staged_bindings)
  880. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  881. kfree(dev_priv);
  882. return ret;
  883. }
  884. static void vmw_driver_unload(struct drm_device *dev)
  885. {
  886. struct vmw_private *dev_priv = vmw_priv(dev);
  887. enum vmw_res_type i;
  888. unregister_pm_notifier(&dev_priv->pm_nb);
  889. if (dev_priv->ctx.res_ht_initialized)
  890. drm_ht_remove(&dev_priv->ctx.res_ht);
  891. vfree(dev_priv->ctx.cmd_bounce);
  892. if (dev_priv->enable_fb) {
  893. vmw_fb_off(dev_priv);
  894. vmw_fb_close(dev_priv);
  895. vmw_fifo_resource_dec(dev_priv);
  896. vmw_svga_disable(dev_priv);
  897. }
  898. vmw_kms_close(dev_priv);
  899. vmw_overlay_close(dev_priv);
  900. if (dev_priv->has_gmr)
  901. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  902. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  903. vmw_release_device_early(dev_priv);
  904. if (dev_priv->has_mob)
  905. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  906. (void) ttm_bo_device_release(&dev_priv->bdev);
  907. vmw_release_device_late(dev_priv);
  908. vmw_fence_manager_takedown(dev_priv->fman);
  909. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  910. vmw_irq_uninstall(dev_priv->dev);
  911. if (dev_priv->stealth)
  912. pci_release_region(dev->pdev, 2);
  913. else
  914. pci_release_regions(dev->pdev);
  915. ttm_object_device_release(&dev_priv->tdev);
  916. memunmap(dev_priv->mmio_virt);
  917. if (dev_priv->ctx.staged_bindings)
  918. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  919. vmw_ttm_global_release(dev_priv);
  920. for (i = vmw_res_context; i < vmw_res_max; ++i)
  921. idr_destroy(&dev_priv->res_idr[i]);
  922. kfree(dev_priv);
  923. }
  924. static void vmw_postclose(struct drm_device *dev,
  925. struct drm_file *file_priv)
  926. {
  927. struct vmw_fpriv *vmw_fp;
  928. vmw_fp = vmw_fpriv(file_priv);
  929. if (vmw_fp->locked_master) {
  930. struct vmw_master *vmaster =
  931. vmw_master(vmw_fp->locked_master);
  932. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  933. ttm_vt_unlock(&vmaster->lock);
  934. drm_master_put(&vmw_fp->locked_master);
  935. }
  936. ttm_object_file_release(&vmw_fp->tfile);
  937. kfree(vmw_fp);
  938. }
  939. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  940. {
  941. struct vmw_private *dev_priv = vmw_priv(dev);
  942. struct vmw_fpriv *vmw_fp;
  943. int ret = -ENOMEM;
  944. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  945. if (unlikely(!vmw_fp))
  946. return ret;
  947. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  948. if (unlikely(vmw_fp->tfile == NULL))
  949. goto out_no_tfile;
  950. file_priv->driver_priv = vmw_fp;
  951. return 0;
  952. out_no_tfile:
  953. kfree(vmw_fp);
  954. return ret;
  955. }
  956. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  957. struct drm_file *file_priv,
  958. unsigned int flags)
  959. {
  960. int ret;
  961. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  962. struct vmw_master *vmaster;
  963. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  964. return NULL;
  965. ret = mutex_lock_interruptible(&dev->master_mutex);
  966. if (unlikely(ret != 0))
  967. return ERR_PTR(-ERESTARTSYS);
  968. if (drm_is_current_master(file_priv)) {
  969. mutex_unlock(&dev->master_mutex);
  970. return NULL;
  971. }
  972. /*
  973. * Check if we were previously master, but now dropped. In that
  974. * case, allow at least render node functionality.
  975. */
  976. if (vmw_fp->locked_master) {
  977. mutex_unlock(&dev->master_mutex);
  978. if (flags & DRM_RENDER_ALLOW)
  979. return NULL;
  980. DRM_ERROR("Dropped master trying to access ioctl that "
  981. "requires authentication.\n");
  982. return ERR_PTR(-EACCES);
  983. }
  984. mutex_unlock(&dev->master_mutex);
  985. /*
  986. * Take the TTM lock. Possibly sleep waiting for the authenticating
  987. * master to become master again, or for a SIGTERM if the
  988. * authenticating master exits.
  989. */
  990. vmaster = vmw_master(file_priv->master);
  991. ret = ttm_read_lock(&vmaster->lock, true);
  992. if (unlikely(ret != 0))
  993. vmaster = ERR_PTR(ret);
  994. return vmaster;
  995. }
  996. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  997. unsigned long arg,
  998. long (*ioctl_func)(struct file *, unsigned int,
  999. unsigned long))
  1000. {
  1001. struct drm_file *file_priv = filp->private_data;
  1002. struct drm_device *dev = file_priv->minor->dev;
  1003. unsigned int nr = DRM_IOCTL_NR(cmd);
  1004. struct vmw_master *vmaster;
  1005. unsigned int flags;
  1006. long ret;
  1007. /*
  1008. * Do extra checking on driver private ioctls.
  1009. */
  1010. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  1011. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  1012. const struct drm_ioctl_desc *ioctl =
  1013. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  1014. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  1015. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  1016. if (unlikely(ret != 0))
  1017. return ret;
  1018. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  1019. goto out_io_encoding;
  1020. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  1021. _IOC_SIZE(cmd));
  1022. } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
  1023. if (!drm_is_current_master(file_priv) &&
  1024. !capable(CAP_SYS_ADMIN))
  1025. return -EACCES;
  1026. }
  1027. if (unlikely(ioctl->cmd != cmd))
  1028. goto out_io_encoding;
  1029. flags = ioctl->flags;
  1030. } else if (!drm_ioctl_flags(nr, &flags))
  1031. return -EINVAL;
  1032. vmaster = vmw_master_check(dev, file_priv, flags);
  1033. if (IS_ERR(vmaster)) {
  1034. ret = PTR_ERR(vmaster);
  1035. if (ret != -ERESTARTSYS)
  1036. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  1037. nr, ret);
  1038. return ret;
  1039. }
  1040. ret = ioctl_func(filp, cmd, arg);
  1041. if (vmaster)
  1042. ttm_read_unlock(&vmaster->lock);
  1043. return ret;
  1044. out_io_encoding:
  1045. DRM_ERROR("Invalid command format, ioctl %d\n",
  1046. nr - DRM_COMMAND_BASE);
  1047. return -EINVAL;
  1048. }
  1049. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  1050. unsigned long arg)
  1051. {
  1052. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1053. }
  1054. #ifdef CONFIG_COMPAT
  1055. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1056. unsigned long arg)
  1057. {
  1058. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1059. }
  1060. #endif
  1061. static void vmw_lastclose(struct drm_device *dev)
  1062. {
  1063. }
  1064. static void vmw_master_init(struct vmw_master *vmaster)
  1065. {
  1066. ttm_lock_init(&vmaster->lock);
  1067. }
  1068. static int vmw_master_create(struct drm_device *dev,
  1069. struct drm_master *master)
  1070. {
  1071. struct vmw_master *vmaster;
  1072. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1073. if (unlikely(!vmaster))
  1074. return -ENOMEM;
  1075. vmw_master_init(vmaster);
  1076. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1077. master->driver_priv = vmaster;
  1078. return 0;
  1079. }
  1080. static void vmw_master_destroy(struct drm_device *dev,
  1081. struct drm_master *master)
  1082. {
  1083. struct vmw_master *vmaster = vmw_master(master);
  1084. master->driver_priv = NULL;
  1085. kfree(vmaster);
  1086. }
  1087. static int vmw_master_set(struct drm_device *dev,
  1088. struct drm_file *file_priv,
  1089. bool from_open)
  1090. {
  1091. struct vmw_private *dev_priv = vmw_priv(dev);
  1092. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1093. struct vmw_master *active = dev_priv->active_master;
  1094. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1095. int ret = 0;
  1096. if (active) {
  1097. BUG_ON(active != &dev_priv->fbdev_master);
  1098. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1099. if (unlikely(ret != 0))
  1100. return ret;
  1101. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1102. dev_priv->active_master = NULL;
  1103. }
  1104. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1105. if (!from_open) {
  1106. ttm_vt_unlock(&vmaster->lock);
  1107. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1108. drm_master_put(&vmw_fp->locked_master);
  1109. }
  1110. dev_priv->active_master = vmaster;
  1111. drm_sysfs_hotplug_event(dev);
  1112. return 0;
  1113. }
  1114. static void vmw_master_drop(struct drm_device *dev,
  1115. struct drm_file *file_priv)
  1116. {
  1117. struct vmw_private *dev_priv = vmw_priv(dev);
  1118. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1119. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1120. int ret;
  1121. /**
  1122. * Make sure the master doesn't disappear while we have
  1123. * it locked.
  1124. */
  1125. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1126. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1127. vmw_kms_legacy_hotspot_clear(dev_priv);
  1128. if (unlikely((ret != 0))) {
  1129. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1130. drm_master_put(&vmw_fp->locked_master);
  1131. }
  1132. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1133. if (!dev_priv->enable_fb)
  1134. vmw_svga_disable(dev_priv);
  1135. dev_priv->active_master = &dev_priv->fbdev_master;
  1136. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1137. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1138. }
  1139. /**
  1140. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1141. *
  1142. * @dev_priv: Pointer to device private struct.
  1143. * Needs the reservation sem to be held in non-exclusive mode.
  1144. */
  1145. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1146. {
  1147. spin_lock(&dev_priv->svga_lock);
  1148. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1149. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1150. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1151. }
  1152. spin_unlock(&dev_priv->svga_lock);
  1153. }
  1154. /**
  1155. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1156. *
  1157. * @dev_priv: Pointer to device private struct.
  1158. */
  1159. void vmw_svga_enable(struct vmw_private *dev_priv)
  1160. {
  1161. (void) ttm_read_lock(&dev_priv->reservation_sem, false);
  1162. __vmw_svga_enable(dev_priv);
  1163. ttm_read_unlock(&dev_priv->reservation_sem);
  1164. }
  1165. /**
  1166. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1167. *
  1168. * @dev_priv: Pointer to device private struct.
  1169. * Needs the reservation sem to be held in exclusive mode.
  1170. * Will not empty VRAM. VRAM must be emptied by caller.
  1171. */
  1172. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1173. {
  1174. spin_lock(&dev_priv->svga_lock);
  1175. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1176. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1177. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1178. SVGA_REG_ENABLE_HIDE |
  1179. SVGA_REG_ENABLE_ENABLE);
  1180. }
  1181. spin_unlock(&dev_priv->svga_lock);
  1182. }
  1183. /**
  1184. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1185. * running.
  1186. *
  1187. * @dev_priv: Pointer to device private struct.
  1188. * Will empty VRAM.
  1189. */
  1190. void vmw_svga_disable(struct vmw_private *dev_priv)
  1191. {
  1192. /*
  1193. * Disabling SVGA will turn off device modesetting capabilities, so
  1194. * notify KMS about that so that it doesn't cache atomic state that
  1195. * isn't valid anymore, for example crtcs turned on.
  1196. * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
  1197. * but vmw_kms_lost_device() takes the reservation sem and thus we'll
  1198. * end up with lock order reversal. Thus, a master may actually perform
  1199. * a new modeset just after we call vmw_kms_lost_device() and race with
  1200. * vmw_svga_disable(), but that should at worst cause atomic KMS state
  1201. * to be inconsistent with the device, causing modesetting problems.
  1202. *
  1203. */
  1204. vmw_kms_lost_device(dev_priv->dev);
  1205. ttm_write_lock(&dev_priv->reservation_sem, false);
  1206. spin_lock(&dev_priv->svga_lock);
  1207. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1208. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1209. spin_unlock(&dev_priv->svga_lock);
  1210. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1211. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1212. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1213. SVGA_REG_ENABLE_HIDE |
  1214. SVGA_REG_ENABLE_ENABLE);
  1215. } else
  1216. spin_unlock(&dev_priv->svga_lock);
  1217. ttm_write_unlock(&dev_priv->reservation_sem);
  1218. }
  1219. static void vmw_remove(struct pci_dev *pdev)
  1220. {
  1221. struct drm_device *dev = pci_get_drvdata(pdev);
  1222. pci_disable_device(pdev);
  1223. drm_put_dev(dev);
  1224. }
  1225. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1226. void *ptr)
  1227. {
  1228. struct vmw_private *dev_priv =
  1229. container_of(nb, struct vmw_private, pm_nb);
  1230. switch (val) {
  1231. case PM_HIBERNATION_PREPARE:
  1232. /*
  1233. * Take the reservation sem in write mode, which will make sure
  1234. * there are no other processes holding a buffer object
  1235. * reservation, meaning we should be able to evict all buffer
  1236. * objects if needed.
  1237. * Once user-space processes have been frozen, we can release
  1238. * the lock again.
  1239. */
  1240. ttm_suspend_lock(&dev_priv->reservation_sem);
  1241. dev_priv->suspend_locked = true;
  1242. break;
  1243. case PM_POST_HIBERNATION:
  1244. case PM_POST_RESTORE:
  1245. if (READ_ONCE(dev_priv->suspend_locked)) {
  1246. dev_priv->suspend_locked = false;
  1247. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1248. }
  1249. break;
  1250. default:
  1251. break;
  1252. }
  1253. return 0;
  1254. }
  1255. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1256. {
  1257. struct drm_device *dev = pci_get_drvdata(pdev);
  1258. struct vmw_private *dev_priv = vmw_priv(dev);
  1259. if (dev_priv->refuse_hibernation)
  1260. return -EBUSY;
  1261. pci_save_state(pdev);
  1262. pci_disable_device(pdev);
  1263. pci_set_power_state(pdev, PCI_D3hot);
  1264. return 0;
  1265. }
  1266. static int vmw_pci_resume(struct pci_dev *pdev)
  1267. {
  1268. pci_set_power_state(pdev, PCI_D0);
  1269. pci_restore_state(pdev);
  1270. return pci_enable_device(pdev);
  1271. }
  1272. static int vmw_pm_suspend(struct device *kdev)
  1273. {
  1274. struct pci_dev *pdev = to_pci_dev(kdev);
  1275. struct pm_message dummy;
  1276. dummy.event = 0;
  1277. return vmw_pci_suspend(pdev, dummy);
  1278. }
  1279. static int vmw_pm_resume(struct device *kdev)
  1280. {
  1281. struct pci_dev *pdev = to_pci_dev(kdev);
  1282. return vmw_pci_resume(pdev);
  1283. }
  1284. static int vmw_pm_freeze(struct device *kdev)
  1285. {
  1286. struct pci_dev *pdev = to_pci_dev(kdev);
  1287. struct drm_device *dev = pci_get_drvdata(pdev);
  1288. struct vmw_private *dev_priv = vmw_priv(dev);
  1289. int ret;
  1290. /*
  1291. * Unlock for vmw_kms_suspend.
  1292. * No user-space processes should be running now.
  1293. */
  1294. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1295. ret = vmw_kms_suspend(dev_priv->dev);
  1296. if (ret) {
  1297. ttm_suspend_lock(&dev_priv->reservation_sem);
  1298. DRM_ERROR("Failed to freeze modesetting.\n");
  1299. return ret;
  1300. }
  1301. if (dev_priv->enable_fb)
  1302. vmw_fb_off(dev_priv);
  1303. ttm_suspend_lock(&dev_priv->reservation_sem);
  1304. vmw_execbuf_release_pinned_bo(dev_priv);
  1305. vmw_resource_evict_all(dev_priv);
  1306. vmw_release_device_early(dev_priv);
  1307. ttm_bo_swapout_all(&dev_priv->bdev);
  1308. if (dev_priv->enable_fb)
  1309. vmw_fifo_resource_dec(dev_priv);
  1310. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1311. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1312. if (dev_priv->enable_fb)
  1313. vmw_fifo_resource_inc(dev_priv);
  1314. WARN_ON(vmw_request_device_late(dev_priv));
  1315. dev_priv->suspend_locked = false;
  1316. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1317. if (dev_priv->suspend_state)
  1318. vmw_kms_resume(dev);
  1319. if (dev_priv->enable_fb)
  1320. vmw_fb_on(dev_priv);
  1321. return -EBUSY;
  1322. }
  1323. vmw_fence_fifo_down(dev_priv->fman);
  1324. __vmw_svga_disable(dev_priv);
  1325. vmw_release_device_late(dev_priv);
  1326. return 0;
  1327. }
  1328. static int vmw_pm_restore(struct device *kdev)
  1329. {
  1330. struct pci_dev *pdev = to_pci_dev(kdev);
  1331. struct drm_device *dev = pci_get_drvdata(pdev);
  1332. struct vmw_private *dev_priv = vmw_priv(dev);
  1333. int ret;
  1334. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1335. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1336. if (dev_priv->enable_fb)
  1337. vmw_fifo_resource_inc(dev_priv);
  1338. ret = vmw_request_device(dev_priv);
  1339. if (ret)
  1340. return ret;
  1341. if (dev_priv->enable_fb)
  1342. __vmw_svga_enable(dev_priv);
  1343. vmw_fence_fifo_up(dev_priv->fman);
  1344. dev_priv->suspend_locked = false;
  1345. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1346. if (dev_priv->suspend_state)
  1347. vmw_kms_resume(dev_priv->dev);
  1348. if (dev_priv->enable_fb)
  1349. vmw_fb_on(dev_priv);
  1350. return 0;
  1351. }
  1352. static const struct dev_pm_ops vmw_pm_ops = {
  1353. .freeze = vmw_pm_freeze,
  1354. .thaw = vmw_pm_restore,
  1355. .restore = vmw_pm_restore,
  1356. .suspend = vmw_pm_suspend,
  1357. .resume = vmw_pm_resume,
  1358. };
  1359. static const struct file_operations vmwgfx_driver_fops = {
  1360. .owner = THIS_MODULE,
  1361. .open = drm_open,
  1362. .release = drm_release,
  1363. .unlocked_ioctl = vmw_unlocked_ioctl,
  1364. .mmap = vmw_mmap,
  1365. .poll = vmw_fops_poll,
  1366. .read = vmw_fops_read,
  1367. #if defined(CONFIG_COMPAT)
  1368. .compat_ioctl = vmw_compat_ioctl,
  1369. #endif
  1370. .llseek = noop_llseek,
  1371. };
  1372. static struct drm_driver driver = {
  1373. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1374. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
  1375. .load = vmw_driver_load,
  1376. .unload = vmw_driver_unload,
  1377. .lastclose = vmw_lastclose,
  1378. .get_vblank_counter = vmw_get_vblank_counter,
  1379. .enable_vblank = vmw_enable_vblank,
  1380. .disable_vblank = vmw_disable_vblank,
  1381. .ioctls = vmw_ioctls,
  1382. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1383. .master_create = vmw_master_create,
  1384. .master_destroy = vmw_master_destroy,
  1385. .master_set = vmw_master_set,
  1386. .master_drop = vmw_master_drop,
  1387. .open = vmw_driver_open,
  1388. .postclose = vmw_postclose,
  1389. .dumb_create = vmw_dumb_create,
  1390. .dumb_map_offset = vmw_dumb_map_offset,
  1391. .dumb_destroy = vmw_dumb_destroy,
  1392. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1393. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1394. .fops = &vmwgfx_driver_fops,
  1395. .name = VMWGFX_DRIVER_NAME,
  1396. .desc = VMWGFX_DRIVER_DESC,
  1397. .date = VMWGFX_DRIVER_DATE,
  1398. .major = VMWGFX_DRIVER_MAJOR,
  1399. .minor = VMWGFX_DRIVER_MINOR,
  1400. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1401. };
  1402. static struct pci_driver vmw_pci_driver = {
  1403. .name = VMWGFX_DRIVER_NAME,
  1404. .id_table = vmw_pci_id_list,
  1405. .probe = vmw_probe,
  1406. .remove = vmw_remove,
  1407. .driver = {
  1408. .pm = &vmw_pm_ops
  1409. }
  1410. };
  1411. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1412. {
  1413. return drm_get_pci_dev(pdev, ent, &driver);
  1414. }
  1415. static int __init vmwgfx_init(void)
  1416. {
  1417. int ret;
  1418. if (vgacon_text_force())
  1419. return -EINVAL;
  1420. ret = pci_register_driver(&vmw_pci_driver);
  1421. if (ret)
  1422. DRM_ERROR("Failed initializing DRM.\n");
  1423. return ret;
  1424. }
  1425. static void __exit vmwgfx_exit(void)
  1426. {
  1427. pci_unregister_driver(&vmw_pci_driver);
  1428. }
  1429. module_init(vmwgfx_init);
  1430. module_exit(vmwgfx_exit);
  1431. MODULE_AUTHOR("VMware Inc. and others");
  1432. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1433. MODULE_LICENSE("GPL and additional rights");
  1434. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1435. __stringify(VMWGFX_DRIVER_MINOR) "."
  1436. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1437. "0");