xhci.c 145 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include <linux/dmi.h>
  29. #include <linux/dma-mapping.h>
  30. #include "xhci.h"
  31. #include "xhci-trace.h"
  32. #define DRIVER_AUTHOR "Sarah Sharp"
  33. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  34. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  35. static int link_quirk;
  36. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  37. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  38. static unsigned int quirks;
  39. module_param(quirks, uint, S_IRUGO);
  40. MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
  41. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  42. /*
  43. * xhci_handshake - spin reading hc until handshake completes or fails
  44. * @ptr: address of hc register to be read
  45. * @mask: bits to look at in result of read
  46. * @done: value of those bits when handshake succeeds
  47. * @usec: timeout in microseconds
  48. *
  49. * Returns negative errno, or zero on success
  50. *
  51. * Success happens when the "mask" bits have the specified value (hardware
  52. * handshake done). There are two failure modes: "usec" have passed (major
  53. * hardware flakeout), or the register reads as all-ones (hardware removed).
  54. */
  55. int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  56. u32 mask, u32 done, int usec)
  57. {
  58. u32 result;
  59. do {
  60. result = readl(ptr);
  61. if (result == ~(u32)0) /* card removed */
  62. return -ENODEV;
  63. result &= mask;
  64. if (result == done)
  65. return 0;
  66. udelay(1);
  67. usec--;
  68. } while (usec > 0);
  69. return -ETIMEDOUT;
  70. }
  71. /*
  72. * Disable interrupts and begin the xHCI halting process.
  73. */
  74. void xhci_quiesce(struct xhci_hcd *xhci)
  75. {
  76. u32 halted;
  77. u32 cmd;
  78. u32 mask;
  79. mask = ~(XHCI_IRQS);
  80. halted = readl(&xhci->op_regs->status) & STS_HALT;
  81. if (!halted)
  82. mask &= ~CMD_RUN;
  83. cmd = readl(&xhci->op_regs->command);
  84. cmd &= mask;
  85. writel(cmd, &xhci->op_regs->command);
  86. }
  87. /*
  88. * Force HC into halt state.
  89. *
  90. * Disable any IRQs and clear the run/stop bit.
  91. * HC will complete any current and actively pipelined transactions, and
  92. * should halt within 16 ms of the run/stop bit being cleared.
  93. * Read HC Halted bit in the status register to see when the HC is finished.
  94. */
  95. int xhci_halt(struct xhci_hcd *xhci)
  96. {
  97. int ret;
  98. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
  99. xhci_quiesce(xhci);
  100. ret = xhci_handshake(xhci, &xhci->op_regs->status,
  101. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  102. if (!ret) {
  103. xhci->xhc_state |= XHCI_STATE_HALTED;
  104. xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
  105. } else
  106. xhci_warn(xhci, "Host not halted after %u microseconds.\n",
  107. XHCI_MAX_HALT_USEC);
  108. return ret;
  109. }
  110. /*
  111. * Set the run bit and wait for the host to be running.
  112. */
  113. static int xhci_start(struct xhci_hcd *xhci)
  114. {
  115. u32 temp;
  116. int ret;
  117. temp = readl(&xhci->op_regs->command);
  118. temp |= (CMD_RUN);
  119. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
  120. temp);
  121. writel(temp, &xhci->op_regs->command);
  122. /*
  123. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  124. * running.
  125. */
  126. ret = xhci_handshake(xhci, &xhci->op_regs->status,
  127. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  128. if (ret == -ETIMEDOUT)
  129. xhci_err(xhci, "Host took too long to start, "
  130. "waited %u microseconds.\n",
  131. XHCI_MAX_HALT_USEC);
  132. if (!ret)
  133. xhci->xhc_state &= ~XHCI_STATE_HALTED;
  134. return ret;
  135. }
  136. /*
  137. * Reset a halted HC.
  138. *
  139. * This resets pipelines, timers, counters, state machines, etc.
  140. * Transactions will be terminated immediately, and operational registers
  141. * will be set to their defaults.
  142. */
  143. int xhci_reset(struct xhci_hcd *xhci)
  144. {
  145. u32 command;
  146. u32 state;
  147. int ret, i;
  148. state = readl(&xhci->op_regs->status);
  149. if ((state & STS_HALT) == 0) {
  150. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  151. return 0;
  152. }
  153. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
  154. command = readl(&xhci->op_regs->command);
  155. command |= CMD_RESET;
  156. writel(command, &xhci->op_regs->command);
  157. ret = xhci_handshake(xhci, &xhci->op_regs->command,
  158. CMD_RESET, 0, 10 * 1000 * 1000);
  159. if (ret)
  160. return ret;
  161. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  162. "Wait for controller to be ready for doorbell rings");
  163. /*
  164. * xHCI cannot write to any doorbells or operational registers other
  165. * than status until the "Controller Not Ready" flag is cleared.
  166. */
  167. ret = xhci_handshake(xhci, &xhci->op_regs->status,
  168. STS_CNR, 0, 10 * 1000 * 1000);
  169. for (i = 0; i < 2; ++i) {
  170. xhci->bus_state[i].port_c_suspend = 0;
  171. xhci->bus_state[i].suspended_ports = 0;
  172. xhci->bus_state[i].resuming_ports = 0;
  173. }
  174. return ret;
  175. }
  176. #ifdef CONFIG_PCI
  177. static int xhci_free_msi(struct xhci_hcd *xhci)
  178. {
  179. int i;
  180. if (!xhci->msix_entries)
  181. return -EINVAL;
  182. for (i = 0; i < xhci->msix_count; i++)
  183. if (xhci->msix_entries[i].vector)
  184. free_irq(xhci->msix_entries[i].vector,
  185. xhci_to_hcd(xhci));
  186. return 0;
  187. }
  188. /*
  189. * Set up MSI
  190. */
  191. static int xhci_setup_msi(struct xhci_hcd *xhci)
  192. {
  193. int ret;
  194. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  195. ret = pci_enable_msi(pdev);
  196. if (ret) {
  197. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  198. "failed to allocate MSI entry");
  199. return ret;
  200. }
  201. ret = request_irq(pdev->irq, xhci_msi_irq,
  202. 0, "xhci_hcd", xhci_to_hcd(xhci));
  203. if (ret) {
  204. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  205. "disable MSI interrupt");
  206. pci_disable_msi(pdev);
  207. }
  208. return ret;
  209. }
  210. /*
  211. * Free IRQs
  212. * free all IRQs request
  213. */
  214. static void xhci_free_irq(struct xhci_hcd *xhci)
  215. {
  216. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  217. int ret;
  218. /* return if using legacy interrupt */
  219. if (xhci_to_hcd(xhci)->irq > 0)
  220. return;
  221. ret = xhci_free_msi(xhci);
  222. if (!ret)
  223. return;
  224. if (pdev->irq > 0)
  225. free_irq(pdev->irq, xhci_to_hcd(xhci));
  226. return;
  227. }
  228. /*
  229. * Set up MSI-X
  230. */
  231. static int xhci_setup_msix(struct xhci_hcd *xhci)
  232. {
  233. int i, ret = 0;
  234. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  235. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  236. /*
  237. * calculate number of msi-x vectors supported.
  238. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  239. * with max number of interrupters based on the xhci HCSPARAMS1.
  240. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  241. * Add additional 1 vector to ensure always available interrupt.
  242. */
  243. xhci->msix_count = min(num_online_cpus() + 1,
  244. HCS_MAX_INTRS(xhci->hcs_params1));
  245. xhci->msix_entries =
  246. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  247. GFP_KERNEL);
  248. if (!xhci->msix_entries) {
  249. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  250. return -ENOMEM;
  251. }
  252. for (i = 0; i < xhci->msix_count; i++) {
  253. xhci->msix_entries[i].entry = i;
  254. xhci->msix_entries[i].vector = 0;
  255. }
  256. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  257. if (ret) {
  258. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  259. "Failed to enable MSI-X");
  260. goto free_entries;
  261. }
  262. for (i = 0; i < xhci->msix_count; i++) {
  263. ret = request_irq(xhci->msix_entries[i].vector,
  264. xhci_msi_irq,
  265. 0, "xhci_hcd", xhci_to_hcd(xhci));
  266. if (ret)
  267. goto disable_msix;
  268. }
  269. hcd->msix_enabled = 1;
  270. return ret;
  271. disable_msix:
  272. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
  273. xhci_free_irq(xhci);
  274. pci_disable_msix(pdev);
  275. free_entries:
  276. kfree(xhci->msix_entries);
  277. xhci->msix_entries = NULL;
  278. return ret;
  279. }
  280. /* Free any IRQs and disable MSI-X */
  281. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  282. {
  283. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  284. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  285. if (xhci->quirks & XHCI_PLAT)
  286. return;
  287. xhci_free_irq(xhci);
  288. if (xhci->msix_entries) {
  289. pci_disable_msix(pdev);
  290. kfree(xhci->msix_entries);
  291. xhci->msix_entries = NULL;
  292. } else {
  293. pci_disable_msi(pdev);
  294. }
  295. hcd->msix_enabled = 0;
  296. return;
  297. }
  298. static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
  299. {
  300. int i;
  301. if (xhci->msix_entries) {
  302. for (i = 0; i < xhci->msix_count; i++)
  303. synchronize_irq(xhci->msix_entries[i].vector);
  304. }
  305. }
  306. static int xhci_try_enable_msi(struct usb_hcd *hcd)
  307. {
  308. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  309. struct pci_dev *pdev;
  310. int ret;
  311. /* The xhci platform device has set up IRQs through usb_add_hcd. */
  312. if (xhci->quirks & XHCI_PLAT)
  313. return 0;
  314. pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  315. /*
  316. * Some Fresco Logic host controllers advertise MSI, but fail to
  317. * generate interrupts. Don't even try to enable MSI.
  318. */
  319. if (xhci->quirks & XHCI_BROKEN_MSI)
  320. goto legacy_irq;
  321. /* unregister the legacy interrupt */
  322. if (hcd->irq)
  323. free_irq(hcd->irq, hcd);
  324. hcd->irq = 0;
  325. ret = xhci_setup_msix(xhci);
  326. if (ret)
  327. /* fall back to msi*/
  328. ret = xhci_setup_msi(xhci);
  329. if (!ret)
  330. /* hcd->irq is 0, we have MSI */
  331. return 0;
  332. if (!pdev->irq) {
  333. xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
  334. return -EINVAL;
  335. }
  336. legacy_irq:
  337. /* fall back to legacy interrupt*/
  338. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  339. hcd->irq_descr, hcd);
  340. if (ret) {
  341. xhci_err(xhci, "request interrupt %d failed\n",
  342. pdev->irq);
  343. return ret;
  344. }
  345. hcd->irq = pdev->irq;
  346. return 0;
  347. }
  348. #else
  349. static int xhci_try_enable_msi(struct usb_hcd *hcd)
  350. {
  351. return 0;
  352. }
  353. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  354. {
  355. }
  356. static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
  357. {
  358. }
  359. #endif
  360. static void compliance_mode_recovery(unsigned long arg)
  361. {
  362. struct xhci_hcd *xhci;
  363. struct usb_hcd *hcd;
  364. u32 temp;
  365. int i;
  366. xhci = (struct xhci_hcd *)arg;
  367. for (i = 0; i < xhci->num_usb3_ports; i++) {
  368. temp = readl(xhci->usb3_ports[i]);
  369. if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
  370. /*
  371. * Compliance Mode Detected. Letting USB Core
  372. * handle the Warm Reset
  373. */
  374. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  375. "Compliance mode detected->port %d",
  376. i + 1);
  377. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  378. "Attempting compliance mode recovery");
  379. hcd = xhci->shared_hcd;
  380. if (hcd->state == HC_STATE_SUSPENDED)
  381. usb_hcd_resume_root_hub(hcd);
  382. usb_hcd_poll_rh_status(hcd);
  383. }
  384. }
  385. if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
  386. mod_timer(&xhci->comp_mode_recovery_timer,
  387. jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
  388. }
  389. /*
  390. * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
  391. * that causes ports behind that hardware to enter compliance mode sometimes.
  392. * The quirk creates a timer that polls every 2 seconds the link state of
  393. * each host controller's port and recovers it by issuing a Warm reset
  394. * if Compliance mode is detected, otherwise the port will become "dead" (no
  395. * device connections or disconnections will be detected anymore). Becasue no
  396. * status event is generated when entering compliance mode (per xhci spec),
  397. * this quirk is needed on systems that have the failing hardware installed.
  398. */
  399. static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
  400. {
  401. xhci->port_status_u0 = 0;
  402. init_timer(&xhci->comp_mode_recovery_timer);
  403. xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
  404. xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
  405. xhci->comp_mode_recovery_timer.expires = jiffies +
  406. msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
  407. set_timer_slack(&xhci->comp_mode_recovery_timer,
  408. msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
  409. add_timer(&xhci->comp_mode_recovery_timer);
  410. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  411. "Compliance mode recovery timer initialized");
  412. }
  413. /*
  414. * This function identifies the systems that have installed the SN65LVPE502CP
  415. * USB3.0 re-driver and that need the Compliance Mode Quirk.
  416. * Systems:
  417. * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
  418. */
  419. bool xhci_compliance_mode_recovery_timer_quirk_check(void)
  420. {
  421. const char *dmi_product_name, *dmi_sys_vendor;
  422. dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
  423. dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
  424. if (!dmi_product_name || !dmi_sys_vendor)
  425. return false;
  426. if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
  427. return false;
  428. if (strstr(dmi_product_name, "Z420") ||
  429. strstr(dmi_product_name, "Z620") ||
  430. strstr(dmi_product_name, "Z820") ||
  431. strstr(dmi_product_name, "Z1 Workstation"))
  432. return true;
  433. return false;
  434. }
  435. static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
  436. {
  437. return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
  438. }
  439. /*
  440. * Initialize memory for HCD and xHC (one-time init).
  441. *
  442. * Program the PAGESIZE register, initialize the device context array, create
  443. * device contexts (?), set up a command ring segment (or two?), create event
  444. * ring (one for now).
  445. */
  446. int xhci_init(struct usb_hcd *hcd)
  447. {
  448. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  449. int retval = 0;
  450. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
  451. spin_lock_init(&xhci->lock);
  452. if (xhci->hci_version == 0x95 && link_quirk) {
  453. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  454. "QUIRK: Not clearing Link TRB chain bits.");
  455. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  456. } else {
  457. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  458. "xHCI doesn't need link TRB QUIRK");
  459. }
  460. retval = xhci_mem_init(xhci, GFP_KERNEL);
  461. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
  462. /* Initializing Compliance Mode Recovery Data If Needed */
  463. if (xhci_compliance_mode_recovery_timer_quirk_check()) {
  464. xhci->quirks |= XHCI_COMP_MODE_QUIRK;
  465. compliance_mode_recovery_timer_init(xhci);
  466. }
  467. return retval;
  468. }
  469. /*-------------------------------------------------------------------------*/
  470. static int xhci_run_finished(struct xhci_hcd *xhci)
  471. {
  472. if (xhci_start(xhci)) {
  473. xhci_halt(xhci);
  474. return -ENODEV;
  475. }
  476. xhci->shared_hcd->state = HC_STATE_RUNNING;
  477. xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
  478. if (xhci->quirks & XHCI_NEC_HOST)
  479. xhci_ring_cmd_db(xhci);
  480. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  481. "Finished xhci_run for USB3 roothub");
  482. return 0;
  483. }
  484. /*
  485. * Start the HC after it was halted.
  486. *
  487. * This function is called by the USB core when the HC driver is added.
  488. * Its opposite is xhci_stop().
  489. *
  490. * xhci_init() must be called once before this function can be called.
  491. * Reset the HC, enable device slot contexts, program DCBAAP, and
  492. * set command ring pointer and event ring pointer.
  493. *
  494. * Setup MSI-X vectors and enable interrupts.
  495. */
  496. int xhci_run(struct usb_hcd *hcd)
  497. {
  498. u32 temp;
  499. u64 temp_64;
  500. int ret;
  501. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  502. /* Start the xHCI host controller running only after the USB 2.0 roothub
  503. * is setup.
  504. */
  505. hcd->uses_new_polling = 1;
  506. if (!usb_hcd_is_primary_hcd(hcd))
  507. return xhci_run_finished(xhci);
  508. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
  509. ret = xhci_try_enable_msi(hcd);
  510. if (ret)
  511. return ret;
  512. xhci_dbg(xhci, "Command ring memory map follows:\n");
  513. xhci_debug_ring(xhci, xhci->cmd_ring);
  514. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  515. xhci_dbg_cmd_ptrs(xhci);
  516. xhci_dbg(xhci, "ERST memory map follows:\n");
  517. xhci_dbg_erst(xhci, &xhci->erst);
  518. xhci_dbg(xhci, "Event ring:\n");
  519. xhci_debug_ring(xhci, xhci->event_ring);
  520. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  521. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  522. temp_64 &= ~ERST_PTR_MASK;
  523. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  524. "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
  525. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  526. "// Set the interrupt modulation register");
  527. temp = readl(&xhci->ir_set->irq_control);
  528. temp &= ~ER_IRQ_INTERVAL_MASK;
  529. temp |= (u32) 160;
  530. writel(temp, &xhci->ir_set->irq_control);
  531. /* Set the HCD state before we enable the irqs */
  532. temp = readl(&xhci->op_regs->command);
  533. temp |= (CMD_EIE);
  534. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  535. "// Enable interrupts, cmd = 0x%x.", temp);
  536. writel(temp, &xhci->op_regs->command);
  537. temp = readl(&xhci->ir_set->irq_pending);
  538. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  539. "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
  540. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  541. writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
  542. xhci_print_ir_set(xhci, 0);
  543. if (xhci->quirks & XHCI_NEC_HOST)
  544. xhci_queue_vendor_command(xhci, 0, 0, 0,
  545. TRB_TYPE(TRB_NEC_GET_FW));
  546. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  547. "Finished xhci_run for USB2 roothub");
  548. return 0;
  549. }
  550. static void xhci_only_stop_hcd(struct usb_hcd *hcd)
  551. {
  552. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  553. spin_lock_irq(&xhci->lock);
  554. xhci_halt(xhci);
  555. /* The shared_hcd is going to be deallocated shortly (the USB core only
  556. * calls this function when allocation fails in usb_add_hcd(), or
  557. * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
  558. */
  559. xhci->shared_hcd = NULL;
  560. spin_unlock_irq(&xhci->lock);
  561. }
  562. /*
  563. * Stop xHCI driver.
  564. *
  565. * This function is called by the USB core when the HC driver is removed.
  566. * Its opposite is xhci_run().
  567. *
  568. * Disable device contexts, disable IRQs, and quiesce the HC.
  569. * Reset the HC, finish any completed transactions, and cleanup memory.
  570. */
  571. void xhci_stop(struct usb_hcd *hcd)
  572. {
  573. u32 temp;
  574. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  575. if (!usb_hcd_is_primary_hcd(hcd)) {
  576. xhci_only_stop_hcd(xhci->shared_hcd);
  577. return;
  578. }
  579. spin_lock_irq(&xhci->lock);
  580. /* Make sure the xHC is halted for a USB3 roothub
  581. * (xhci_stop() could be called as part of failed init).
  582. */
  583. xhci_halt(xhci);
  584. xhci_reset(xhci);
  585. spin_unlock_irq(&xhci->lock);
  586. xhci_cleanup_msix(xhci);
  587. /* Deleting Compliance Mode Recovery Timer */
  588. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
  589. (!(xhci_all_ports_seen_u0(xhci)))) {
  590. del_timer_sync(&xhci->comp_mode_recovery_timer);
  591. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  592. "%s: compliance mode recovery timer deleted",
  593. __func__);
  594. }
  595. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  596. usb_amd_dev_put();
  597. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  598. "// Disabling event ring interrupts");
  599. temp = readl(&xhci->op_regs->status);
  600. writel(temp & ~STS_EINT, &xhci->op_regs->status);
  601. temp = readl(&xhci->ir_set->irq_pending);
  602. writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
  603. xhci_print_ir_set(xhci, 0);
  604. xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
  605. xhci_mem_cleanup(xhci);
  606. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  607. "xhci_stop completed - status = %x",
  608. readl(&xhci->op_regs->status));
  609. }
  610. /*
  611. * Shutdown HC (not bus-specific)
  612. *
  613. * This is called when the machine is rebooting or halting. We assume that the
  614. * machine will be powered off, and the HC's internal state will be reset.
  615. * Don't bother to free memory.
  616. *
  617. * This will only ever be called with the main usb_hcd (the USB3 roothub).
  618. */
  619. void xhci_shutdown(struct usb_hcd *hcd)
  620. {
  621. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  622. if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
  623. usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
  624. spin_lock_irq(&xhci->lock);
  625. xhci_halt(xhci);
  626. /* Workaround for spurious wakeups at shutdown with HSW */
  627. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  628. xhci_reset(xhci);
  629. spin_unlock_irq(&xhci->lock);
  630. xhci_cleanup_msix(xhci);
  631. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  632. "xhci_shutdown completed - status = %x",
  633. readl(&xhci->op_regs->status));
  634. /* Yet another workaround for spurious wakeups at shutdown with HSW */
  635. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  636. pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
  637. }
  638. #ifdef CONFIG_PM
  639. static void xhci_save_registers(struct xhci_hcd *xhci)
  640. {
  641. xhci->s3.command = readl(&xhci->op_regs->command);
  642. xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
  643. xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  644. xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
  645. xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
  646. xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  647. xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  648. xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
  649. xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
  650. }
  651. static void xhci_restore_registers(struct xhci_hcd *xhci)
  652. {
  653. writel(xhci->s3.command, &xhci->op_regs->command);
  654. writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
  655. xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
  656. writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
  657. writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
  658. xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
  659. xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
  660. writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
  661. writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
  662. }
  663. static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
  664. {
  665. u64 val_64;
  666. /* step 2: initialize command ring buffer */
  667. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  668. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  669. (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  670. xhci->cmd_ring->dequeue) &
  671. (u64) ~CMD_RING_RSVD_BITS) |
  672. xhci->cmd_ring->cycle_state;
  673. xhci_dbg_trace(xhci, trace_xhci_dbg_init,
  674. "// Setting command ring address to 0x%llx",
  675. (long unsigned long) val_64);
  676. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  677. }
  678. /*
  679. * The whole command ring must be cleared to zero when we suspend the host.
  680. *
  681. * The host doesn't save the command ring pointer in the suspend well, so we
  682. * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
  683. * aligned, because of the reserved bits in the command ring dequeue pointer
  684. * register. Therefore, we can't just set the dequeue pointer back in the
  685. * middle of the ring (TRBs are 16-byte aligned).
  686. */
  687. static void xhci_clear_command_ring(struct xhci_hcd *xhci)
  688. {
  689. struct xhci_ring *ring;
  690. struct xhci_segment *seg;
  691. ring = xhci->cmd_ring;
  692. seg = ring->deq_seg;
  693. do {
  694. memset(seg->trbs, 0,
  695. sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
  696. seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
  697. cpu_to_le32(~TRB_CYCLE);
  698. seg = seg->next;
  699. } while (seg != ring->deq_seg);
  700. /* Reset the software enqueue and dequeue pointers */
  701. ring->deq_seg = ring->first_seg;
  702. ring->dequeue = ring->first_seg->trbs;
  703. ring->enq_seg = ring->deq_seg;
  704. ring->enqueue = ring->dequeue;
  705. ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
  706. /*
  707. * Ring is now zeroed, so the HW should look for change of ownership
  708. * when the cycle bit is set to 1.
  709. */
  710. ring->cycle_state = 1;
  711. /*
  712. * Reset the hardware dequeue pointer.
  713. * Yes, this will need to be re-written after resume, but we're paranoid
  714. * and want to make sure the hardware doesn't access bogus memory
  715. * because, say, the BIOS or an SMI started the host without changing
  716. * the command ring pointers.
  717. */
  718. xhci_set_cmd_ring_deq(xhci);
  719. }
  720. /*
  721. * Stop HC (not bus-specific)
  722. *
  723. * This is called when the machine transition into S3/S4 mode.
  724. *
  725. */
  726. int xhci_suspend(struct xhci_hcd *xhci)
  727. {
  728. int rc = 0;
  729. unsigned int delay = XHCI_MAX_HALT_USEC;
  730. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  731. u32 command;
  732. if (hcd->state != HC_STATE_SUSPENDED ||
  733. xhci->shared_hcd->state != HC_STATE_SUSPENDED)
  734. return -EINVAL;
  735. /* Don't poll the roothubs on bus suspend. */
  736. xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
  737. clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  738. del_timer_sync(&hcd->rh_timer);
  739. spin_lock_irq(&xhci->lock);
  740. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  741. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  742. /* step 1: stop endpoint */
  743. /* skipped assuming that port suspend has done */
  744. /* step 2: clear Run/Stop bit */
  745. command = readl(&xhci->op_regs->command);
  746. command &= ~CMD_RUN;
  747. writel(command, &xhci->op_regs->command);
  748. /* Some chips from Fresco Logic need an extraordinary delay */
  749. delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
  750. if (xhci_handshake(xhci, &xhci->op_regs->status,
  751. STS_HALT, STS_HALT, delay)) {
  752. xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
  753. spin_unlock_irq(&xhci->lock);
  754. return -ETIMEDOUT;
  755. }
  756. xhci_clear_command_ring(xhci);
  757. /* step 3: save registers */
  758. xhci_save_registers(xhci);
  759. /* step 4: set CSS flag */
  760. command = readl(&xhci->op_regs->command);
  761. command |= CMD_CSS;
  762. writel(command, &xhci->op_regs->command);
  763. if (xhci_handshake(xhci, &xhci->op_regs->status,
  764. STS_SAVE, 0, 10 * 1000)) {
  765. xhci_warn(xhci, "WARN: xHC save state timeout\n");
  766. spin_unlock_irq(&xhci->lock);
  767. return -ETIMEDOUT;
  768. }
  769. spin_unlock_irq(&xhci->lock);
  770. /*
  771. * Deleting Compliance Mode Recovery Timer because the xHCI Host
  772. * is about to be suspended.
  773. */
  774. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
  775. (!(xhci_all_ports_seen_u0(xhci)))) {
  776. del_timer_sync(&xhci->comp_mode_recovery_timer);
  777. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  778. "%s: compliance mode recovery timer deleted",
  779. __func__);
  780. }
  781. /* step 5: remove core well power */
  782. /* synchronize irq when using MSI-X */
  783. xhci_msix_sync_irqs(xhci);
  784. return rc;
  785. }
  786. /*
  787. * start xHC (not bus-specific)
  788. *
  789. * This is called when the machine transition from S3/S4 mode.
  790. *
  791. */
  792. int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
  793. {
  794. u32 command, temp = 0;
  795. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  796. struct usb_hcd *secondary_hcd;
  797. int retval = 0;
  798. bool comp_timer_running = false;
  799. /* Wait a bit if either of the roothubs need to settle from the
  800. * transition into bus suspend.
  801. */
  802. if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
  803. time_before(jiffies,
  804. xhci->bus_state[1].next_statechange))
  805. msleep(100);
  806. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  807. set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  808. spin_lock_irq(&xhci->lock);
  809. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  810. hibernated = true;
  811. if (!hibernated) {
  812. /* step 1: restore register */
  813. xhci_restore_registers(xhci);
  814. /* step 2: initialize command ring buffer */
  815. xhci_set_cmd_ring_deq(xhci);
  816. /* step 3: restore state and start state*/
  817. /* step 3: set CRS flag */
  818. command = readl(&xhci->op_regs->command);
  819. command |= CMD_CRS;
  820. writel(command, &xhci->op_regs->command);
  821. if (xhci_handshake(xhci, &xhci->op_regs->status,
  822. STS_RESTORE, 0, 10 * 1000)) {
  823. xhci_warn(xhci, "WARN: xHC restore state timeout\n");
  824. spin_unlock_irq(&xhci->lock);
  825. return -ETIMEDOUT;
  826. }
  827. temp = readl(&xhci->op_regs->status);
  828. }
  829. /* If restore operation fails, re-initialize the HC during resume */
  830. if ((temp & STS_SRE) || hibernated) {
  831. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
  832. !(xhci_all_ports_seen_u0(xhci))) {
  833. del_timer_sync(&xhci->comp_mode_recovery_timer);
  834. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  835. "Compliance Mode Recovery Timer deleted!");
  836. }
  837. /* Let the USB core know _both_ roothubs lost power. */
  838. usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
  839. usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
  840. xhci_dbg(xhci, "Stop HCD\n");
  841. xhci_halt(xhci);
  842. xhci_reset(xhci);
  843. spin_unlock_irq(&xhci->lock);
  844. xhci_cleanup_msix(xhci);
  845. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  846. temp = readl(&xhci->op_regs->status);
  847. writel(temp & ~STS_EINT, &xhci->op_regs->status);
  848. temp = readl(&xhci->ir_set->irq_pending);
  849. writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
  850. xhci_print_ir_set(xhci, 0);
  851. xhci_dbg(xhci, "cleaning up memory\n");
  852. xhci_mem_cleanup(xhci);
  853. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  854. readl(&xhci->op_regs->status));
  855. /* USB core calls the PCI reinit and start functions twice:
  856. * first with the primary HCD, and then with the secondary HCD.
  857. * If we don't do the same, the host will never be started.
  858. */
  859. if (!usb_hcd_is_primary_hcd(hcd))
  860. secondary_hcd = hcd;
  861. else
  862. secondary_hcd = xhci->shared_hcd;
  863. xhci_dbg(xhci, "Initialize the xhci_hcd\n");
  864. retval = xhci_init(hcd->primary_hcd);
  865. if (retval)
  866. return retval;
  867. comp_timer_running = true;
  868. xhci_dbg(xhci, "Start the primary HCD\n");
  869. retval = xhci_run(hcd->primary_hcd);
  870. if (!retval) {
  871. xhci_dbg(xhci, "Start the secondary HCD\n");
  872. retval = xhci_run(secondary_hcd);
  873. }
  874. hcd->state = HC_STATE_SUSPENDED;
  875. xhci->shared_hcd->state = HC_STATE_SUSPENDED;
  876. goto done;
  877. }
  878. /* step 4: set Run/Stop bit */
  879. command = readl(&xhci->op_regs->command);
  880. command |= CMD_RUN;
  881. writel(command, &xhci->op_regs->command);
  882. xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
  883. 0, 250 * 1000);
  884. /* step 5: walk topology and initialize portsc,
  885. * portpmsc and portli
  886. */
  887. /* this is done in bus_resume */
  888. /* step 6: restart each of the previously
  889. * Running endpoints by ringing their doorbells
  890. */
  891. spin_unlock_irq(&xhci->lock);
  892. done:
  893. if (retval == 0) {
  894. usb_hcd_resume_root_hub(hcd);
  895. usb_hcd_resume_root_hub(xhci->shared_hcd);
  896. }
  897. /*
  898. * If system is subject to the Quirk, Compliance Mode Timer needs to
  899. * be re-initialized Always after a system resume. Ports are subject
  900. * to suffer the Compliance Mode issue again. It doesn't matter if
  901. * ports have entered previously to U0 before system's suspension.
  902. */
  903. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
  904. compliance_mode_recovery_timer_init(xhci);
  905. /* Re-enable port polling. */
  906. xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
  907. set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  908. usb_hcd_poll_rh_status(hcd);
  909. return retval;
  910. }
  911. #endif /* CONFIG_PM */
  912. /*-------------------------------------------------------------------------*/
  913. /**
  914. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  915. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  916. * value to right shift 1 for the bitmask.
  917. *
  918. * Index = (epnum * 2) + direction - 1,
  919. * where direction = 0 for OUT, 1 for IN.
  920. * For control endpoints, the IN index is used (OUT index is unused), so
  921. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  922. */
  923. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  924. {
  925. unsigned int index;
  926. if (usb_endpoint_xfer_control(desc))
  927. index = (unsigned int) (usb_endpoint_num(desc)*2);
  928. else
  929. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  930. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  931. return index;
  932. }
  933. /* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
  934. * address from the XHCI endpoint index.
  935. */
  936. unsigned int xhci_get_endpoint_address(unsigned int ep_index)
  937. {
  938. unsigned int number = DIV_ROUND_UP(ep_index, 2);
  939. unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
  940. return direction | number;
  941. }
  942. /* Find the flag for this endpoint (for use in the control context). Use the
  943. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  944. * bit 1, etc.
  945. */
  946. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  947. {
  948. return 1 << (xhci_get_endpoint_index(desc) + 1);
  949. }
  950. /* Find the flag for this endpoint (for use in the control context). Use the
  951. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  952. * bit 1, etc.
  953. */
  954. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  955. {
  956. return 1 << (ep_index + 1);
  957. }
  958. /* Compute the last valid endpoint context index. Basically, this is the
  959. * endpoint index plus one. For slot contexts with more than valid endpoint,
  960. * we find the most significant bit set in the added contexts flags.
  961. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  962. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  963. */
  964. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  965. {
  966. return fls(added_ctxs) - 1;
  967. }
  968. /* Returns 1 if the arguments are OK;
  969. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  970. */
  971. static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  972. struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
  973. const char *func) {
  974. struct xhci_hcd *xhci;
  975. struct xhci_virt_device *virt_dev;
  976. if (!hcd || (check_ep && !ep) || !udev) {
  977. pr_debug("xHCI %s called with invalid args\n", func);
  978. return -EINVAL;
  979. }
  980. if (!udev->parent) {
  981. pr_debug("xHCI %s called for root hub\n", func);
  982. return 0;
  983. }
  984. xhci = hcd_to_xhci(hcd);
  985. if (check_virt_dev) {
  986. if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
  987. xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
  988. func);
  989. return -EINVAL;
  990. }
  991. virt_dev = xhci->devs[udev->slot_id];
  992. if (virt_dev->udev != udev) {
  993. xhci_dbg(xhci, "xHCI %s called with udev and "
  994. "virt_dev does not match\n", func);
  995. return -EINVAL;
  996. }
  997. }
  998. if (xhci->xhc_state & XHCI_STATE_HALTED)
  999. return -ENODEV;
  1000. return 1;
  1001. }
  1002. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1003. struct usb_device *udev, struct xhci_command *command,
  1004. bool ctx_change, bool must_succeed);
  1005. /*
  1006. * Full speed devices may have a max packet size greater than 8 bytes, but the
  1007. * USB core doesn't know that until it reads the first 8 bytes of the
  1008. * descriptor. If the usb_device's max packet size changes after that point,
  1009. * we need to issue an evaluate context command and wait on it.
  1010. */
  1011. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  1012. unsigned int ep_index, struct urb *urb)
  1013. {
  1014. struct xhci_container_ctx *in_ctx;
  1015. struct xhci_container_ctx *out_ctx;
  1016. struct xhci_input_control_ctx *ctrl_ctx;
  1017. struct xhci_ep_ctx *ep_ctx;
  1018. int max_packet_size;
  1019. int hw_max_packet_size;
  1020. int ret = 0;
  1021. out_ctx = xhci->devs[slot_id]->out_ctx;
  1022. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1023. hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
  1024. max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
  1025. if (hw_max_packet_size != max_packet_size) {
  1026. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1027. "Max Packet Size for ep 0 changed.");
  1028. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1029. "Max packet size in usb_device = %d",
  1030. max_packet_size);
  1031. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1032. "Max packet size in xHCI HW = %d",
  1033. hw_max_packet_size);
  1034. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1035. "Issuing evaluate context command.");
  1036. /* Set up the input context flags for the command */
  1037. /* FIXME: This won't work if a non-default control endpoint
  1038. * changes max packet sizes.
  1039. */
  1040. in_ctx = xhci->devs[slot_id]->in_ctx;
  1041. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1042. if (!ctrl_ctx) {
  1043. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  1044. __func__);
  1045. return -ENOMEM;
  1046. }
  1047. /* Set up the modified control endpoint 0 */
  1048. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1049. xhci->devs[slot_id]->out_ctx, ep_index);
  1050. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1051. ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
  1052. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
  1053. ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
  1054. ctrl_ctx->drop_flags = 0;
  1055. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  1056. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  1057. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  1058. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  1059. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  1060. true, false);
  1061. /* Clean up the input context for later use by bandwidth
  1062. * functions.
  1063. */
  1064. ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
  1065. }
  1066. return ret;
  1067. }
  1068. /*
  1069. * non-error returns are a promise to giveback() the urb later
  1070. * we drop ownership so next owner (or urb unlink) can get it
  1071. */
  1072. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  1073. {
  1074. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1075. struct xhci_td *buffer;
  1076. unsigned long flags;
  1077. int ret = 0;
  1078. unsigned int slot_id, ep_index;
  1079. struct urb_priv *urb_priv;
  1080. int size, i;
  1081. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
  1082. true, true, __func__) <= 0)
  1083. return -EINVAL;
  1084. slot_id = urb->dev->slot_id;
  1085. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1086. if (!HCD_HW_ACCESSIBLE(hcd)) {
  1087. if (!in_interrupt())
  1088. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  1089. ret = -ESHUTDOWN;
  1090. goto exit;
  1091. }
  1092. if (usb_endpoint_xfer_isoc(&urb->ep->desc))
  1093. size = urb->number_of_packets;
  1094. else
  1095. size = 1;
  1096. urb_priv = kzalloc(sizeof(struct urb_priv) +
  1097. size * sizeof(struct xhci_td *), mem_flags);
  1098. if (!urb_priv)
  1099. return -ENOMEM;
  1100. buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
  1101. if (!buffer) {
  1102. kfree(urb_priv);
  1103. return -ENOMEM;
  1104. }
  1105. for (i = 0; i < size; i++) {
  1106. urb_priv->td[i] = buffer;
  1107. buffer++;
  1108. }
  1109. urb_priv->length = size;
  1110. urb_priv->td_cnt = 0;
  1111. urb->hcpriv = urb_priv;
  1112. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  1113. /* Check to see if the max packet size for the default control
  1114. * endpoint changed during FS device enumeration
  1115. */
  1116. if (urb->dev->speed == USB_SPEED_FULL) {
  1117. ret = xhci_check_maxpacket(xhci, slot_id,
  1118. ep_index, urb);
  1119. if (ret < 0) {
  1120. xhci_urb_free_priv(xhci, urb_priv);
  1121. urb->hcpriv = NULL;
  1122. return ret;
  1123. }
  1124. }
  1125. /* We have a spinlock and interrupts disabled, so we must pass
  1126. * atomic context to this function, which may allocate memory.
  1127. */
  1128. spin_lock_irqsave(&xhci->lock, flags);
  1129. if (xhci->xhc_state & XHCI_STATE_DYING)
  1130. goto dying;
  1131. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  1132. slot_id, ep_index);
  1133. if (ret)
  1134. goto free_priv;
  1135. spin_unlock_irqrestore(&xhci->lock, flags);
  1136. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  1137. spin_lock_irqsave(&xhci->lock, flags);
  1138. if (xhci->xhc_state & XHCI_STATE_DYING)
  1139. goto dying;
  1140. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  1141. EP_GETTING_STREAMS) {
  1142. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  1143. "is transitioning to using streams.\n");
  1144. ret = -EINVAL;
  1145. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  1146. EP_GETTING_NO_STREAMS) {
  1147. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  1148. "is transitioning to "
  1149. "not having streams.\n");
  1150. ret = -EINVAL;
  1151. } else {
  1152. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  1153. slot_id, ep_index);
  1154. }
  1155. if (ret)
  1156. goto free_priv;
  1157. spin_unlock_irqrestore(&xhci->lock, flags);
  1158. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  1159. spin_lock_irqsave(&xhci->lock, flags);
  1160. if (xhci->xhc_state & XHCI_STATE_DYING)
  1161. goto dying;
  1162. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  1163. slot_id, ep_index);
  1164. if (ret)
  1165. goto free_priv;
  1166. spin_unlock_irqrestore(&xhci->lock, flags);
  1167. } else {
  1168. spin_lock_irqsave(&xhci->lock, flags);
  1169. if (xhci->xhc_state & XHCI_STATE_DYING)
  1170. goto dying;
  1171. ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
  1172. slot_id, ep_index);
  1173. if (ret)
  1174. goto free_priv;
  1175. spin_unlock_irqrestore(&xhci->lock, flags);
  1176. }
  1177. exit:
  1178. return ret;
  1179. dying:
  1180. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  1181. "non-responsive xHCI host.\n",
  1182. urb->ep->desc.bEndpointAddress, urb);
  1183. ret = -ESHUTDOWN;
  1184. free_priv:
  1185. xhci_urb_free_priv(xhci, urb_priv);
  1186. urb->hcpriv = NULL;
  1187. spin_unlock_irqrestore(&xhci->lock, flags);
  1188. return ret;
  1189. }
  1190. /* Get the right ring for the given URB.
  1191. * If the endpoint supports streams, boundary check the URB's stream ID.
  1192. * If the endpoint doesn't support streams, return the singular endpoint ring.
  1193. */
  1194. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1195. struct urb *urb)
  1196. {
  1197. unsigned int slot_id;
  1198. unsigned int ep_index;
  1199. unsigned int stream_id;
  1200. struct xhci_virt_ep *ep;
  1201. slot_id = urb->dev->slot_id;
  1202. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1203. stream_id = urb->stream_id;
  1204. ep = &xhci->devs[slot_id]->eps[ep_index];
  1205. /* Common case: no streams */
  1206. if (!(ep->ep_state & EP_HAS_STREAMS))
  1207. return ep->ring;
  1208. if (stream_id == 0) {
  1209. xhci_warn(xhci,
  1210. "WARN: Slot ID %u, ep index %u has streams, "
  1211. "but URB has no stream ID.\n",
  1212. slot_id, ep_index);
  1213. return NULL;
  1214. }
  1215. if (stream_id < ep->stream_info->num_streams)
  1216. return ep->stream_info->stream_rings[stream_id];
  1217. xhci_warn(xhci,
  1218. "WARN: Slot ID %u, ep index %u has "
  1219. "stream IDs 1 to %u allocated, "
  1220. "but stream ID %u is requested.\n",
  1221. slot_id, ep_index,
  1222. ep->stream_info->num_streams - 1,
  1223. stream_id);
  1224. return NULL;
  1225. }
  1226. /*
  1227. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  1228. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  1229. * should pick up where it left off in the TD, unless a Set Transfer Ring
  1230. * Dequeue Pointer is issued.
  1231. *
  1232. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  1233. * the ring. Since the ring is a contiguous structure, they can't be physically
  1234. * removed. Instead, there are two options:
  1235. *
  1236. * 1) If the HC is in the middle of processing the URB to be canceled, we
  1237. * simply move the ring's dequeue pointer past those TRBs using the Set
  1238. * Transfer Ring Dequeue Pointer command. This will be the common case,
  1239. * when drivers timeout on the last submitted URB and attempt to cancel.
  1240. *
  1241. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  1242. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  1243. * HC will need to invalidate the any TRBs it has cached after the stop
  1244. * endpoint command, as noted in the xHCI 0.95 errata.
  1245. *
  1246. * 3) The TD may have completed by the time the Stop Endpoint Command
  1247. * completes, so software needs to handle that case too.
  1248. *
  1249. * This function should protect against the TD enqueueing code ringing the
  1250. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  1251. * It also needs to account for multiple cancellations on happening at the same
  1252. * time for the same endpoint.
  1253. *
  1254. * Note that this function can be called in any context, or so says
  1255. * usb_hcd_unlink_urb()
  1256. */
  1257. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  1258. {
  1259. unsigned long flags;
  1260. int ret, i;
  1261. u32 temp;
  1262. struct xhci_hcd *xhci;
  1263. struct urb_priv *urb_priv;
  1264. struct xhci_td *td;
  1265. unsigned int ep_index;
  1266. struct xhci_ring *ep_ring;
  1267. struct xhci_virt_ep *ep;
  1268. xhci = hcd_to_xhci(hcd);
  1269. spin_lock_irqsave(&xhci->lock, flags);
  1270. /* Make sure the URB hasn't completed or been unlinked already */
  1271. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  1272. if (ret || !urb->hcpriv)
  1273. goto done;
  1274. temp = readl(&xhci->op_regs->status);
  1275. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
  1276. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1277. "HW died, freeing TD.");
  1278. urb_priv = urb->hcpriv;
  1279. for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
  1280. td = urb_priv->td[i];
  1281. if (!list_empty(&td->td_list))
  1282. list_del_init(&td->td_list);
  1283. if (!list_empty(&td->cancelled_td_list))
  1284. list_del_init(&td->cancelled_td_list);
  1285. }
  1286. usb_hcd_unlink_urb_from_ep(hcd, urb);
  1287. spin_unlock_irqrestore(&xhci->lock, flags);
  1288. usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
  1289. xhci_urb_free_priv(xhci, urb_priv);
  1290. return ret;
  1291. }
  1292. if ((xhci->xhc_state & XHCI_STATE_DYING) ||
  1293. (xhci->xhc_state & XHCI_STATE_HALTED)) {
  1294. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1295. "Ep 0x%x: URB %p to be canceled on "
  1296. "non-responsive xHCI host.",
  1297. urb->ep->desc.bEndpointAddress, urb);
  1298. /* Let the stop endpoint command watchdog timer (which set this
  1299. * state) finish cleaning up the endpoint TD lists. We must
  1300. * have caught it in the middle of dropping a lock and giving
  1301. * back an URB.
  1302. */
  1303. goto done;
  1304. }
  1305. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1306. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  1307. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  1308. if (!ep_ring) {
  1309. ret = -EINVAL;
  1310. goto done;
  1311. }
  1312. urb_priv = urb->hcpriv;
  1313. i = urb_priv->td_cnt;
  1314. if (i < urb_priv->length)
  1315. xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
  1316. "Cancel URB %p, dev %s, ep 0x%x, "
  1317. "starting at offset 0x%llx",
  1318. urb, urb->dev->devpath,
  1319. urb->ep->desc.bEndpointAddress,
  1320. (unsigned long long) xhci_trb_virt_to_dma(
  1321. urb_priv->td[i]->start_seg,
  1322. urb_priv->td[i]->first_trb));
  1323. for (; i < urb_priv->length; i++) {
  1324. td = urb_priv->td[i];
  1325. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  1326. }
  1327. /* Queue a stop endpoint command, but only if this is
  1328. * the first cancellation to be handled.
  1329. */
  1330. if (!(ep->ep_state & EP_HALT_PENDING)) {
  1331. ep->ep_state |= EP_HALT_PENDING;
  1332. ep->stop_cmds_pending++;
  1333. ep->stop_cmd_timer.expires = jiffies +
  1334. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  1335. add_timer(&ep->stop_cmd_timer);
  1336. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
  1337. xhci_ring_cmd_db(xhci);
  1338. }
  1339. done:
  1340. spin_unlock_irqrestore(&xhci->lock, flags);
  1341. return ret;
  1342. }
  1343. /* Drop an endpoint from a new bandwidth configuration for this device.
  1344. * Only one call to this function is allowed per endpoint before
  1345. * check_bandwidth() or reset_bandwidth() must be called.
  1346. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1347. * add the endpoint to the schedule with possibly new parameters denoted by a
  1348. * different endpoint descriptor in usb_host_endpoint.
  1349. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1350. * not allowed.
  1351. *
  1352. * The USB core will not allow URBs to be queued to an endpoint that is being
  1353. * disabled, so there's no need for mutual exclusion to protect
  1354. * the xhci->devs[slot_id] structure.
  1355. */
  1356. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1357. struct usb_host_endpoint *ep)
  1358. {
  1359. struct xhci_hcd *xhci;
  1360. struct xhci_container_ctx *in_ctx, *out_ctx;
  1361. struct xhci_input_control_ctx *ctrl_ctx;
  1362. struct xhci_slot_ctx *slot_ctx;
  1363. unsigned int last_ctx;
  1364. unsigned int ep_index;
  1365. struct xhci_ep_ctx *ep_ctx;
  1366. u32 drop_flag;
  1367. u32 new_add_flags, new_drop_flags, new_slot_info;
  1368. int ret;
  1369. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1370. if (ret <= 0)
  1371. return ret;
  1372. xhci = hcd_to_xhci(hcd);
  1373. if (xhci->xhc_state & XHCI_STATE_DYING)
  1374. return -ENODEV;
  1375. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1376. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  1377. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  1378. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  1379. __func__, drop_flag);
  1380. return 0;
  1381. }
  1382. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1383. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1384. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1385. if (!ctrl_ctx) {
  1386. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  1387. __func__);
  1388. return 0;
  1389. }
  1390. ep_index = xhci_get_endpoint_index(&ep->desc);
  1391. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1392. /* If the HC already knows the endpoint is disabled,
  1393. * or the HCD has noted it is disabled, ignore this request
  1394. */
  1395. if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
  1396. cpu_to_le32(EP_STATE_DISABLED)) ||
  1397. le32_to_cpu(ctrl_ctx->drop_flags) &
  1398. xhci_get_endpoint_flag(&ep->desc)) {
  1399. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  1400. __func__, ep);
  1401. return 0;
  1402. }
  1403. ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
  1404. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1405. ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
  1406. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1407. last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
  1408. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1409. /* Update the last valid endpoint context, if we deleted the last one */
  1410. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
  1411. LAST_CTX(last_ctx)) {
  1412. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1413. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1414. }
  1415. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1416. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  1417. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1418. (unsigned int) ep->desc.bEndpointAddress,
  1419. udev->slot_id,
  1420. (unsigned int) new_drop_flags,
  1421. (unsigned int) new_add_flags,
  1422. (unsigned int) new_slot_info);
  1423. return 0;
  1424. }
  1425. /* Add an endpoint to a new possible bandwidth configuration for this device.
  1426. * Only one call to this function is allowed per endpoint before
  1427. * check_bandwidth() or reset_bandwidth() must be called.
  1428. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1429. * add the endpoint to the schedule with possibly new parameters denoted by a
  1430. * different endpoint descriptor in usb_host_endpoint.
  1431. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1432. * not allowed.
  1433. *
  1434. * The USB core will not allow URBs to be queued to an endpoint until the
  1435. * configuration or alt setting is installed in the device, so there's no need
  1436. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  1437. */
  1438. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1439. struct usb_host_endpoint *ep)
  1440. {
  1441. struct xhci_hcd *xhci;
  1442. struct xhci_container_ctx *in_ctx, *out_ctx;
  1443. unsigned int ep_index;
  1444. struct xhci_slot_ctx *slot_ctx;
  1445. struct xhci_input_control_ctx *ctrl_ctx;
  1446. u32 added_ctxs;
  1447. unsigned int last_ctx;
  1448. u32 new_add_flags, new_drop_flags, new_slot_info;
  1449. struct xhci_virt_device *virt_dev;
  1450. int ret = 0;
  1451. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1452. if (ret <= 0) {
  1453. /* So we won't queue a reset ep command for a root hub */
  1454. ep->hcpriv = NULL;
  1455. return ret;
  1456. }
  1457. xhci = hcd_to_xhci(hcd);
  1458. if (xhci->xhc_state & XHCI_STATE_DYING)
  1459. return -ENODEV;
  1460. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  1461. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  1462. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  1463. /* FIXME when we have to issue an evaluate endpoint command to
  1464. * deal with ep0 max packet size changing once we get the
  1465. * descriptors
  1466. */
  1467. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  1468. __func__, added_ctxs);
  1469. return 0;
  1470. }
  1471. virt_dev = xhci->devs[udev->slot_id];
  1472. in_ctx = virt_dev->in_ctx;
  1473. out_ctx = virt_dev->out_ctx;
  1474. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1475. if (!ctrl_ctx) {
  1476. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  1477. __func__);
  1478. return 0;
  1479. }
  1480. ep_index = xhci_get_endpoint_index(&ep->desc);
  1481. /* If this endpoint is already in use, and the upper layers are trying
  1482. * to add it again without dropping it, reject the addition.
  1483. */
  1484. if (virt_dev->eps[ep_index].ring &&
  1485. !(le32_to_cpu(ctrl_ctx->drop_flags) &
  1486. xhci_get_endpoint_flag(&ep->desc))) {
  1487. xhci_warn(xhci, "Trying to add endpoint 0x%x "
  1488. "without dropping it.\n",
  1489. (unsigned int) ep->desc.bEndpointAddress);
  1490. return -EINVAL;
  1491. }
  1492. /* If the HCD has already noted the endpoint is enabled,
  1493. * ignore this request.
  1494. */
  1495. if (le32_to_cpu(ctrl_ctx->add_flags) &
  1496. xhci_get_endpoint_flag(&ep->desc)) {
  1497. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1498. __func__, ep);
  1499. return 0;
  1500. }
  1501. /*
  1502. * Configuration and alternate setting changes must be done in
  1503. * process context, not interrupt context (or so documenation
  1504. * for usb_set_interface() and usb_set_configuration() claim).
  1505. */
  1506. if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
  1507. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1508. __func__, ep->desc.bEndpointAddress);
  1509. return -ENOMEM;
  1510. }
  1511. ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
  1512. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1513. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1514. * xHC hasn't been notified yet through the check_bandwidth() call,
  1515. * this re-adds a new state for the endpoint from the new endpoint
  1516. * descriptors. We must drop and re-add this endpoint, so we leave the
  1517. * drop flags alone.
  1518. */
  1519. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1520. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1521. /* Update the last valid endpoint context, if we just added one past */
  1522. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
  1523. LAST_CTX(last_ctx)) {
  1524. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1525. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1526. }
  1527. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1528. /* Store the usb_device pointer for later use */
  1529. ep->hcpriv = udev;
  1530. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1531. (unsigned int) ep->desc.bEndpointAddress,
  1532. udev->slot_id,
  1533. (unsigned int) new_drop_flags,
  1534. (unsigned int) new_add_flags,
  1535. (unsigned int) new_slot_info);
  1536. return 0;
  1537. }
  1538. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1539. {
  1540. struct xhci_input_control_ctx *ctrl_ctx;
  1541. struct xhci_ep_ctx *ep_ctx;
  1542. struct xhci_slot_ctx *slot_ctx;
  1543. int i;
  1544. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1545. if (!ctrl_ctx) {
  1546. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  1547. __func__);
  1548. return;
  1549. }
  1550. /* When a device's add flag and drop flag are zero, any subsequent
  1551. * configure endpoint command will leave that endpoint's state
  1552. * untouched. Make sure we don't leave any old state in the input
  1553. * endpoint contexts.
  1554. */
  1555. ctrl_ctx->drop_flags = 0;
  1556. ctrl_ctx->add_flags = 0;
  1557. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1558. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1559. /* Endpoint 0 is always valid */
  1560. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
  1561. for (i = 1; i < 31; ++i) {
  1562. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1563. ep_ctx->ep_info = 0;
  1564. ep_ctx->ep_info2 = 0;
  1565. ep_ctx->deq = 0;
  1566. ep_ctx->tx_info = 0;
  1567. }
  1568. }
  1569. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1570. struct usb_device *udev, u32 *cmd_status)
  1571. {
  1572. int ret;
  1573. switch (*cmd_status) {
  1574. case COMP_ENOMEM:
  1575. dev_warn(&udev->dev, "Not enough host controller resources "
  1576. "for new device state.\n");
  1577. ret = -ENOMEM;
  1578. /* FIXME: can we allocate more resources for the HC? */
  1579. break;
  1580. case COMP_BW_ERR:
  1581. case COMP_2ND_BW_ERR:
  1582. dev_warn(&udev->dev, "Not enough bandwidth "
  1583. "for new device state.\n");
  1584. ret = -ENOSPC;
  1585. /* FIXME: can we go back to the old state? */
  1586. break;
  1587. case COMP_TRB_ERR:
  1588. /* the HCD set up something wrong */
  1589. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1590. "add flag = 1, "
  1591. "and endpoint is not disabled.\n");
  1592. ret = -EINVAL;
  1593. break;
  1594. case COMP_DEV_ERR:
  1595. dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
  1596. "configure command.\n");
  1597. ret = -ENODEV;
  1598. break;
  1599. case COMP_SUCCESS:
  1600. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1601. "Successful Endpoint Configure command");
  1602. ret = 0;
  1603. break;
  1604. default:
  1605. xhci_err(xhci, "ERROR: unexpected command completion "
  1606. "code 0x%x.\n", *cmd_status);
  1607. ret = -EINVAL;
  1608. break;
  1609. }
  1610. return ret;
  1611. }
  1612. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1613. struct usb_device *udev, u32 *cmd_status)
  1614. {
  1615. int ret;
  1616. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1617. switch (*cmd_status) {
  1618. case COMP_EINVAL:
  1619. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1620. "context command.\n");
  1621. ret = -EINVAL;
  1622. break;
  1623. case COMP_EBADSLT:
  1624. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1625. "evaluate context command.\n");
  1626. ret = -EINVAL;
  1627. break;
  1628. case COMP_CTX_STATE:
  1629. dev_warn(&udev->dev, "WARN: invalid context state for "
  1630. "evaluate context command.\n");
  1631. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1632. ret = -EINVAL;
  1633. break;
  1634. case COMP_DEV_ERR:
  1635. dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
  1636. "context command.\n");
  1637. ret = -ENODEV;
  1638. break;
  1639. case COMP_MEL_ERR:
  1640. /* Max Exit Latency too large error */
  1641. dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
  1642. ret = -EINVAL;
  1643. break;
  1644. case COMP_SUCCESS:
  1645. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  1646. "Successful evaluate context command");
  1647. ret = 0;
  1648. break;
  1649. default:
  1650. xhci_err(xhci, "ERROR: unexpected command completion "
  1651. "code 0x%x.\n", *cmd_status);
  1652. ret = -EINVAL;
  1653. break;
  1654. }
  1655. return ret;
  1656. }
  1657. static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
  1658. struct xhci_input_control_ctx *ctrl_ctx)
  1659. {
  1660. u32 valid_add_flags;
  1661. u32 valid_drop_flags;
  1662. /* Ignore the slot flag (bit 0), and the default control endpoint flag
  1663. * (bit 1). The default control endpoint is added during the Address
  1664. * Device command and is never removed until the slot is disabled.
  1665. */
  1666. valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
  1667. valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
  1668. /* Use hweight32 to count the number of ones in the add flags, or
  1669. * number of endpoints added. Don't count endpoints that are changed
  1670. * (both added and dropped).
  1671. */
  1672. return hweight32(valid_add_flags) -
  1673. hweight32(valid_add_flags & valid_drop_flags);
  1674. }
  1675. static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
  1676. struct xhci_input_control_ctx *ctrl_ctx)
  1677. {
  1678. u32 valid_add_flags;
  1679. u32 valid_drop_flags;
  1680. valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
  1681. valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
  1682. return hweight32(valid_drop_flags) -
  1683. hweight32(valid_add_flags & valid_drop_flags);
  1684. }
  1685. /*
  1686. * We need to reserve the new number of endpoints before the configure endpoint
  1687. * command completes. We can't subtract the dropped endpoints from the number
  1688. * of active endpoints until the command completes because we can oversubscribe
  1689. * the host in this case:
  1690. *
  1691. * - the first configure endpoint command drops more endpoints than it adds
  1692. * - a second configure endpoint command that adds more endpoints is queued
  1693. * - the first configure endpoint command fails, so the config is unchanged
  1694. * - the second command may succeed, even though there isn't enough resources
  1695. *
  1696. * Must be called with xhci->lock held.
  1697. */
  1698. static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
  1699. struct xhci_input_control_ctx *ctrl_ctx)
  1700. {
  1701. u32 added_eps;
  1702. added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
  1703. if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
  1704. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1705. "Not enough ep ctxs: "
  1706. "%u active, need to add %u, limit is %u.",
  1707. xhci->num_active_eps, added_eps,
  1708. xhci->limit_active_eps);
  1709. return -ENOMEM;
  1710. }
  1711. xhci->num_active_eps += added_eps;
  1712. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1713. "Adding %u ep ctxs, %u now active.", added_eps,
  1714. xhci->num_active_eps);
  1715. return 0;
  1716. }
  1717. /*
  1718. * The configure endpoint was failed by the xHC for some other reason, so we
  1719. * need to revert the resources that failed configuration would have used.
  1720. *
  1721. * Must be called with xhci->lock held.
  1722. */
  1723. static void xhci_free_host_resources(struct xhci_hcd *xhci,
  1724. struct xhci_input_control_ctx *ctrl_ctx)
  1725. {
  1726. u32 num_failed_eps;
  1727. num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
  1728. xhci->num_active_eps -= num_failed_eps;
  1729. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1730. "Removing %u failed ep ctxs, %u now active.",
  1731. num_failed_eps,
  1732. xhci->num_active_eps);
  1733. }
  1734. /*
  1735. * Now that the command has completed, clean up the active endpoint count by
  1736. * subtracting out the endpoints that were dropped (but not changed).
  1737. *
  1738. * Must be called with xhci->lock held.
  1739. */
  1740. static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
  1741. struct xhci_input_control_ctx *ctrl_ctx)
  1742. {
  1743. u32 num_dropped_eps;
  1744. num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
  1745. xhci->num_active_eps -= num_dropped_eps;
  1746. if (num_dropped_eps)
  1747. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1748. "Removing %u dropped ep ctxs, %u now active.",
  1749. num_dropped_eps,
  1750. xhci->num_active_eps);
  1751. }
  1752. static unsigned int xhci_get_block_size(struct usb_device *udev)
  1753. {
  1754. switch (udev->speed) {
  1755. case USB_SPEED_LOW:
  1756. case USB_SPEED_FULL:
  1757. return FS_BLOCK;
  1758. case USB_SPEED_HIGH:
  1759. return HS_BLOCK;
  1760. case USB_SPEED_SUPER:
  1761. return SS_BLOCK;
  1762. case USB_SPEED_UNKNOWN:
  1763. case USB_SPEED_WIRELESS:
  1764. default:
  1765. /* Should never happen */
  1766. return 1;
  1767. }
  1768. }
  1769. static unsigned int
  1770. xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
  1771. {
  1772. if (interval_bw->overhead[LS_OVERHEAD_TYPE])
  1773. return LS_OVERHEAD;
  1774. if (interval_bw->overhead[FS_OVERHEAD_TYPE])
  1775. return FS_OVERHEAD;
  1776. return HS_OVERHEAD;
  1777. }
  1778. /* If we are changing a LS/FS device under a HS hub,
  1779. * make sure (if we are activating a new TT) that the HS bus has enough
  1780. * bandwidth for this new TT.
  1781. */
  1782. static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
  1783. struct xhci_virt_device *virt_dev,
  1784. int old_active_eps)
  1785. {
  1786. struct xhci_interval_bw_table *bw_table;
  1787. struct xhci_tt_bw_info *tt_info;
  1788. /* Find the bandwidth table for the root port this TT is attached to. */
  1789. bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
  1790. tt_info = virt_dev->tt_info;
  1791. /* If this TT already had active endpoints, the bandwidth for this TT
  1792. * has already been added. Removing all periodic endpoints (and thus
  1793. * making the TT enactive) will only decrease the bandwidth used.
  1794. */
  1795. if (old_active_eps)
  1796. return 0;
  1797. if (old_active_eps == 0 && tt_info->active_eps != 0) {
  1798. if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
  1799. return -ENOMEM;
  1800. return 0;
  1801. }
  1802. /* Not sure why we would have no new active endpoints...
  1803. *
  1804. * Maybe because of an Evaluate Context change for a hub update or a
  1805. * control endpoint 0 max packet size change?
  1806. * FIXME: skip the bandwidth calculation in that case.
  1807. */
  1808. return 0;
  1809. }
  1810. static int xhci_check_ss_bw(struct xhci_hcd *xhci,
  1811. struct xhci_virt_device *virt_dev)
  1812. {
  1813. unsigned int bw_reserved;
  1814. bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
  1815. if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
  1816. return -ENOMEM;
  1817. bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
  1818. if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
  1819. return -ENOMEM;
  1820. return 0;
  1821. }
  1822. /*
  1823. * This algorithm is a very conservative estimate of the worst-case scheduling
  1824. * scenario for any one interval. The hardware dynamically schedules the
  1825. * packets, so we can't tell which microframe could be the limiting factor in
  1826. * the bandwidth scheduling. This only takes into account periodic endpoints.
  1827. *
  1828. * Obviously, we can't solve an NP complete problem to find the minimum worst
  1829. * case scenario. Instead, we come up with an estimate that is no less than
  1830. * the worst case bandwidth used for any one microframe, but may be an
  1831. * over-estimate.
  1832. *
  1833. * We walk the requirements for each endpoint by interval, starting with the
  1834. * smallest interval, and place packets in the schedule where there is only one
  1835. * possible way to schedule packets for that interval. In order to simplify
  1836. * this algorithm, we record the largest max packet size for each interval, and
  1837. * assume all packets will be that size.
  1838. *
  1839. * For interval 0, we obviously must schedule all packets for each interval.
  1840. * The bandwidth for interval 0 is just the amount of data to be transmitted
  1841. * (the sum of all max ESIT payload sizes, plus any overhead per packet times
  1842. * the number of packets).
  1843. *
  1844. * For interval 1, we have two possible microframes to schedule those packets
  1845. * in. For this algorithm, if we can schedule the same number of packets for
  1846. * each possible scheduling opportunity (each microframe), we will do so. The
  1847. * remaining number of packets will be saved to be transmitted in the gaps in
  1848. * the next interval's scheduling sequence.
  1849. *
  1850. * As we move those remaining packets to be scheduled with interval 2 packets,
  1851. * we have to double the number of remaining packets to transmit. This is
  1852. * because the intervals are actually powers of 2, and we would be transmitting
  1853. * the previous interval's packets twice in this interval. We also have to be
  1854. * sure that when we look at the largest max packet size for this interval, we
  1855. * also look at the largest max packet size for the remaining packets and take
  1856. * the greater of the two.
  1857. *
  1858. * The algorithm continues to evenly distribute packets in each scheduling
  1859. * opportunity, and push the remaining packets out, until we get to the last
  1860. * interval. Then those packets and their associated overhead are just added
  1861. * to the bandwidth used.
  1862. */
  1863. static int xhci_check_bw_table(struct xhci_hcd *xhci,
  1864. struct xhci_virt_device *virt_dev,
  1865. int old_active_eps)
  1866. {
  1867. unsigned int bw_reserved;
  1868. unsigned int max_bandwidth;
  1869. unsigned int bw_used;
  1870. unsigned int block_size;
  1871. struct xhci_interval_bw_table *bw_table;
  1872. unsigned int packet_size = 0;
  1873. unsigned int overhead = 0;
  1874. unsigned int packets_transmitted = 0;
  1875. unsigned int packets_remaining = 0;
  1876. unsigned int i;
  1877. if (virt_dev->udev->speed == USB_SPEED_SUPER)
  1878. return xhci_check_ss_bw(xhci, virt_dev);
  1879. if (virt_dev->udev->speed == USB_SPEED_HIGH) {
  1880. max_bandwidth = HS_BW_LIMIT;
  1881. /* Convert percent of bus BW reserved to blocks reserved */
  1882. bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
  1883. } else {
  1884. max_bandwidth = FS_BW_LIMIT;
  1885. bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
  1886. }
  1887. bw_table = virt_dev->bw_table;
  1888. /* We need to translate the max packet size and max ESIT payloads into
  1889. * the units the hardware uses.
  1890. */
  1891. block_size = xhci_get_block_size(virt_dev->udev);
  1892. /* If we are manipulating a LS/FS device under a HS hub, double check
  1893. * that the HS bus has enough bandwidth if we are activing a new TT.
  1894. */
  1895. if (virt_dev->tt_info) {
  1896. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1897. "Recalculating BW for rootport %u",
  1898. virt_dev->real_port);
  1899. if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
  1900. xhci_warn(xhci, "Not enough bandwidth on HS bus for "
  1901. "newly activated TT.\n");
  1902. return -ENOMEM;
  1903. }
  1904. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1905. "Recalculating BW for TT slot %u port %u",
  1906. virt_dev->tt_info->slot_id,
  1907. virt_dev->tt_info->ttport);
  1908. } else {
  1909. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  1910. "Recalculating BW for rootport %u",
  1911. virt_dev->real_port);
  1912. }
  1913. /* Add in how much bandwidth will be used for interval zero, or the
  1914. * rounded max ESIT payload + number of packets * largest overhead.
  1915. */
  1916. bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
  1917. bw_table->interval_bw[0].num_packets *
  1918. xhci_get_largest_overhead(&bw_table->interval_bw[0]);
  1919. for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
  1920. unsigned int bw_added;
  1921. unsigned int largest_mps;
  1922. unsigned int interval_overhead;
  1923. /*
  1924. * How many packets could we transmit in this interval?
  1925. * If packets didn't fit in the previous interval, we will need
  1926. * to transmit that many packets twice within this interval.
  1927. */
  1928. packets_remaining = 2 * packets_remaining +
  1929. bw_table->interval_bw[i].num_packets;
  1930. /* Find the largest max packet size of this or the previous
  1931. * interval.
  1932. */
  1933. if (list_empty(&bw_table->interval_bw[i].endpoints))
  1934. largest_mps = 0;
  1935. else {
  1936. struct xhci_virt_ep *virt_ep;
  1937. struct list_head *ep_entry;
  1938. ep_entry = bw_table->interval_bw[i].endpoints.next;
  1939. virt_ep = list_entry(ep_entry,
  1940. struct xhci_virt_ep, bw_endpoint_list);
  1941. /* Convert to blocks, rounding up */
  1942. largest_mps = DIV_ROUND_UP(
  1943. virt_ep->bw_info.max_packet_size,
  1944. block_size);
  1945. }
  1946. if (largest_mps > packet_size)
  1947. packet_size = largest_mps;
  1948. /* Use the larger overhead of this or the previous interval. */
  1949. interval_overhead = xhci_get_largest_overhead(
  1950. &bw_table->interval_bw[i]);
  1951. if (interval_overhead > overhead)
  1952. overhead = interval_overhead;
  1953. /* How many packets can we evenly distribute across
  1954. * (1 << (i + 1)) possible scheduling opportunities?
  1955. */
  1956. packets_transmitted = packets_remaining >> (i + 1);
  1957. /* Add in the bandwidth used for those scheduled packets */
  1958. bw_added = packets_transmitted * (overhead + packet_size);
  1959. /* How many packets do we have remaining to transmit? */
  1960. packets_remaining = packets_remaining % (1 << (i + 1));
  1961. /* What largest max packet size should those packets have? */
  1962. /* If we've transmitted all packets, don't carry over the
  1963. * largest packet size.
  1964. */
  1965. if (packets_remaining == 0) {
  1966. packet_size = 0;
  1967. overhead = 0;
  1968. } else if (packets_transmitted > 0) {
  1969. /* Otherwise if we do have remaining packets, and we've
  1970. * scheduled some packets in this interval, take the
  1971. * largest max packet size from endpoints with this
  1972. * interval.
  1973. */
  1974. packet_size = largest_mps;
  1975. overhead = interval_overhead;
  1976. }
  1977. /* Otherwise carry over packet_size and overhead from the last
  1978. * time we had a remainder.
  1979. */
  1980. bw_used += bw_added;
  1981. if (bw_used > max_bandwidth) {
  1982. xhci_warn(xhci, "Not enough bandwidth. "
  1983. "Proposed: %u, Max: %u\n",
  1984. bw_used, max_bandwidth);
  1985. return -ENOMEM;
  1986. }
  1987. }
  1988. /*
  1989. * Ok, we know we have some packets left over after even-handedly
  1990. * scheduling interval 15. We don't know which microframes they will
  1991. * fit into, so we over-schedule and say they will be scheduled every
  1992. * microframe.
  1993. */
  1994. if (packets_remaining > 0)
  1995. bw_used += overhead + packet_size;
  1996. if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
  1997. unsigned int port_index = virt_dev->real_port - 1;
  1998. /* OK, we're manipulating a HS device attached to a
  1999. * root port bandwidth domain. Include the number of active TTs
  2000. * in the bandwidth used.
  2001. */
  2002. bw_used += TT_HS_OVERHEAD *
  2003. xhci->rh_bw[port_index].num_active_tts;
  2004. }
  2005. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  2006. "Final bandwidth: %u, Limit: %u, Reserved: %u, "
  2007. "Available: %u " "percent",
  2008. bw_used, max_bandwidth, bw_reserved,
  2009. (max_bandwidth - bw_used - bw_reserved) * 100 /
  2010. max_bandwidth);
  2011. bw_used += bw_reserved;
  2012. if (bw_used > max_bandwidth) {
  2013. xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
  2014. bw_used, max_bandwidth);
  2015. return -ENOMEM;
  2016. }
  2017. bw_table->bw_used = bw_used;
  2018. return 0;
  2019. }
  2020. static bool xhci_is_async_ep(unsigned int ep_type)
  2021. {
  2022. return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
  2023. ep_type != ISOC_IN_EP &&
  2024. ep_type != INT_IN_EP);
  2025. }
  2026. static bool xhci_is_sync_in_ep(unsigned int ep_type)
  2027. {
  2028. return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
  2029. }
  2030. static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
  2031. {
  2032. unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
  2033. if (ep_bw->ep_interval == 0)
  2034. return SS_OVERHEAD_BURST +
  2035. (ep_bw->mult * ep_bw->num_packets *
  2036. (SS_OVERHEAD + mps));
  2037. return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
  2038. (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
  2039. 1 << ep_bw->ep_interval);
  2040. }
  2041. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  2042. struct xhci_bw_info *ep_bw,
  2043. struct xhci_interval_bw_table *bw_table,
  2044. struct usb_device *udev,
  2045. struct xhci_virt_ep *virt_ep,
  2046. struct xhci_tt_bw_info *tt_info)
  2047. {
  2048. struct xhci_interval_bw *interval_bw;
  2049. int normalized_interval;
  2050. if (xhci_is_async_ep(ep_bw->type))
  2051. return;
  2052. if (udev->speed == USB_SPEED_SUPER) {
  2053. if (xhci_is_sync_in_ep(ep_bw->type))
  2054. xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
  2055. xhci_get_ss_bw_consumed(ep_bw);
  2056. else
  2057. xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
  2058. xhci_get_ss_bw_consumed(ep_bw);
  2059. return;
  2060. }
  2061. /* SuperSpeed endpoints never get added to intervals in the table, so
  2062. * this check is only valid for HS/FS/LS devices.
  2063. */
  2064. if (list_empty(&virt_ep->bw_endpoint_list))
  2065. return;
  2066. /* For LS/FS devices, we need to translate the interval expressed in
  2067. * microframes to frames.
  2068. */
  2069. if (udev->speed == USB_SPEED_HIGH)
  2070. normalized_interval = ep_bw->ep_interval;
  2071. else
  2072. normalized_interval = ep_bw->ep_interval - 3;
  2073. if (normalized_interval == 0)
  2074. bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
  2075. interval_bw = &bw_table->interval_bw[normalized_interval];
  2076. interval_bw->num_packets -= ep_bw->num_packets;
  2077. switch (udev->speed) {
  2078. case USB_SPEED_LOW:
  2079. interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
  2080. break;
  2081. case USB_SPEED_FULL:
  2082. interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
  2083. break;
  2084. case USB_SPEED_HIGH:
  2085. interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
  2086. break;
  2087. case USB_SPEED_SUPER:
  2088. case USB_SPEED_UNKNOWN:
  2089. case USB_SPEED_WIRELESS:
  2090. /* Should never happen because only LS/FS/HS endpoints will get
  2091. * added to the endpoint list.
  2092. */
  2093. return;
  2094. }
  2095. if (tt_info)
  2096. tt_info->active_eps -= 1;
  2097. list_del_init(&virt_ep->bw_endpoint_list);
  2098. }
  2099. static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
  2100. struct xhci_bw_info *ep_bw,
  2101. struct xhci_interval_bw_table *bw_table,
  2102. struct usb_device *udev,
  2103. struct xhci_virt_ep *virt_ep,
  2104. struct xhci_tt_bw_info *tt_info)
  2105. {
  2106. struct xhci_interval_bw *interval_bw;
  2107. struct xhci_virt_ep *smaller_ep;
  2108. int normalized_interval;
  2109. if (xhci_is_async_ep(ep_bw->type))
  2110. return;
  2111. if (udev->speed == USB_SPEED_SUPER) {
  2112. if (xhci_is_sync_in_ep(ep_bw->type))
  2113. xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
  2114. xhci_get_ss_bw_consumed(ep_bw);
  2115. else
  2116. xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
  2117. xhci_get_ss_bw_consumed(ep_bw);
  2118. return;
  2119. }
  2120. /* For LS/FS devices, we need to translate the interval expressed in
  2121. * microframes to frames.
  2122. */
  2123. if (udev->speed == USB_SPEED_HIGH)
  2124. normalized_interval = ep_bw->ep_interval;
  2125. else
  2126. normalized_interval = ep_bw->ep_interval - 3;
  2127. if (normalized_interval == 0)
  2128. bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
  2129. interval_bw = &bw_table->interval_bw[normalized_interval];
  2130. interval_bw->num_packets += ep_bw->num_packets;
  2131. switch (udev->speed) {
  2132. case USB_SPEED_LOW:
  2133. interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
  2134. break;
  2135. case USB_SPEED_FULL:
  2136. interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
  2137. break;
  2138. case USB_SPEED_HIGH:
  2139. interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
  2140. break;
  2141. case USB_SPEED_SUPER:
  2142. case USB_SPEED_UNKNOWN:
  2143. case USB_SPEED_WIRELESS:
  2144. /* Should never happen because only LS/FS/HS endpoints will get
  2145. * added to the endpoint list.
  2146. */
  2147. return;
  2148. }
  2149. if (tt_info)
  2150. tt_info->active_eps += 1;
  2151. /* Insert the endpoint into the list, largest max packet size first. */
  2152. list_for_each_entry(smaller_ep, &interval_bw->endpoints,
  2153. bw_endpoint_list) {
  2154. if (ep_bw->max_packet_size >=
  2155. smaller_ep->bw_info.max_packet_size) {
  2156. /* Add the new ep before the smaller endpoint */
  2157. list_add_tail(&virt_ep->bw_endpoint_list,
  2158. &smaller_ep->bw_endpoint_list);
  2159. return;
  2160. }
  2161. }
  2162. /* Add the new endpoint at the end of the list. */
  2163. list_add_tail(&virt_ep->bw_endpoint_list,
  2164. &interval_bw->endpoints);
  2165. }
  2166. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  2167. struct xhci_virt_device *virt_dev,
  2168. int old_active_eps)
  2169. {
  2170. struct xhci_root_port_bw_info *rh_bw_info;
  2171. if (!virt_dev->tt_info)
  2172. return;
  2173. rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
  2174. if (old_active_eps == 0 &&
  2175. virt_dev->tt_info->active_eps != 0) {
  2176. rh_bw_info->num_active_tts += 1;
  2177. rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
  2178. } else if (old_active_eps != 0 &&
  2179. virt_dev->tt_info->active_eps == 0) {
  2180. rh_bw_info->num_active_tts -= 1;
  2181. rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
  2182. }
  2183. }
  2184. static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
  2185. struct xhci_virt_device *virt_dev,
  2186. struct xhci_container_ctx *in_ctx)
  2187. {
  2188. struct xhci_bw_info ep_bw_info[31];
  2189. int i;
  2190. struct xhci_input_control_ctx *ctrl_ctx;
  2191. int old_active_eps = 0;
  2192. if (virt_dev->tt_info)
  2193. old_active_eps = virt_dev->tt_info->active_eps;
  2194. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  2195. if (!ctrl_ctx) {
  2196. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2197. __func__);
  2198. return -ENOMEM;
  2199. }
  2200. for (i = 0; i < 31; i++) {
  2201. if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
  2202. continue;
  2203. /* Make a copy of the BW info in case we need to revert this */
  2204. memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
  2205. sizeof(ep_bw_info[i]));
  2206. /* Drop the endpoint from the interval table if the endpoint is
  2207. * being dropped or changed.
  2208. */
  2209. if (EP_IS_DROPPED(ctrl_ctx, i))
  2210. xhci_drop_ep_from_interval_table(xhci,
  2211. &virt_dev->eps[i].bw_info,
  2212. virt_dev->bw_table,
  2213. virt_dev->udev,
  2214. &virt_dev->eps[i],
  2215. virt_dev->tt_info);
  2216. }
  2217. /* Overwrite the information stored in the endpoints' bw_info */
  2218. xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
  2219. for (i = 0; i < 31; i++) {
  2220. /* Add any changed or added endpoints to the interval table */
  2221. if (EP_IS_ADDED(ctrl_ctx, i))
  2222. xhci_add_ep_to_interval_table(xhci,
  2223. &virt_dev->eps[i].bw_info,
  2224. virt_dev->bw_table,
  2225. virt_dev->udev,
  2226. &virt_dev->eps[i],
  2227. virt_dev->tt_info);
  2228. }
  2229. if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
  2230. /* Ok, this fits in the bandwidth we have.
  2231. * Update the number of active TTs.
  2232. */
  2233. xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
  2234. return 0;
  2235. }
  2236. /* We don't have enough bandwidth for this, revert the stored info. */
  2237. for (i = 0; i < 31; i++) {
  2238. if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
  2239. continue;
  2240. /* Drop the new copies of any added or changed endpoints from
  2241. * the interval table.
  2242. */
  2243. if (EP_IS_ADDED(ctrl_ctx, i)) {
  2244. xhci_drop_ep_from_interval_table(xhci,
  2245. &virt_dev->eps[i].bw_info,
  2246. virt_dev->bw_table,
  2247. virt_dev->udev,
  2248. &virt_dev->eps[i],
  2249. virt_dev->tt_info);
  2250. }
  2251. /* Revert the endpoint back to its old information */
  2252. memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
  2253. sizeof(ep_bw_info[i]));
  2254. /* Add any changed or dropped endpoints back into the table */
  2255. if (EP_IS_DROPPED(ctrl_ctx, i))
  2256. xhci_add_ep_to_interval_table(xhci,
  2257. &virt_dev->eps[i].bw_info,
  2258. virt_dev->bw_table,
  2259. virt_dev->udev,
  2260. &virt_dev->eps[i],
  2261. virt_dev->tt_info);
  2262. }
  2263. return -ENOMEM;
  2264. }
  2265. /* Issue a configure endpoint command or evaluate context command
  2266. * and wait for it to finish.
  2267. */
  2268. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  2269. struct usb_device *udev,
  2270. struct xhci_command *command,
  2271. bool ctx_change, bool must_succeed)
  2272. {
  2273. int ret;
  2274. int timeleft;
  2275. unsigned long flags;
  2276. struct xhci_container_ctx *in_ctx;
  2277. struct xhci_input_control_ctx *ctrl_ctx;
  2278. struct completion *cmd_completion;
  2279. u32 *cmd_status;
  2280. struct xhci_virt_device *virt_dev;
  2281. union xhci_trb *cmd_trb;
  2282. spin_lock_irqsave(&xhci->lock, flags);
  2283. virt_dev = xhci->devs[udev->slot_id];
  2284. if (command)
  2285. in_ctx = command->in_ctx;
  2286. else
  2287. in_ctx = virt_dev->in_ctx;
  2288. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  2289. if (!ctrl_ctx) {
  2290. spin_unlock_irqrestore(&xhci->lock, flags);
  2291. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2292. __func__);
  2293. return -ENOMEM;
  2294. }
  2295. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
  2296. xhci_reserve_host_resources(xhci, ctrl_ctx)) {
  2297. spin_unlock_irqrestore(&xhci->lock, flags);
  2298. xhci_warn(xhci, "Not enough host resources, "
  2299. "active endpoint contexts = %u\n",
  2300. xhci->num_active_eps);
  2301. return -ENOMEM;
  2302. }
  2303. if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
  2304. xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
  2305. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
  2306. xhci_free_host_resources(xhci, ctrl_ctx);
  2307. spin_unlock_irqrestore(&xhci->lock, flags);
  2308. xhci_warn(xhci, "Not enough bandwidth\n");
  2309. return -ENOMEM;
  2310. }
  2311. if (command) {
  2312. cmd_completion = command->completion;
  2313. cmd_status = &command->status;
  2314. command->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  2315. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  2316. } else {
  2317. cmd_completion = &virt_dev->cmd_completion;
  2318. cmd_status = &virt_dev->cmd_status;
  2319. }
  2320. init_completion(cmd_completion);
  2321. cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  2322. if (!ctx_change)
  2323. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  2324. udev->slot_id, must_succeed);
  2325. else
  2326. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  2327. udev->slot_id, must_succeed);
  2328. if (ret < 0) {
  2329. if (command)
  2330. list_del(&command->cmd_list);
  2331. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
  2332. xhci_free_host_resources(xhci, ctrl_ctx);
  2333. spin_unlock_irqrestore(&xhci->lock, flags);
  2334. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  2335. "FIXME allocate a new ring segment");
  2336. return -ENOMEM;
  2337. }
  2338. xhci_ring_cmd_db(xhci);
  2339. spin_unlock_irqrestore(&xhci->lock, flags);
  2340. /* Wait for the configure endpoint command to complete */
  2341. timeleft = wait_for_completion_interruptible_timeout(
  2342. cmd_completion,
  2343. XHCI_CMD_DEFAULT_TIMEOUT);
  2344. if (timeleft <= 0) {
  2345. xhci_warn(xhci, "%s while waiting for %s command\n",
  2346. timeleft == 0 ? "Timeout" : "Signal",
  2347. ctx_change == 0 ?
  2348. "configure endpoint" :
  2349. "evaluate context");
  2350. /* cancel the configure endpoint command */
  2351. ret = xhci_cancel_cmd(xhci, command, cmd_trb);
  2352. if (ret < 0)
  2353. return ret;
  2354. return -ETIME;
  2355. }
  2356. if (!ctx_change)
  2357. ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
  2358. else
  2359. ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
  2360. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  2361. spin_lock_irqsave(&xhci->lock, flags);
  2362. /* If the command failed, remove the reserved resources.
  2363. * Otherwise, clean up the estimate to include dropped eps.
  2364. */
  2365. if (ret)
  2366. xhci_free_host_resources(xhci, ctrl_ctx);
  2367. else
  2368. xhci_finish_resource_reservation(xhci, ctrl_ctx);
  2369. spin_unlock_irqrestore(&xhci->lock, flags);
  2370. }
  2371. return ret;
  2372. }
  2373. /* Called after one or more calls to xhci_add_endpoint() or
  2374. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  2375. * to call xhci_reset_bandwidth().
  2376. *
  2377. * Since we are in the middle of changing either configuration or
  2378. * installing a new alt setting, the USB core won't allow URBs to be
  2379. * enqueued for any endpoint on the old config or interface. Nothing
  2380. * else should be touching the xhci->devs[slot_id] structure, so we
  2381. * don't need to take the xhci->lock for manipulating that.
  2382. */
  2383. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  2384. {
  2385. int i;
  2386. int ret = 0;
  2387. struct xhci_hcd *xhci;
  2388. struct xhci_virt_device *virt_dev;
  2389. struct xhci_input_control_ctx *ctrl_ctx;
  2390. struct xhci_slot_ctx *slot_ctx;
  2391. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2392. if (ret <= 0)
  2393. return ret;
  2394. xhci = hcd_to_xhci(hcd);
  2395. if (xhci->xhc_state & XHCI_STATE_DYING)
  2396. return -ENODEV;
  2397. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  2398. virt_dev = xhci->devs[udev->slot_id];
  2399. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  2400. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2401. if (!ctrl_ctx) {
  2402. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2403. __func__);
  2404. return -ENOMEM;
  2405. }
  2406. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  2407. ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
  2408. ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
  2409. /* Don't issue the command if there's no endpoints to update. */
  2410. if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
  2411. ctrl_ctx->drop_flags == 0)
  2412. return 0;
  2413. xhci_dbg(xhci, "New Input Control Context:\n");
  2414. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  2415. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  2416. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  2417. ret = xhci_configure_endpoint(xhci, udev, NULL,
  2418. false, false);
  2419. if (ret) {
  2420. /* Callee should call reset_bandwidth() */
  2421. return ret;
  2422. }
  2423. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  2424. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  2425. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  2426. /* Free any rings that were dropped, but not changed. */
  2427. for (i = 1; i < 31; ++i) {
  2428. if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
  2429. !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
  2430. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2431. }
  2432. xhci_zero_in_ctx(xhci, virt_dev);
  2433. /*
  2434. * Install any rings for completely new endpoints or changed endpoints,
  2435. * and free or cache any old rings from changed endpoints.
  2436. */
  2437. for (i = 1; i < 31; ++i) {
  2438. if (!virt_dev->eps[i].new_ring)
  2439. continue;
  2440. /* Only cache or free the old ring if it exists.
  2441. * It may not if this is the first add of an endpoint.
  2442. */
  2443. if (virt_dev->eps[i].ring) {
  2444. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2445. }
  2446. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  2447. virt_dev->eps[i].new_ring = NULL;
  2448. }
  2449. return ret;
  2450. }
  2451. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  2452. {
  2453. struct xhci_hcd *xhci;
  2454. struct xhci_virt_device *virt_dev;
  2455. int i, ret;
  2456. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2457. if (ret <= 0)
  2458. return;
  2459. xhci = hcd_to_xhci(hcd);
  2460. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  2461. virt_dev = xhci->devs[udev->slot_id];
  2462. /* Free any rings allocated for added endpoints */
  2463. for (i = 0; i < 31; ++i) {
  2464. if (virt_dev->eps[i].new_ring) {
  2465. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  2466. virt_dev->eps[i].new_ring = NULL;
  2467. }
  2468. }
  2469. xhci_zero_in_ctx(xhci, virt_dev);
  2470. }
  2471. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  2472. struct xhci_container_ctx *in_ctx,
  2473. struct xhci_container_ctx *out_ctx,
  2474. struct xhci_input_control_ctx *ctrl_ctx,
  2475. u32 add_flags, u32 drop_flags)
  2476. {
  2477. ctrl_ctx->add_flags = cpu_to_le32(add_flags);
  2478. ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
  2479. xhci_slot_copy(xhci, in_ctx, out_ctx);
  2480. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  2481. xhci_dbg(xhci, "Input Context:\n");
  2482. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  2483. }
  2484. static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  2485. unsigned int slot_id, unsigned int ep_index,
  2486. struct xhci_dequeue_state *deq_state)
  2487. {
  2488. struct xhci_input_control_ctx *ctrl_ctx;
  2489. struct xhci_container_ctx *in_ctx;
  2490. struct xhci_ep_ctx *ep_ctx;
  2491. u32 added_ctxs;
  2492. dma_addr_t addr;
  2493. in_ctx = xhci->devs[slot_id]->in_ctx;
  2494. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  2495. if (!ctrl_ctx) {
  2496. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2497. __func__);
  2498. return;
  2499. }
  2500. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  2501. xhci->devs[slot_id]->out_ctx, ep_index);
  2502. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  2503. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  2504. deq_state->new_deq_ptr);
  2505. if (addr == 0) {
  2506. xhci_warn(xhci, "WARN Cannot submit config ep after "
  2507. "reset ep command\n");
  2508. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  2509. deq_state->new_deq_seg,
  2510. deq_state->new_deq_ptr);
  2511. return;
  2512. }
  2513. ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
  2514. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  2515. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  2516. xhci->devs[slot_id]->out_ctx, ctrl_ctx,
  2517. added_ctxs, added_ctxs);
  2518. }
  2519. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  2520. struct usb_device *udev, unsigned int ep_index)
  2521. {
  2522. struct xhci_dequeue_state deq_state;
  2523. struct xhci_virt_ep *ep;
  2524. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  2525. "Cleaning up stalled endpoint ring");
  2526. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  2527. /* We need to move the HW's dequeue pointer past this TD,
  2528. * or it will attempt to resend it on the next doorbell ring.
  2529. */
  2530. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  2531. ep_index, ep->stopped_stream, ep->stopped_td,
  2532. &deq_state);
  2533. /* HW with the reset endpoint quirk will use the saved dequeue state to
  2534. * issue a configure endpoint command later.
  2535. */
  2536. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  2537. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  2538. "Queueing new dequeue state");
  2539. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  2540. ep_index, ep->stopped_stream, &deq_state);
  2541. } else {
  2542. /* Better hope no one uses the input context between now and the
  2543. * reset endpoint completion!
  2544. * XXX: No idea how this hardware will react when stream rings
  2545. * are enabled.
  2546. */
  2547. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  2548. "Setting up input context for "
  2549. "configure endpoint command");
  2550. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  2551. ep_index, &deq_state);
  2552. }
  2553. }
  2554. /* Deal with stalled endpoints. The core should have sent the control message
  2555. * to clear the halt condition. However, we need to make the xHCI hardware
  2556. * reset its sequence number, since a device will expect a sequence number of
  2557. * zero after the halt condition is cleared.
  2558. * Context: in_interrupt
  2559. */
  2560. void xhci_endpoint_reset(struct usb_hcd *hcd,
  2561. struct usb_host_endpoint *ep)
  2562. {
  2563. struct xhci_hcd *xhci;
  2564. struct usb_device *udev;
  2565. unsigned int ep_index;
  2566. unsigned long flags;
  2567. int ret;
  2568. struct xhci_virt_ep *virt_ep;
  2569. xhci = hcd_to_xhci(hcd);
  2570. udev = (struct usb_device *) ep->hcpriv;
  2571. /* Called with a root hub endpoint (or an endpoint that wasn't added
  2572. * with xhci_add_endpoint()
  2573. */
  2574. if (!ep->hcpriv)
  2575. return;
  2576. ep_index = xhci_get_endpoint_index(&ep->desc);
  2577. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  2578. if (!virt_ep->stopped_td) {
  2579. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  2580. "Endpoint 0x%x not halted, refusing to reset.",
  2581. ep->desc.bEndpointAddress);
  2582. return;
  2583. }
  2584. if (usb_endpoint_xfer_control(&ep->desc)) {
  2585. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  2586. "Control endpoint stall already handled.");
  2587. return;
  2588. }
  2589. xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
  2590. "Queueing reset endpoint command");
  2591. spin_lock_irqsave(&xhci->lock, flags);
  2592. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  2593. /*
  2594. * Can't change the ring dequeue pointer until it's transitioned to the
  2595. * stopped state, which is only upon a successful reset endpoint
  2596. * command. Better hope that last command worked!
  2597. */
  2598. if (!ret) {
  2599. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  2600. kfree(virt_ep->stopped_td);
  2601. xhci_ring_cmd_db(xhci);
  2602. }
  2603. virt_ep->stopped_td = NULL;
  2604. virt_ep->stopped_trb = NULL;
  2605. virt_ep->stopped_stream = 0;
  2606. spin_unlock_irqrestore(&xhci->lock, flags);
  2607. if (ret)
  2608. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  2609. }
  2610. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  2611. struct usb_device *udev, struct usb_host_endpoint *ep,
  2612. unsigned int slot_id)
  2613. {
  2614. int ret;
  2615. unsigned int ep_index;
  2616. unsigned int ep_state;
  2617. if (!ep)
  2618. return -EINVAL;
  2619. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
  2620. if (ret <= 0)
  2621. return -EINVAL;
  2622. if (ep->ss_ep_comp.bmAttributes == 0) {
  2623. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  2624. " descriptor for ep 0x%x does not support streams\n",
  2625. ep->desc.bEndpointAddress);
  2626. return -EINVAL;
  2627. }
  2628. ep_index = xhci_get_endpoint_index(&ep->desc);
  2629. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  2630. if (ep_state & EP_HAS_STREAMS ||
  2631. ep_state & EP_GETTING_STREAMS) {
  2632. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  2633. "already has streams set up.\n",
  2634. ep->desc.bEndpointAddress);
  2635. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  2636. "dynamic stream context array reallocation.\n");
  2637. return -EINVAL;
  2638. }
  2639. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  2640. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  2641. "endpoint 0x%x; URBs are pending.\n",
  2642. ep->desc.bEndpointAddress);
  2643. return -EINVAL;
  2644. }
  2645. return 0;
  2646. }
  2647. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  2648. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  2649. {
  2650. unsigned int max_streams;
  2651. /* The stream context array size must be a power of two */
  2652. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  2653. /*
  2654. * Find out how many primary stream array entries the host controller
  2655. * supports. Later we may use secondary stream arrays (similar to 2nd
  2656. * level page entries), but that's an optional feature for xHCI host
  2657. * controllers. xHCs must support at least 4 stream IDs.
  2658. */
  2659. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  2660. if (*num_stream_ctxs > max_streams) {
  2661. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  2662. max_streams);
  2663. *num_stream_ctxs = max_streams;
  2664. *num_streams = max_streams;
  2665. }
  2666. }
  2667. /* Returns an error code if one of the endpoint already has streams.
  2668. * This does not change any data structures, it only checks and gathers
  2669. * information.
  2670. */
  2671. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  2672. struct usb_device *udev,
  2673. struct usb_host_endpoint **eps, unsigned int num_eps,
  2674. unsigned int *num_streams, u32 *changed_ep_bitmask)
  2675. {
  2676. unsigned int max_streams;
  2677. unsigned int endpoint_flag;
  2678. int i;
  2679. int ret;
  2680. for (i = 0; i < num_eps; i++) {
  2681. ret = xhci_check_streams_endpoint(xhci, udev,
  2682. eps[i], udev->slot_id);
  2683. if (ret < 0)
  2684. return ret;
  2685. max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
  2686. if (max_streams < (*num_streams - 1)) {
  2687. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  2688. eps[i]->desc.bEndpointAddress,
  2689. max_streams);
  2690. *num_streams = max_streams+1;
  2691. }
  2692. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  2693. if (*changed_ep_bitmask & endpoint_flag)
  2694. return -EINVAL;
  2695. *changed_ep_bitmask |= endpoint_flag;
  2696. }
  2697. return 0;
  2698. }
  2699. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  2700. struct usb_device *udev,
  2701. struct usb_host_endpoint **eps, unsigned int num_eps)
  2702. {
  2703. u32 changed_ep_bitmask = 0;
  2704. unsigned int slot_id;
  2705. unsigned int ep_index;
  2706. unsigned int ep_state;
  2707. int i;
  2708. slot_id = udev->slot_id;
  2709. if (!xhci->devs[slot_id])
  2710. return 0;
  2711. for (i = 0; i < num_eps; i++) {
  2712. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2713. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  2714. /* Are streams already being freed for the endpoint? */
  2715. if (ep_state & EP_GETTING_NO_STREAMS) {
  2716. xhci_warn(xhci, "WARN Can't disable streams for "
  2717. "endpoint 0x%x, "
  2718. "streams are being disabled already\n",
  2719. eps[i]->desc.bEndpointAddress);
  2720. return 0;
  2721. }
  2722. /* Are there actually any streams to free? */
  2723. if (!(ep_state & EP_HAS_STREAMS) &&
  2724. !(ep_state & EP_GETTING_STREAMS)) {
  2725. xhci_warn(xhci, "WARN Can't disable streams for "
  2726. "endpoint 0x%x, "
  2727. "streams are already disabled!\n",
  2728. eps[i]->desc.bEndpointAddress);
  2729. xhci_warn(xhci, "WARN xhci_free_streams() called "
  2730. "with non-streams endpoint\n");
  2731. return 0;
  2732. }
  2733. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  2734. }
  2735. return changed_ep_bitmask;
  2736. }
  2737. /*
  2738. * The USB device drivers use this function (though the HCD interface in USB
  2739. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  2740. * coordinate mass storage command queueing across multiple endpoints (basically
  2741. * a stream ID == a task ID).
  2742. *
  2743. * Setting up streams involves allocating the same size stream context array
  2744. * for each endpoint and issuing a configure endpoint command for all endpoints.
  2745. *
  2746. * Don't allow the call to succeed if one endpoint only supports one stream
  2747. * (which means it doesn't support streams at all).
  2748. *
  2749. * Drivers may get less stream IDs than they asked for, if the host controller
  2750. * hardware or endpoints claim they can't support the number of requested
  2751. * stream IDs.
  2752. */
  2753. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  2754. struct usb_host_endpoint **eps, unsigned int num_eps,
  2755. unsigned int num_streams, gfp_t mem_flags)
  2756. {
  2757. int i, ret;
  2758. struct xhci_hcd *xhci;
  2759. struct xhci_virt_device *vdev;
  2760. struct xhci_command *config_cmd;
  2761. struct xhci_input_control_ctx *ctrl_ctx;
  2762. unsigned int ep_index;
  2763. unsigned int num_stream_ctxs;
  2764. unsigned long flags;
  2765. u32 changed_ep_bitmask = 0;
  2766. if (!eps)
  2767. return -EINVAL;
  2768. /* Add one to the number of streams requested to account for
  2769. * stream 0 that is reserved for xHCI usage.
  2770. */
  2771. num_streams += 1;
  2772. xhci = hcd_to_xhci(hcd);
  2773. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  2774. num_streams);
  2775. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2776. if (!config_cmd) {
  2777. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2778. return -ENOMEM;
  2779. }
  2780. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2781. if (!ctrl_ctx) {
  2782. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2783. __func__);
  2784. xhci_free_command(xhci, config_cmd);
  2785. return -ENOMEM;
  2786. }
  2787. /* Check to make sure all endpoints are not already configured for
  2788. * streams. While we're at it, find the maximum number of streams that
  2789. * all the endpoints will support and check for duplicate endpoints.
  2790. */
  2791. spin_lock_irqsave(&xhci->lock, flags);
  2792. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  2793. num_eps, &num_streams, &changed_ep_bitmask);
  2794. if (ret < 0) {
  2795. xhci_free_command(xhci, config_cmd);
  2796. spin_unlock_irqrestore(&xhci->lock, flags);
  2797. return ret;
  2798. }
  2799. if (num_streams <= 1) {
  2800. xhci_warn(xhci, "WARN: endpoints can't handle "
  2801. "more than one stream.\n");
  2802. xhci_free_command(xhci, config_cmd);
  2803. spin_unlock_irqrestore(&xhci->lock, flags);
  2804. return -EINVAL;
  2805. }
  2806. vdev = xhci->devs[udev->slot_id];
  2807. /* Mark each endpoint as being in transition, so
  2808. * xhci_urb_enqueue() will reject all URBs.
  2809. */
  2810. for (i = 0; i < num_eps; i++) {
  2811. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2812. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  2813. }
  2814. spin_unlock_irqrestore(&xhci->lock, flags);
  2815. /* Setup internal data structures and allocate HW data structures for
  2816. * streams (but don't install the HW structures in the input context
  2817. * until we're sure all memory allocation succeeded).
  2818. */
  2819. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  2820. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  2821. num_stream_ctxs, num_streams);
  2822. for (i = 0; i < num_eps; i++) {
  2823. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2824. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  2825. num_stream_ctxs,
  2826. num_streams, mem_flags);
  2827. if (!vdev->eps[ep_index].stream_info)
  2828. goto cleanup;
  2829. /* Set maxPstreams in endpoint context and update deq ptr to
  2830. * point to stream context array. FIXME
  2831. */
  2832. }
  2833. /* Set up the input context for a configure endpoint command. */
  2834. for (i = 0; i < num_eps; i++) {
  2835. struct xhci_ep_ctx *ep_ctx;
  2836. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2837. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  2838. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  2839. vdev->out_ctx, ep_index);
  2840. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  2841. vdev->eps[ep_index].stream_info);
  2842. }
  2843. /* Tell the HW to drop its old copy of the endpoint context info
  2844. * and add the updated copy from the input context.
  2845. */
  2846. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  2847. vdev->out_ctx, ctrl_ctx,
  2848. changed_ep_bitmask, changed_ep_bitmask);
  2849. /* Issue and wait for the configure endpoint command */
  2850. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  2851. false, false);
  2852. /* xHC rejected the configure endpoint command for some reason, so we
  2853. * leave the old ring intact and free our internal streams data
  2854. * structure.
  2855. */
  2856. if (ret < 0)
  2857. goto cleanup;
  2858. spin_lock_irqsave(&xhci->lock, flags);
  2859. for (i = 0; i < num_eps; i++) {
  2860. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2861. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  2862. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  2863. udev->slot_id, ep_index);
  2864. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  2865. }
  2866. xhci_free_command(xhci, config_cmd);
  2867. spin_unlock_irqrestore(&xhci->lock, flags);
  2868. /* Subtract 1 for stream 0, which drivers can't use */
  2869. return num_streams - 1;
  2870. cleanup:
  2871. /* If it didn't work, free the streams! */
  2872. for (i = 0; i < num_eps; i++) {
  2873. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2874. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  2875. vdev->eps[ep_index].stream_info = NULL;
  2876. /* FIXME Unset maxPstreams in endpoint context and
  2877. * update deq ptr to point to normal string ring.
  2878. */
  2879. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  2880. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  2881. xhci_endpoint_zero(xhci, vdev, eps[i]);
  2882. }
  2883. xhci_free_command(xhci, config_cmd);
  2884. return -ENOMEM;
  2885. }
  2886. /* Transition the endpoint from using streams to being a "normal" endpoint
  2887. * without streams.
  2888. *
  2889. * Modify the endpoint context state, submit a configure endpoint command,
  2890. * and free all endpoint rings for streams if that completes successfully.
  2891. */
  2892. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  2893. struct usb_host_endpoint **eps, unsigned int num_eps,
  2894. gfp_t mem_flags)
  2895. {
  2896. int i, ret;
  2897. struct xhci_hcd *xhci;
  2898. struct xhci_virt_device *vdev;
  2899. struct xhci_command *command;
  2900. struct xhci_input_control_ctx *ctrl_ctx;
  2901. unsigned int ep_index;
  2902. unsigned long flags;
  2903. u32 changed_ep_bitmask;
  2904. xhci = hcd_to_xhci(hcd);
  2905. vdev = xhci->devs[udev->slot_id];
  2906. /* Set up a configure endpoint command to remove the streams rings */
  2907. spin_lock_irqsave(&xhci->lock, flags);
  2908. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  2909. udev, eps, num_eps);
  2910. if (changed_ep_bitmask == 0) {
  2911. spin_unlock_irqrestore(&xhci->lock, flags);
  2912. return -EINVAL;
  2913. }
  2914. /* Use the xhci_command structure from the first endpoint. We may have
  2915. * allocated too many, but the driver may call xhci_free_streams() for
  2916. * each endpoint it grouped into one call to xhci_alloc_streams().
  2917. */
  2918. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  2919. command = vdev->eps[ep_index].stream_info->free_streams_command;
  2920. ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
  2921. if (!ctrl_ctx) {
  2922. spin_unlock_irqrestore(&xhci->lock, flags);
  2923. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  2924. __func__);
  2925. return -EINVAL;
  2926. }
  2927. for (i = 0; i < num_eps; i++) {
  2928. struct xhci_ep_ctx *ep_ctx;
  2929. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2930. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  2931. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  2932. EP_GETTING_NO_STREAMS;
  2933. xhci_endpoint_copy(xhci, command->in_ctx,
  2934. vdev->out_ctx, ep_index);
  2935. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  2936. &vdev->eps[ep_index]);
  2937. }
  2938. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  2939. vdev->out_ctx, ctrl_ctx,
  2940. changed_ep_bitmask, changed_ep_bitmask);
  2941. spin_unlock_irqrestore(&xhci->lock, flags);
  2942. /* Issue and wait for the configure endpoint command,
  2943. * which must succeed.
  2944. */
  2945. ret = xhci_configure_endpoint(xhci, udev, command,
  2946. false, true);
  2947. /* xHC rejected the configure endpoint command for some reason, so we
  2948. * leave the streams rings intact.
  2949. */
  2950. if (ret < 0)
  2951. return ret;
  2952. spin_lock_irqsave(&xhci->lock, flags);
  2953. for (i = 0; i < num_eps; i++) {
  2954. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2955. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  2956. vdev->eps[ep_index].stream_info = NULL;
  2957. /* FIXME Unset maxPstreams in endpoint context and
  2958. * update deq ptr to point to normal string ring.
  2959. */
  2960. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  2961. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  2962. }
  2963. spin_unlock_irqrestore(&xhci->lock, flags);
  2964. return 0;
  2965. }
  2966. /*
  2967. * Deletes endpoint resources for endpoints that were active before a Reset
  2968. * Device command, or a Disable Slot command. The Reset Device command leaves
  2969. * the control endpoint intact, whereas the Disable Slot command deletes it.
  2970. *
  2971. * Must be called with xhci->lock held.
  2972. */
  2973. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  2974. struct xhci_virt_device *virt_dev, bool drop_control_ep)
  2975. {
  2976. int i;
  2977. unsigned int num_dropped_eps = 0;
  2978. unsigned int drop_flags = 0;
  2979. for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
  2980. if (virt_dev->eps[i].ring) {
  2981. drop_flags |= 1 << i;
  2982. num_dropped_eps++;
  2983. }
  2984. }
  2985. xhci->num_active_eps -= num_dropped_eps;
  2986. if (num_dropped_eps)
  2987. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  2988. "Dropped %u ep ctxs, flags = 0x%x, "
  2989. "%u now active.",
  2990. num_dropped_eps, drop_flags,
  2991. xhci->num_active_eps);
  2992. }
  2993. /*
  2994. * This submits a Reset Device Command, which will set the device state to 0,
  2995. * set the device address to 0, and disable all the endpoints except the default
  2996. * control endpoint. The USB core should come back and call
  2997. * xhci_address_device(), and then re-set up the configuration. If this is
  2998. * called because of a usb_reset_and_verify_device(), then the old alternate
  2999. * settings will be re-installed through the normal bandwidth allocation
  3000. * functions.
  3001. *
  3002. * Wait for the Reset Device command to finish. Remove all structures
  3003. * associated with the endpoints that were disabled. Clear the input device
  3004. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  3005. *
  3006. * If the virt_dev to be reset does not exist or does not match the udev,
  3007. * it means the device is lost, possibly due to the xHC restore error and
  3008. * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
  3009. * re-allocate the device.
  3010. */
  3011. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  3012. {
  3013. int ret, i;
  3014. unsigned long flags;
  3015. struct xhci_hcd *xhci;
  3016. unsigned int slot_id;
  3017. struct xhci_virt_device *virt_dev;
  3018. struct xhci_command *reset_device_cmd;
  3019. int timeleft;
  3020. int last_freed_endpoint;
  3021. struct xhci_slot_ctx *slot_ctx;
  3022. int old_active_eps = 0;
  3023. ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
  3024. if (ret <= 0)
  3025. return ret;
  3026. xhci = hcd_to_xhci(hcd);
  3027. slot_id = udev->slot_id;
  3028. virt_dev = xhci->devs[slot_id];
  3029. if (!virt_dev) {
  3030. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  3031. "not exist. Re-allocate the device\n", slot_id);
  3032. ret = xhci_alloc_dev(hcd, udev);
  3033. if (ret == 1)
  3034. return 0;
  3035. else
  3036. return -EINVAL;
  3037. }
  3038. if (virt_dev->udev != udev) {
  3039. /* If the virt_dev and the udev does not match, this virt_dev
  3040. * may belong to another udev.
  3041. * Re-allocate the device.
  3042. */
  3043. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  3044. "not match the udev. Re-allocate the device\n",
  3045. slot_id);
  3046. ret = xhci_alloc_dev(hcd, udev);
  3047. if (ret == 1)
  3048. return 0;
  3049. else
  3050. return -EINVAL;
  3051. }
  3052. /* If device is not setup, there is no point in resetting it */
  3053. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  3054. if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
  3055. SLOT_STATE_DISABLED)
  3056. return 0;
  3057. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  3058. /* Allocate the command structure that holds the struct completion.
  3059. * Assume we're in process context, since the normal device reset
  3060. * process has to wait for the device anyway. Storage devices are
  3061. * reset as part of error handling, so use GFP_NOIO instead of
  3062. * GFP_KERNEL.
  3063. */
  3064. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  3065. if (!reset_device_cmd) {
  3066. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  3067. return -ENOMEM;
  3068. }
  3069. /* Attempt to submit the Reset Device command to the command ring */
  3070. spin_lock_irqsave(&xhci->lock, flags);
  3071. reset_device_cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  3072. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  3073. ret = xhci_queue_reset_device(xhci, slot_id);
  3074. if (ret) {
  3075. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  3076. list_del(&reset_device_cmd->cmd_list);
  3077. spin_unlock_irqrestore(&xhci->lock, flags);
  3078. goto command_cleanup;
  3079. }
  3080. xhci_ring_cmd_db(xhci);
  3081. spin_unlock_irqrestore(&xhci->lock, flags);
  3082. /* Wait for the Reset Device command to finish */
  3083. timeleft = wait_for_completion_interruptible_timeout(
  3084. reset_device_cmd->completion,
  3085. XHCI_CMD_DEFAULT_TIMEOUT);
  3086. if (timeleft <= 0) {
  3087. xhci_warn(xhci, "%s while waiting for reset device command\n",
  3088. timeleft == 0 ? "Timeout" : "Signal");
  3089. spin_lock_irqsave(&xhci->lock, flags);
  3090. /* The timeout might have raced with the event ring handler, so
  3091. * only delete from the list if the item isn't poisoned.
  3092. */
  3093. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  3094. list_del(&reset_device_cmd->cmd_list);
  3095. spin_unlock_irqrestore(&xhci->lock, flags);
  3096. ret = -ETIME;
  3097. goto command_cleanup;
  3098. }
  3099. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  3100. * unless we tried to reset a slot ID that wasn't enabled,
  3101. * or the device wasn't in the addressed or configured state.
  3102. */
  3103. ret = reset_device_cmd->status;
  3104. switch (ret) {
  3105. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  3106. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  3107. xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
  3108. slot_id,
  3109. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  3110. xhci_dbg(xhci, "Not freeing device rings.\n");
  3111. /* Don't treat this as an error. May change my mind later. */
  3112. ret = 0;
  3113. goto command_cleanup;
  3114. case COMP_SUCCESS:
  3115. xhci_dbg(xhci, "Successful reset device command.\n");
  3116. break;
  3117. default:
  3118. if (xhci_is_vendor_info_code(xhci, ret))
  3119. break;
  3120. xhci_warn(xhci, "Unknown completion code %u for "
  3121. "reset device command.\n", ret);
  3122. ret = -EINVAL;
  3123. goto command_cleanup;
  3124. }
  3125. /* Free up host controller endpoint resources */
  3126. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  3127. spin_lock_irqsave(&xhci->lock, flags);
  3128. /* Don't delete the default control endpoint resources */
  3129. xhci_free_device_endpoint_resources(xhci, virt_dev, false);
  3130. spin_unlock_irqrestore(&xhci->lock, flags);
  3131. }
  3132. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  3133. last_freed_endpoint = 1;
  3134. for (i = 1; i < 31; ++i) {
  3135. struct xhci_virt_ep *ep = &virt_dev->eps[i];
  3136. if (ep->ep_state & EP_HAS_STREAMS) {
  3137. xhci_free_stream_info(xhci, ep->stream_info);
  3138. ep->stream_info = NULL;
  3139. ep->ep_state &= ~EP_HAS_STREAMS;
  3140. }
  3141. if (ep->ring) {
  3142. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  3143. last_freed_endpoint = i;
  3144. }
  3145. if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
  3146. xhci_drop_ep_from_interval_table(xhci,
  3147. &virt_dev->eps[i].bw_info,
  3148. virt_dev->bw_table,
  3149. udev,
  3150. &virt_dev->eps[i],
  3151. virt_dev->tt_info);
  3152. xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
  3153. }
  3154. /* If necessary, update the number of active TTs on this root port */
  3155. xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
  3156. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  3157. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  3158. ret = 0;
  3159. command_cleanup:
  3160. xhci_free_command(xhci, reset_device_cmd);
  3161. return ret;
  3162. }
  3163. /*
  3164. * At this point, the struct usb_device is about to go away, the device has
  3165. * disconnected, and all traffic has been stopped and the endpoints have been
  3166. * disabled. Free any HC data structures associated with that device.
  3167. */
  3168. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  3169. {
  3170. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3171. struct xhci_virt_device *virt_dev;
  3172. unsigned long flags;
  3173. u32 state;
  3174. int i, ret;
  3175. #ifndef CONFIG_USB_DEFAULT_PERSIST
  3176. /*
  3177. * We called pm_runtime_get_noresume when the device was attached.
  3178. * Decrement the counter here to allow controller to runtime suspend
  3179. * if no devices remain.
  3180. */
  3181. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  3182. pm_runtime_put_noidle(hcd->self.controller);
  3183. #endif
  3184. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  3185. /* If the host is halted due to driver unload, we still need to free the
  3186. * device.
  3187. */
  3188. if (ret <= 0 && ret != -ENODEV)
  3189. return;
  3190. virt_dev = xhci->devs[udev->slot_id];
  3191. /* Stop any wayward timer functions (which may grab the lock) */
  3192. for (i = 0; i < 31; ++i) {
  3193. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  3194. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  3195. }
  3196. spin_lock_irqsave(&xhci->lock, flags);
  3197. /* Don't disable the slot if the host controller is dead. */
  3198. state = readl(&xhci->op_regs->status);
  3199. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
  3200. (xhci->xhc_state & XHCI_STATE_HALTED)) {
  3201. xhci_free_virt_device(xhci, udev->slot_id);
  3202. spin_unlock_irqrestore(&xhci->lock, flags);
  3203. return;
  3204. }
  3205. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  3206. spin_unlock_irqrestore(&xhci->lock, flags);
  3207. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  3208. return;
  3209. }
  3210. xhci_ring_cmd_db(xhci);
  3211. spin_unlock_irqrestore(&xhci->lock, flags);
  3212. /*
  3213. * Event command completion handler will free any data structures
  3214. * associated with the slot. XXX Can free sleep?
  3215. */
  3216. }
  3217. /*
  3218. * Checks if we have enough host controller resources for the default control
  3219. * endpoint.
  3220. *
  3221. * Must be called with xhci->lock held.
  3222. */
  3223. static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
  3224. {
  3225. if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
  3226. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  3227. "Not enough ep ctxs: "
  3228. "%u active, need to add 1, limit is %u.",
  3229. xhci->num_active_eps, xhci->limit_active_eps);
  3230. return -ENOMEM;
  3231. }
  3232. xhci->num_active_eps += 1;
  3233. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  3234. "Adding 1 ep ctx, %u now active.",
  3235. xhci->num_active_eps);
  3236. return 0;
  3237. }
  3238. /*
  3239. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  3240. * timed out, or allocating memory failed. Returns 1 on success.
  3241. */
  3242. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  3243. {
  3244. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3245. unsigned long flags;
  3246. int timeleft;
  3247. int ret;
  3248. union xhci_trb *cmd_trb;
  3249. spin_lock_irqsave(&xhci->lock, flags);
  3250. cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  3251. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  3252. if (ret) {
  3253. spin_unlock_irqrestore(&xhci->lock, flags);
  3254. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  3255. return 0;
  3256. }
  3257. xhci_ring_cmd_db(xhci);
  3258. spin_unlock_irqrestore(&xhci->lock, flags);
  3259. /* XXX: how much time for xHC slot assignment? */
  3260. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  3261. XHCI_CMD_DEFAULT_TIMEOUT);
  3262. if (timeleft <= 0) {
  3263. xhci_warn(xhci, "%s while waiting for a slot\n",
  3264. timeleft == 0 ? "Timeout" : "Signal");
  3265. /* cancel the enable slot request */
  3266. return xhci_cancel_cmd(xhci, NULL, cmd_trb);
  3267. }
  3268. if (!xhci->slot_id) {
  3269. xhci_err(xhci, "Error while assigning device slot ID\n");
  3270. return 0;
  3271. }
  3272. if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
  3273. spin_lock_irqsave(&xhci->lock, flags);
  3274. ret = xhci_reserve_host_control_ep_resources(xhci);
  3275. if (ret) {
  3276. spin_unlock_irqrestore(&xhci->lock, flags);
  3277. xhci_warn(xhci, "Not enough host resources, "
  3278. "active endpoint contexts = %u\n",
  3279. xhci->num_active_eps);
  3280. goto disable_slot;
  3281. }
  3282. spin_unlock_irqrestore(&xhci->lock, flags);
  3283. }
  3284. /* Use GFP_NOIO, since this function can be called from
  3285. * xhci_discover_or_reset_device(), which may be called as part of
  3286. * mass storage driver error handling.
  3287. */
  3288. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
  3289. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  3290. goto disable_slot;
  3291. }
  3292. udev->slot_id = xhci->slot_id;
  3293. #ifndef CONFIG_USB_DEFAULT_PERSIST
  3294. /*
  3295. * If resetting upon resume, we can't put the controller into runtime
  3296. * suspend if there is a device attached.
  3297. */
  3298. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  3299. pm_runtime_get_noresume(hcd->self.controller);
  3300. #endif
  3301. /* Is this a LS or FS device under a HS hub? */
  3302. /* Hub or peripherial? */
  3303. return 1;
  3304. disable_slot:
  3305. /* Disable slot, if we can do it without mem alloc */
  3306. spin_lock_irqsave(&xhci->lock, flags);
  3307. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  3308. xhci_ring_cmd_db(xhci);
  3309. spin_unlock_irqrestore(&xhci->lock, flags);
  3310. return 0;
  3311. }
  3312. /*
  3313. * Issue an Address Device command and optionally send a corresponding
  3314. * SetAddress request to the device.
  3315. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  3316. * we should only issue and wait on one address command at the same time.
  3317. */
  3318. static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
  3319. enum xhci_setup_dev setup)
  3320. {
  3321. const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
  3322. unsigned long flags;
  3323. int timeleft;
  3324. struct xhci_virt_device *virt_dev;
  3325. int ret = 0;
  3326. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3327. struct xhci_slot_ctx *slot_ctx;
  3328. struct xhci_input_control_ctx *ctrl_ctx;
  3329. u64 temp_64;
  3330. union xhci_trb *cmd_trb;
  3331. if (!udev->slot_id) {
  3332. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3333. "Bad Slot ID %d", udev->slot_id);
  3334. return -EINVAL;
  3335. }
  3336. virt_dev = xhci->devs[udev->slot_id];
  3337. if (WARN_ON(!virt_dev)) {
  3338. /*
  3339. * In plug/unplug torture test with an NEC controller,
  3340. * a zero-dereference was observed once due to virt_dev = 0.
  3341. * Print useful debug rather than crash if it is observed again!
  3342. */
  3343. xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
  3344. udev->slot_id);
  3345. return -EINVAL;
  3346. }
  3347. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  3348. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  3349. if (!ctrl_ctx) {
  3350. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  3351. __func__);
  3352. return -EINVAL;
  3353. }
  3354. /*
  3355. * If this is the first Set Address since device plug-in or
  3356. * virt_device realloaction after a resume with an xHCI power loss,
  3357. * then set up the slot context.
  3358. */
  3359. if (!slot_ctx->dev_info)
  3360. xhci_setup_addressable_virt_dev(xhci, udev);
  3361. /* Otherwise, update the control endpoint ring enqueue pointer. */
  3362. else
  3363. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  3364. ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
  3365. ctrl_ctx->drop_flags = 0;
  3366. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  3367. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  3368. trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
  3369. le32_to_cpu(slot_ctx->dev_info) >> 27);
  3370. spin_lock_irqsave(&xhci->lock, flags);
  3371. cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
  3372. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  3373. udev->slot_id, setup);
  3374. if (ret) {
  3375. spin_unlock_irqrestore(&xhci->lock, flags);
  3376. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3377. "FIXME: allocate a command ring segment");
  3378. return ret;
  3379. }
  3380. xhci_ring_cmd_db(xhci);
  3381. spin_unlock_irqrestore(&xhci->lock, flags);
  3382. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  3383. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  3384. XHCI_CMD_DEFAULT_TIMEOUT);
  3385. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  3386. * the SetAddress() "recovery interval" required by USB and aborting the
  3387. * command on a timeout.
  3388. */
  3389. if (timeleft <= 0) {
  3390. xhci_warn(xhci, "%s while waiting for setup %s command\n",
  3391. timeleft == 0 ? "Timeout" : "Signal", act);
  3392. /* cancel the address device command */
  3393. ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
  3394. if (ret < 0)
  3395. return ret;
  3396. return -ETIME;
  3397. }
  3398. switch (virt_dev->cmd_status) {
  3399. case COMP_CTX_STATE:
  3400. case COMP_EBADSLT:
  3401. xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
  3402. act, udev->slot_id);
  3403. ret = -EINVAL;
  3404. break;
  3405. case COMP_TX_ERR:
  3406. dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
  3407. ret = -EPROTO;
  3408. break;
  3409. case COMP_DEV_ERR:
  3410. dev_warn(&udev->dev,
  3411. "ERROR: Incompatible device for setup %s command\n", act);
  3412. ret = -ENODEV;
  3413. break;
  3414. case COMP_SUCCESS:
  3415. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3416. "Successful setup %s command", act);
  3417. break;
  3418. default:
  3419. xhci_err(xhci,
  3420. "ERROR: unexpected setup %s command completion code 0x%x.\n",
  3421. act, virt_dev->cmd_status);
  3422. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  3423. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  3424. trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
  3425. ret = -EINVAL;
  3426. break;
  3427. }
  3428. if (ret) {
  3429. return ret;
  3430. }
  3431. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  3432. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3433. "Op regs DCBAA ptr = %#016llx", temp_64);
  3434. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3435. "Slot ID %d dcbaa entry @%p = %#016llx",
  3436. udev->slot_id,
  3437. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  3438. (unsigned long long)
  3439. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
  3440. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3441. "Output Context DMA address = %#08llx",
  3442. (unsigned long long)virt_dev->out_ctx->dma);
  3443. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  3444. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  3445. trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
  3446. le32_to_cpu(slot_ctx->dev_info) >> 27);
  3447. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  3448. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  3449. /*
  3450. * USB core uses address 1 for the roothubs, so we add one to the
  3451. * address given back to us by the HC.
  3452. */
  3453. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  3454. trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
  3455. le32_to_cpu(slot_ctx->dev_info) >> 27);
  3456. /* Zero the input context control for later use */
  3457. ctrl_ctx->add_flags = 0;
  3458. ctrl_ctx->drop_flags = 0;
  3459. xhci_dbg_trace(xhci, trace_xhci_dbg_address,
  3460. "Internal device address = %d",
  3461. le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
  3462. return 0;
  3463. }
  3464. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  3465. {
  3466. return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
  3467. }
  3468. int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
  3469. {
  3470. return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
  3471. }
  3472. /*
  3473. * Transfer the port index into real index in the HW port status
  3474. * registers. Caculate offset between the port's PORTSC register
  3475. * and port status base. Divide the number of per port register
  3476. * to get the real index. The raw port number bases 1.
  3477. */
  3478. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
  3479. {
  3480. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3481. __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
  3482. __le32 __iomem *addr;
  3483. int raw_port;
  3484. if (hcd->speed != HCD_USB3)
  3485. addr = xhci->usb2_ports[port1 - 1];
  3486. else
  3487. addr = xhci->usb3_ports[port1 - 1];
  3488. raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
  3489. return raw_port;
  3490. }
  3491. /*
  3492. * Issue an Evaluate Context command to change the Maximum Exit Latency in the
  3493. * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
  3494. */
  3495. static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
  3496. struct usb_device *udev, u16 max_exit_latency)
  3497. {
  3498. struct xhci_virt_device *virt_dev;
  3499. struct xhci_command *command;
  3500. struct xhci_input_control_ctx *ctrl_ctx;
  3501. struct xhci_slot_ctx *slot_ctx;
  3502. unsigned long flags;
  3503. int ret;
  3504. spin_lock_irqsave(&xhci->lock, flags);
  3505. if (max_exit_latency == xhci->devs[udev->slot_id]->current_mel) {
  3506. spin_unlock_irqrestore(&xhci->lock, flags);
  3507. return 0;
  3508. }
  3509. /* Attempt to issue an Evaluate Context command to change the MEL. */
  3510. virt_dev = xhci->devs[udev->slot_id];
  3511. command = xhci->lpm_command;
  3512. ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
  3513. if (!ctrl_ctx) {
  3514. spin_unlock_irqrestore(&xhci->lock, flags);
  3515. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  3516. __func__);
  3517. return -ENOMEM;
  3518. }
  3519. xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
  3520. spin_unlock_irqrestore(&xhci->lock, flags);
  3521. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  3522. slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
  3523. slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
  3524. slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
  3525. xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
  3526. "Set up evaluate context for LPM MEL change.");
  3527. xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
  3528. xhci_dbg_ctx(xhci, command->in_ctx, 0);
  3529. /* Issue and wait for the evaluate context command. */
  3530. ret = xhci_configure_endpoint(xhci, udev, command,
  3531. true, true);
  3532. xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
  3533. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
  3534. if (!ret) {
  3535. spin_lock_irqsave(&xhci->lock, flags);
  3536. virt_dev->current_mel = max_exit_latency;
  3537. spin_unlock_irqrestore(&xhci->lock, flags);
  3538. }
  3539. return ret;
  3540. }
  3541. #ifdef CONFIG_PM_RUNTIME
  3542. /* BESL to HIRD Encoding array for USB2 LPM */
  3543. static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
  3544. 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
  3545. /* Calculate HIRD/BESL for USB2 PORTPMSC*/
  3546. static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
  3547. struct usb_device *udev)
  3548. {
  3549. int u2del, besl, besl_host;
  3550. int besl_device = 0;
  3551. u32 field;
  3552. u2del = HCS_U2_LATENCY(xhci->hcs_params3);
  3553. field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
  3554. if (field & USB_BESL_SUPPORT) {
  3555. for (besl_host = 0; besl_host < 16; besl_host++) {
  3556. if (xhci_besl_encoding[besl_host] >= u2del)
  3557. break;
  3558. }
  3559. /* Use baseline BESL value as default */
  3560. if (field & USB_BESL_BASELINE_VALID)
  3561. besl_device = USB_GET_BESL_BASELINE(field);
  3562. else if (field & USB_BESL_DEEP_VALID)
  3563. besl_device = USB_GET_BESL_DEEP(field);
  3564. } else {
  3565. if (u2del <= 50)
  3566. besl_host = 0;
  3567. else
  3568. besl_host = (u2del - 51) / 75 + 1;
  3569. }
  3570. besl = besl_host + besl_device;
  3571. if (besl > 15)
  3572. besl = 15;
  3573. return besl;
  3574. }
  3575. /* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
  3576. static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
  3577. {
  3578. u32 field;
  3579. int l1;
  3580. int besld = 0;
  3581. int hirdm = 0;
  3582. field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
  3583. /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
  3584. l1 = udev->l1_params.timeout / 256;
  3585. /* device has preferred BESLD */
  3586. if (field & USB_BESL_DEEP_VALID) {
  3587. besld = USB_GET_BESL_DEEP(field);
  3588. hirdm = 1;
  3589. }
  3590. return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
  3591. }
  3592. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  3593. struct usb_device *udev, int enable)
  3594. {
  3595. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3596. __le32 __iomem **port_array;
  3597. __le32 __iomem *pm_addr, *hlpm_addr;
  3598. u32 pm_val, hlpm_val, field;
  3599. unsigned int port_num;
  3600. unsigned long flags;
  3601. int hird, exit_latency;
  3602. int ret;
  3603. if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
  3604. !udev->lpm_capable)
  3605. return -EPERM;
  3606. if (!udev->parent || udev->parent->parent ||
  3607. udev->descriptor.bDeviceClass == USB_CLASS_HUB)
  3608. return -EPERM;
  3609. if (udev->usb2_hw_lpm_capable != 1)
  3610. return -EPERM;
  3611. spin_lock_irqsave(&xhci->lock, flags);
  3612. port_array = xhci->usb2_ports;
  3613. port_num = udev->portnum - 1;
  3614. pm_addr = port_array[port_num] + PORTPMSC;
  3615. pm_val = readl(pm_addr);
  3616. hlpm_addr = port_array[port_num] + PORTHLPMC;
  3617. field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
  3618. xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
  3619. enable ? "enable" : "disable", port_num);
  3620. if (enable) {
  3621. /* Host supports BESL timeout instead of HIRD */
  3622. if (udev->usb2_hw_lpm_besl_capable) {
  3623. /* if device doesn't have a preferred BESL value use a
  3624. * default one which works with mixed HIRD and BESL
  3625. * systems. See XHCI_DEFAULT_BESL definition in xhci.h
  3626. */
  3627. if ((field & USB_BESL_SUPPORT) &&
  3628. (field & USB_BESL_BASELINE_VALID))
  3629. hird = USB_GET_BESL_BASELINE(field);
  3630. else
  3631. hird = udev->l1_params.besl;
  3632. exit_latency = xhci_besl_encoding[hird];
  3633. spin_unlock_irqrestore(&xhci->lock, flags);
  3634. /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
  3635. * input context for link powermanagement evaluate
  3636. * context commands. It is protected by hcd->bandwidth
  3637. * mutex and is shared by all devices. We need to set
  3638. * the max ext latency in USB 2 BESL LPM as well, so
  3639. * use the same mutex and xhci_change_max_exit_latency()
  3640. */
  3641. mutex_lock(hcd->bandwidth_mutex);
  3642. ret = xhci_change_max_exit_latency(xhci, udev,
  3643. exit_latency);
  3644. mutex_unlock(hcd->bandwidth_mutex);
  3645. if (ret < 0)
  3646. return ret;
  3647. spin_lock_irqsave(&xhci->lock, flags);
  3648. hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
  3649. writel(hlpm_val, hlpm_addr);
  3650. /* flush write */
  3651. readl(hlpm_addr);
  3652. } else {
  3653. hird = xhci_calculate_hird_besl(xhci, udev);
  3654. }
  3655. pm_val &= ~PORT_HIRD_MASK;
  3656. pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
  3657. writel(pm_val, pm_addr);
  3658. pm_val = readl(pm_addr);
  3659. pm_val |= PORT_HLE;
  3660. writel(pm_val, pm_addr);
  3661. /* flush write */
  3662. readl(pm_addr);
  3663. } else {
  3664. pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
  3665. writel(pm_val, pm_addr);
  3666. /* flush write */
  3667. readl(pm_addr);
  3668. if (udev->usb2_hw_lpm_besl_capable) {
  3669. spin_unlock_irqrestore(&xhci->lock, flags);
  3670. mutex_lock(hcd->bandwidth_mutex);
  3671. xhci_change_max_exit_latency(xhci, udev, 0);
  3672. mutex_unlock(hcd->bandwidth_mutex);
  3673. return 0;
  3674. }
  3675. }
  3676. spin_unlock_irqrestore(&xhci->lock, flags);
  3677. return 0;
  3678. }
  3679. /* check if a usb2 port supports a given extened capability protocol
  3680. * only USB2 ports extended protocol capability values are cached.
  3681. * Return 1 if capability is supported
  3682. */
  3683. static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
  3684. unsigned capability)
  3685. {
  3686. u32 port_offset, port_count;
  3687. int i;
  3688. for (i = 0; i < xhci->num_ext_caps; i++) {
  3689. if (xhci->ext_caps[i] & capability) {
  3690. /* port offsets starts at 1 */
  3691. port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
  3692. port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
  3693. if (port >= port_offset &&
  3694. port < port_offset + port_count)
  3695. return 1;
  3696. }
  3697. }
  3698. return 0;
  3699. }
  3700. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
  3701. {
  3702. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3703. int portnum = udev->portnum - 1;
  3704. if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
  3705. !udev->lpm_capable)
  3706. return 0;
  3707. /* we only support lpm for non-hub device connected to root hub yet */
  3708. if (!udev->parent || udev->parent->parent ||
  3709. udev->descriptor.bDeviceClass == USB_CLASS_HUB)
  3710. return 0;
  3711. if (xhci->hw_lpm_support == 1 &&
  3712. xhci_check_usb2_port_capability(
  3713. xhci, portnum, XHCI_HLC)) {
  3714. udev->usb2_hw_lpm_capable = 1;
  3715. udev->l1_params.timeout = XHCI_L1_TIMEOUT;
  3716. udev->l1_params.besl = XHCI_DEFAULT_BESL;
  3717. if (xhci_check_usb2_port_capability(xhci, portnum,
  3718. XHCI_BLC))
  3719. udev->usb2_hw_lpm_besl_capable = 1;
  3720. }
  3721. return 0;
  3722. }
  3723. #else
  3724. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  3725. struct usb_device *udev, int enable)
  3726. {
  3727. return 0;
  3728. }
  3729. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
  3730. {
  3731. return 0;
  3732. }
  3733. #endif /* CONFIG_PM_RUNTIME */
  3734. /*---------------------- USB 3.0 Link PM functions ------------------------*/
  3735. #ifdef CONFIG_PM
  3736. /* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
  3737. static unsigned long long xhci_service_interval_to_ns(
  3738. struct usb_endpoint_descriptor *desc)
  3739. {
  3740. return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
  3741. }
  3742. static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
  3743. enum usb3_link_state state)
  3744. {
  3745. unsigned long long sel;
  3746. unsigned long long pel;
  3747. unsigned int max_sel_pel;
  3748. char *state_name;
  3749. switch (state) {
  3750. case USB3_LPM_U1:
  3751. /* Convert SEL and PEL stored in nanoseconds to microseconds */
  3752. sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
  3753. pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
  3754. max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
  3755. state_name = "U1";
  3756. break;
  3757. case USB3_LPM_U2:
  3758. sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
  3759. pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
  3760. max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
  3761. state_name = "U2";
  3762. break;
  3763. default:
  3764. dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
  3765. __func__);
  3766. return USB3_LPM_DISABLED;
  3767. }
  3768. if (sel <= max_sel_pel && pel <= max_sel_pel)
  3769. return USB3_LPM_DEVICE_INITIATED;
  3770. if (sel > max_sel_pel)
  3771. dev_dbg(&udev->dev, "Device-initiated %s disabled "
  3772. "due to long SEL %llu ms\n",
  3773. state_name, sel);
  3774. else
  3775. dev_dbg(&udev->dev, "Device-initiated %s disabled "
  3776. "due to long PEL %llu ms\n",
  3777. state_name, pel);
  3778. return USB3_LPM_DISABLED;
  3779. }
  3780. /* Returns the hub-encoded U1 timeout value.
  3781. * The U1 timeout should be the maximum of the following values:
  3782. * - For control endpoints, U1 system exit latency (SEL) * 3
  3783. * - For bulk endpoints, U1 SEL * 5
  3784. * - For interrupt endpoints:
  3785. * - Notification EPs, U1 SEL * 3
  3786. * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
  3787. * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
  3788. */
  3789. static u16 xhci_calculate_intel_u1_timeout(struct usb_device *udev,
  3790. struct usb_endpoint_descriptor *desc)
  3791. {
  3792. unsigned long long timeout_ns;
  3793. int ep_type;
  3794. int intr_type;
  3795. ep_type = usb_endpoint_type(desc);
  3796. switch (ep_type) {
  3797. case USB_ENDPOINT_XFER_CONTROL:
  3798. timeout_ns = udev->u1_params.sel * 3;
  3799. break;
  3800. case USB_ENDPOINT_XFER_BULK:
  3801. timeout_ns = udev->u1_params.sel * 5;
  3802. break;
  3803. case USB_ENDPOINT_XFER_INT:
  3804. intr_type = usb_endpoint_interrupt_type(desc);
  3805. if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
  3806. timeout_ns = udev->u1_params.sel * 3;
  3807. break;
  3808. }
  3809. /* Otherwise the calculation is the same as isoc eps */
  3810. case USB_ENDPOINT_XFER_ISOC:
  3811. timeout_ns = xhci_service_interval_to_ns(desc);
  3812. timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
  3813. if (timeout_ns < udev->u1_params.sel * 2)
  3814. timeout_ns = udev->u1_params.sel * 2;
  3815. break;
  3816. default:
  3817. return 0;
  3818. }
  3819. /* The U1 timeout is encoded in 1us intervals. */
  3820. timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
  3821. /* Don't return a timeout of zero, because that's USB3_LPM_DISABLED. */
  3822. if (timeout_ns == USB3_LPM_DISABLED)
  3823. timeout_ns++;
  3824. /* If the necessary timeout value is bigger than what we can set in the
  3825. * USB 3.0 hub, we have to disable hub-initiated U1.
  3826. */
  3827. if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
  3828. return timeout_ns;
  3829. dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
  3830. "due to long timeout %llu ms\n", timeout_ns);
  3831. return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
  3832. }
  3833. /* Returns the hub-encoded U2 timeout value.
  3834. * The U2 timeout should be the maximum of:
  3835. * - 10 ms (to avoid the bandwidth impact on the scheduler)
  3836. * - largest bInterval of any active periodic endpoint (to avoid going
  3837. * into lower power link states between intervals).
  3838. * - the U2 Exit Latency of the device
  3839. */
  3840. static u16 xhci_calculate_intel_u2_timeout(struct usb_device *udev,
  3841. struct usb_endpoint_descriptor *desc)
  3842. {
  3843. unsigned long long timeout_ns;
  3844. unsigned long long u2_del_ns;
  3845. timeout_ns = 10 * 1000 * 1000;
  3846. if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
  3847. (xhci_service_interval_to_ns(desc) > timeout_ns))
  3848. timeout_ns = xhci_service_interval_to_ns(desc);
  3849. u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
  3850. if (u2_del_ns > timeout_ns)
  3851. timeout_ns = u2_del_ns;
  3852. /* The U2 timeout is encoded in 256us intervals */
  3853. timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
  3854. /* If the necessary timeout value is bigger than what we can set in the
  3855. * USB 3.0 hub, we have to disable hub-initiated U2.
  3856. */
  3857. if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
  3858. return timeout_ns;
  3859. dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
  3860. "due to long timeout %llu ms\n", timeout_ns);
  3861. return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
  3862. }
  3863. static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
  3864. struct usb_device *udev,
  3865. struct usb_endpoint_descriptor *desc,
  3866. enum usb3_link_state state,
  3867. u16 *timeout)
  3868. {
  3869. if (state == USB3_LPM_U1) {
  3870. if (xhci->quirks & XHCI_INTEL_HOST)
  3871. return xhci_calculate_intel_u1_timeout(udev, desc);
  3872. } else {
  3873. if (xhci->quirks & XHCI_INTEL_HOST)
  3874. return xhci_calculate_intel_u2_timeout(udev, desc);
  3875. }
  3876. return USB3_LPM_DISABLED;
  3877. }
  3878. static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
  3879. struct usb_device *udev,
  3880. struct usb_endpoint_descriptor *desc,
  3881. enum usb3_link_state state,
  3882. u16 *timeout)
  3883. {
  3884. u16 alt_timeout;
  3885. alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
  3886. desc, state, timeout);
  3887. /* If we found we can't enable hub-initiated LPM, or
  3888. * the U1 or U2 exit latency was too high to allow
  3889. * device-initiated LPM as well, just stop searching.
  3890. */
  3891. if (alt_timeout == USB3_LPM_DISABLED ||
  3892. alt_timeout == USB3_LPM_DEVICE_INITIATED) {
  3893. *timeout = alt_timeout;
  3894. return -E2BIG;
  3895. }
  3896. if (alt_timeout > *timeout)
  3897. *timeout = alt_timeout;
  3898. return 0;
  3899. }
  3900. static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
  3901. struct usb_device *udev,
  3902. struct usb_host_interface *alt,
  3903. enum usb3_link_state state,
  3904. u16 *timeout)
  3905. {
  3906. int j;
  3907. for (j = 0; j < alt->desc.bNumEndpoints; j++) {
  3908. if (xhci_update_timeout_for_endpoint(xhci, udev,
  3909. &alt->endpoint[j].desc, state, timeout))
  3910. return -E2BIG;
  3911. continue;
  3912. }
  3913. return 0;
  3914. }
  3915. static int xhci_check_intel_tier_policy(struct usb_device *udev,
  3916. enum usb3_link_state state)
  3917. {
  3918. struct usb_device *parent;
  3919. unsigned int num_hubs;
  3920. if (state == USB3_LPM_U2)
  3921. return 0;
  3922. /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
  3923. for (parent = udev->parent, num_hubs = 0; parent->parent;
  3924. parent = parent->parent)
  3925. num_hubs++;
  3926. if (num_hubs < 2)
  3927. return 0;
  3928. dev_dbg(&udev->dev, "Disabling U1 link state for device"
  3929. " below second-tier hub.\n");
  3930. dev_dbg(&udev->dev, "Plug device into first-tier hub "
  3931. "to decrease power consumption.\n");
  3932. return -E2BIG;
  3933. }
  3934. static int xhci_check_tier_policy(struct xhci_hcd *xhci,
  3935. struct usb_device *udev,
  3936. enum usb3_link_state state)
  3937. {
  3938. if (xhci->quirks & XHCI_INTEL_HOST)
  3939. return xhci_check_intel_tier_policy(udev, state);
  3940. return -EINVAL;
  3941. }
  3942. /* Returns the U1 or U2 timeout that should be enabled.
  3943. * If the tier check or timeout setting functions return with a non-zero exit
  3944. * code, that means the timeout value has been finalized and we shouldn't look
  3945. * at any more endpoints.
  3946. */
  3947. static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
  3948. struct usb_device *udev, enum usb3_link_state state)
  3949. {
  3950. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  3951. struct usb_host_config *config;
  3952. char *state_name;
  3953. int i;
  3954. u16 timeout = USB3_LPM_DISABLED;
  3955. if (state == USB3_LPM_U1)
  3956. state_name = "U1";
  3957. else if (state == USB3_LPM_U2)
  3958. state_name = "U2";
  3959. else {
  3960. dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
  3961. state);
  3962. return timeout;
  3963. }
  3964. if (xhci_check_tier_policy(xhci, udev, state) < 0)
  3965. return timeout;
  3966. /* Gather some information about the currently installed configuration
  3967. * and alternate interface settings.
  3968. */
  3969. if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
  3970. state, &timeout))
  3971. return timeout;
  3972. config = udev->actconfig;
  3973. if (!config)
  3974. return timeout;
  3975. for (i = 0; i < config->desc.bNumInterfaces; i++) {
  3976. struct usb_driver *driver;
  3977. struct usb_interface *intf = config->interface[i];
  3978. if (!intf)
  3979. continue;
  3980. /* Check if any currently bound drivers want hub-initiated LPM
  3981. * disabled.
  3982. */
  3983. if (intf->dev.driver) {
  3984. driver = to_usb_driver(intf->dev.driver);
  3985. if (driver && driver->disable_hub_initiated_lpm) {
  3986. dev_dbg(&udev->dev, "Hub-initiated %s disabled "
  3987. "at request of driver %s\n",
  3988. state_name, driver->name);
  3989. return xhci_get_timeout_no_hub_lpm(udev, state);
  3990. }
  3991. }
  3992. /* Not sure how this could happen... */
  3993. if (!intf->cur_altsetting)
  3994. continue;
  3995. if (xhci_update_timeout_for_interface(xhci, udev,
  3996. intf->cur_altsetting,
  3997. state, &timeout))
  3998. return timeout;
  3999. }
  4000. return timeout;
  4001. }
  4002. static int calculate_max_exit_latency(struct usb_device *udev,
  4003. enum usb3_link_state state_changed,
  4004. u16 hub_encoded_timeout)
  4005. {
  4006. unsigned long long u1_mel_us = 0;
  4007. unsigned long long u2_mel_us = 0;
  4008. unsigned long long mel_us = 0;
  4009. bool disabling_u1;
  4010. bool disabling_u2;
  4011. bool enabling_u1;
  4012. bool enabling_u2;
  4013. disabling_u1 = (state_changed == USB3_LPM_U1 &&
  4014. hub_encoded_timeout == USB3_LPM_DISABLED);
  4015. disabling_u2 = (state_changed == USB3_LPM_U2 &&
  4016. hub_encoded_timeout == USB3_LPM_DISABLED);
  4017. enabling_u1 = (state_changed == USB3_LPM_U1 &&
  4018. hub_encoded_timeout != USB3_LPM_DISABLED);
  4019. enabling_u2 = (state_changed == USB3_LPM_U2 &&
  4020. hub_encoded_timeout != USB3_LPM_DISABLED);
  4021. /* If U1 was already enabled and we're not disabling it,
  4022. * or we're going to enable U1, account for the U1 max exit latency.
  4023. */
  4024. if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
  4025. enabling_u1)
  4026. u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
  4027. if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
  4028. enabling_u2)
  4029. u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
  4030. if (u1_mel_us > u2_mel_us)
  4031. mel_us = u1_mel_us;
  4032. else
  4033. mel_us = u2_mel_us;
  4034. /* xHCI host controller max exit latency field is only 16 bits wide. */
  4035. if (mel_us > MAX_EXIT) {
  4036. dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
  4037. "is too big.\n", mel_us);
  4038. return -E2BIG;
  4039. }
  4040. return mel_us;
  4041. }
  4042. /* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
  4043. int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
  4044. struct usb_device *udev, enum usb3_link_state state)
  4045. {
  4046. struct xhci_hcd *xhci;
  4047. u16 hub_encoded_timeout;
  4048. int mel;
  4049. int ret;
  4050. xhci = hcd_to_xhci(hcd);
  4051. /* The LPM timeout values are pretty host-controller specific, so don't
  4052. * enable hub-initiated timeouts unless the vendor has provided
  4053. * information about their timeout algorithm.
  4054. */
  4055. if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
  4056. !xhci->devs[udev->slot_id])
  4057. return USB3_LPM_DISABLED;
  4058. hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
  4059. mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
  4060. if (mel < 0) {
  4061. /* Max Exit Latency is too big, disable LPM. */
  4062. hub_encoded_timeout = USB3_LPM_DISABLED;
  4063. mel = 0;
  4064. }
  4065. ret = xhci_change_max_exit_latency(xhci, udev, mel);
  4066. if (ret)
  4067. return ret;
  4068. return hub_encoded_timeout;
  4069. }
  4070. int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
  4071. struct usb_device *udev, enum usb3_link_state state)
  4072. {
  4073. struct xhci_hcd *xhci;
  4074. u16 mel;
  4075. int ret;
  4076. xhci = hcd_to_xhci(hcd);
  4077. if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
  4078. !xhci->devs[udev->slot_id])
  4079. return 0;
  4080. mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
  4081. ret = xhci_change_max_exit_latency(xhci, udev, mel);
  4082. if (ret)
  4083. return ret;
  4084. return 0;
  4085. }
  4086. #else /* CONFIG_PM */
  4087. int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
  4088. struct usb_device *udev, enum usb3_link_state state)
  4089. {
  4090. return USB3_LPM_DISABLED;
  4091. }
  4092. int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
  4093. struct usb_device *udev, enum usb3_link_state state)
  4094. {
  4095. return 0;
  4096. }
  4097. #endif /* CONFIG_PM */
  4098. /*-------------------------------------------------------------------------*/
  4099. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  4100. * internal data structures for the device.
  4101. */
  4102. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  4103. struct usb_tt *tt, gfp_t mem_flags)
  4104. {
  4105. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  4106. struct xhci_virt_device *vdev;
  4107. struct xhci_command *config_cmd;
  4108. struct xhci_input_control_ctx *ctrl_ctx;
  4109. struct xhci_slot_ctx *slot_ctx;
  4110. unsigned long flags;
  4111. unsigned think_time;
  4112. int ret;
  4113. /* Ignore root hubs */
  4114. if (!hdev->parent)
  4115. return 0;
  4116. vdev = xhci->devs[hdev->slot_id];
  4117. if (!vdev) {
  4118. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  4119. return -EINVAL;
  4120. }
  4121. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  4122. if (!config_cmd) {
  4123. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  4124. return -ENOMEM;
  4125. }
  4126. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  4127. if (!ctrl_ctx) {
  4128. xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
  4129. __func__);
  4130. xhci_free_command(xhci, config_cmd);
  4131. return -ENOMEM;
  4132. }
  4133. spin_lock_irqsave(&xhci->lock, flags);
  4134. if (hdev->speed == USB_SPEED_HIGH &&
  4135. xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
  4136. xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
  4137. xhci_free_command(xhci, config_cmd);
  4138. spin_unlock_irqrestore(&xhci->lock, flags);
  4139. return -ENOMEM;
  4140. }
  4141. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  4142. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  4143. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  4144. slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
  4145. if (tt->multi)
  4146. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  4147. if (xhci->hci_version > 0x95) {
  4148. xhci_dbg(xhci, "xHCI version %x needs hub "
  4149. "TT think time and number of ports\n",
  4150. (unsigned int) xhci->hci_version);
  4151. slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
  4152. /* Set TT think time - convert from ns to FS bit times.
  4153. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  4154. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  4155. *
  4156. * xHCI 1.0: this field shall be 0 if the device is not a
  4157. * High-spped hub.
  4158. */
  4159. think_time = tt->think_time;
  4160. if (think_time != 0)
  4161. think_time = (think_time / 666) - 1;
  4162. if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
  4163. slot_ctx->tt_info |=
  4164. cpu_to_le32(TT_THINK_TIME(think_time));
  4165. } else {
  4166. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  4167. "TT think time or number of ports\n",
  4168. (unsigned int) xhci->hci_version);
  4169. }
  4170. slot_ctx->dev_state = 0;
  4171. spin_unlock_irqrestore(&xhci->lock, flags);
  4172. xhci_dbg(xhci, "Set up %s for hub device.\n",
  4173. (xhci->hci_version > 0x95) ?
  4174. "configure endpoint" : "evaluate context");
  4175. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  4176. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  4177. /* Issue and wait for the configure endpoint or
  4178. * evaluate context command.
  4179. */
  4180. if (xhci->hci_version > 0x95)
  4181. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  4182. false, false);
  4183. else
  4184. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  4185. true, false);
  4186. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  4187. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  4188. xhci_free_command(xhci, config_cmd);
  4189. return ret;
  4190. }
  4191. int xhci_get_frame(struct usb_hcd *hcd)
  4192. {
  4193. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  4194. /* EHCI mods by the periodic size. Why? */
  4195. return readl(&xhci->run_regs->microframe_index) >> 3;
  4196. }
  4197. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
  4198. {
  4199. struct xhci_hcd *xhci;
  4200. struct device *dev = hcd->self.controller;
  4201. int retval;
  4202. /* Accept arbitrarily long scatter-gather lists */
  4203. hcd->self.sg_tablesize = ~0;
  4204. /* support to build packet from discontinuous buffers */
  4205. hcd->self.no_sg_constraint = 1;
  4206. /* XHCI controllers don't stop the ep queue on short packets :| */
  4207. hcd->self.no_stop_on_short = 1;
  4208. if (usb_hcd_is_primary_hcd(hcd)) {
  4209. xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
  4210. if (!xhci)
  4211. return -ENOMEM;
  4212. *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
  4213. xhci->main_hcd = hcd;
  4214. /* Mark the first roothub as being USB 2.0.
  4215. * The xHCI driver will register the USB 3.0 roothub.
  4216. */
  4217. hcd->speed = HCD_USB2;
  4218. hcd->self.root_hub->speed = USB_SPEED_HIGH;
  4219. /*
  4220. * USB 2.0 roothub under xHCI has an integrated TT,
  4221. * (rate matching hub) as opposed to having an OHCI/UHCI
  4222. * companion controller.
  4223. */
  4224. hcd->has_tt = 1;
  4225. } else {
  4226. /* xHCI private pointer was set in xhci_pci_probe for the second
  4227. * registered roothub.
  4228. */
  4229. return 0;
  4230. }
  4231. xhci->cap_regs = hcd->regs;
  4232. xhci->op_regs = hcd->regs +
  4233. HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
  4234. xhci->run_regs = hcd->regs +
  4235. (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
  4236. /* Cache read-only capability registers */
  4237. xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
  4238. xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
  4239. xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
  4240. xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
  4241. xhci->hci_version = HC_VERSION(xhci->hcc_params);
  4242. xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
  4243. xhci_print_registers(xhci);
  4244. xhci->quirks = quirks;
  4245. get_quirks(dev, xhci);
  4246. /* In xhci controllers which follow xhci 1.0 spec gives a spurious
  4247. * success event after a short transfer. This quirk will ignore such
  4248. * spurious event.
  4249. */
  4250. if (xhci->hci_version > 0x96)
  4251. xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
  4252. /* Make sure the HC is halted. */
  4253. retval = xhci_halt(xhci);
  4254. if (retval)
  4255. goto error;
  4256. xhci_dbg(xhci, "Resetting HCD\n");
  4257. /* Reset the internal HC memory state and registers. */
  4258. retval = xhci_reset(xhci);
  4259. if (retval)
  4260. goto error;
  4261. xhci_dbg(xhci, "Reset complete\n");
  4262. /* Set dma_mask and coherent_dma_mask to 64-bits,
  4263. * if xHC supports 64-bit addressing */
  4264. if (HCC_64BIT_ADDR(xhci->hcc_params) &&
  4265. !dma_set_mask(dev, DMA_BIT_MASK(64))) {
  4266. xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
  4267. dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
  4268. }
  4269. xhci_dbg(xhci, "Calling HCD init\n");
  4270. /* Initialize HCD and host controller data structures. */
  4271. retval = xhci_init(hcd);
  4272. if (retval)
  4273. goto error;
  4274. xhci_dbg(xhci, "Called HCD init\n");
  4275. return 0;
  4276. error:
  4277. kfree(xhci);
  4278. return retval;
  4279. }
  4280. MODULE_DESCRIPTION(DRIVER_DESC);
  4281. MODULE_AUTHOR(DRIVER_AUTHOR);
  4282. MODULE_LICENSE("GPL");
  4283. static int __init xhci_hcd_init(void)
  4284. {
  4285. int retval;
  4286. retval = xhci_register_pci();
  4287. if (retval < 0) {
  4288. pr_debug("Problem registering PCI driver.\n");
  4289. return retval;
  4290. }
  4291. retval = xhci_register_plat();
  4292. if (retval < 0) {
  4293. pr_debug("Problem registering platform driver.\n");
  4294. goto unreg_pci;
  4295. }
  4296. /*
  4297. * Check the compiler generated sizes of structures that must be laid
  4298. * out in specific ways for hardware access.
  4299. */
  4300. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  4301. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  4302. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  4303. /* xhci_device_control has eight fields, and also
  4304. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  4305. */
  4306. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  4307. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  4308. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  4309. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  4310. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  4311. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  4312. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  4313. return 0;
  4314. unreg_pci:
  4315. xhci_unregister_pci();
  4316. return retval;
  4317. }
  4318. module_init(xhci_hcd_init);
  4319. static void __exit xhci_hcd_cleanup(void)
  4320. {
  4321. xhci_unregister_pci();
  4322. xhci_unregister_plat();
  4323. }
  4324. module_exit(xhci_hcd_cleanup);