mv_u3d_core.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/list.h>
  19. #include <linux/notifier.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/moduleparam.h>
  22. #include <linux/device.h>
  23. #include <linux/usb/ch9.h>
  24. #include <linux/usb/gadget.h>
  25. #include <linux/pm.h>
  26. #include <linux/io.h>
  27. #include <linux/irq.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/platform_data/mv_usb.h>
  30. #include <linux/clk.h>
  31. #include "mv_u3d.h"
  32. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  33. static const char driver_name[] = "mv_u3d";
  34. static const char driver_desc[] = DRIVER_DESC;
  35. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  36. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  37. struct usb_gadget_driver *driver);
  38. /* for endpoint 0 operations */
  39. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  40. .bLength = USB_DT_ENDPOINT_SIZE,
  41. .bDescriptorType = USB_DT_ENDPOINT,
  42. .bEndpointAddress = 0,
  43. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  44. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  45. };
  46. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  47. {
  48. struct mv_u3d_ep *ep;
  49. u32 epxcr;
  50. int i;
  51. for (i = 0; i < 2; i++) {
  52. ep = &u3d->eps[i];
  53. ep->u3d = u3d;
  54. /* ep0 ep context, ep0 in and out share the same ep context */
  55. ep->ep_context = &u3d->ep_context[1];
  56. }
  57. /* reset ep state machine */
  58. /* reset ep0 out */
  59. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  60. epxcr |= MV_U3D_EPXCR_EP_INIT;
  61. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  62. udelay(5);
  63. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  64. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  65. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  66. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  67. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  68. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  69. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  70. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  71. /* reset ep0 in */
  72. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  73. epxcr |= MV_U3D_EPXCR_EP_INIT;
  74. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  75. udelay(5);
  76. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  77. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  78. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  79. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  80. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  81. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  82. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  83. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  84. }
  85. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  86. {
  87. u32 tmp;
  88. dev_dbg(u3d->dev, "%s\n", __func__);
  89. /* set TX and RX to stall */
  90. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  91. tmp |= MV_U3D_EPXCR_EP_HALT;
  92. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  93. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  94. tmp |= MV_U3D_EPXCR_EP_HALT;
  95. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  96. /* update ep0 state */
  97. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  98. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  99. }
  100. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  101. struct mv_u3d_req *curr_req)
  102. {
  103. struct mv_u3d_trb *curr_trb;
  104. dma_addr_t cur_deq_lo;
  105. struct mv_u3d_ep_context *curr_ep_context;
  106. int trb_complete, actual, remaining_length = 0;
  107. int direction, ep_num;
  108. int retval = 0;
  109. u32 tmp, status, length;
  110. curr_ep_context = &u3d->ep_context[index];
  111. direction = index % 2;
  112. ep_num = index / 2;
  113. trb_complete = 0;
  114. actual = curr_req->req.length;
  115. while (!list_empty(&curr_req->trb_list)) {
  116. curr_trb = list_entry(curr_req->trb_list.next,
  117. struct mv_u3d_trb, trb_list);
  118. if (!curr_trb->trb_hw->ctrl.own) {
  119. dev_err(u3d->dev, "%s, TRB own error!\n",
  120. u3d->eps[index].name);
  121. return 1;
  122. }
  123. curr_trb->trb_hw->ctrl.own = 0;
  124. if (direction == MV_U3D_EP_DIR_OUT) {
  125. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  126. cur_deq_lo =
  127. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  128. } else {
  129. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  130. cur_deq_lo =
  131. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  132. }
  133. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  134. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  135. if (status == MV_U3D_COMPLETE_SUCCESS ||
  136. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  137. direction == MV_U3D_EP_DIR_OUT)) {
  138. remaining_length += length;
  139. actual -= remaining_length;
  140. } else {
  141. dev_err(u3d->dev,
  142. "complete_tr error: ep=%d %s: error = 0x%x\n",
  143. index >> 1, direction ? "SEND" : "RECV",
  144. status);
  145. retval = -EPROTO;
  146. }
  147. list_del_init(&curr_trb->trb_list);
  148. }
  149. if (retval)
  150. return retval;
  151. curr_req->req.actual = actual;
  152. return 0;
  153. }
  154. /*
  155. * mv_u3d_done() - retire a request; caller blocked irqs
  156. * @status : request status to be set, only works when
  157. * request is still in progress.
  158. */
  159. static
  160. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  161. __releases(&ep->udc->lock)
  162. __acquires(&ep->udc->lock)
  163. {
  164. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  165. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  166. /* Removed the req from ep queue */
  167. list_del_init(&req->queue);
  168. /* req.status should be set as -EINPROGRESS in ep_queue() */
  169. if (req->req.status == -EINPROGRESS)
  170. req->req.status = status;
  171. else
  172. status = req->req.status;
  173. /* Free trb for the request */
  174. if (!req->chain)
  175. dma_pool_free(u3d->trb_pool,
  176. req->trb_head->trb_hw, req->trb_head->trb_dma);
  177. else {
  178. dma_unmap_single(ep->u3d->gadget.dev.parent,
  179. (dma_addr_t)req->trb_head->trb_dma,
  180. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  181. DMA_BIDIRECTIONAL);
  182. kfree(req->trb_head->trb_hw);
  183. }
  184. kfree(req->trb_head);
  185. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  186. if (status && (status != -ESHUTDOWN)) {
  187. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  188. ep->ep.name, &req->req, status,
  189. req->req.actual, req->req.length);
  190. }
  191. spin_unlock(&ep->u3d->lock);
  192. /*
  193. * complete() is from gadget layer,
  194. * eg fsg->bulk_in_complete()
  195. */
  196. if (req->req.complete)
  197. req->req.complete(&ep->ep, &req->req);
  198. spin_lock(&ep->u3d->lock);
  199. }
  200. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  201. {
  202. u32 tmp, direction;
  203. struct mv_u3d *u3d;
  204. struct mv_u3d_ep_context *ep_context;
  205. int retval = 0;
  206. u3d = ep->u3d;
  207. direction = mv_u3d_ep_dir(ep);
  208. /* ep0 in and out share the same ep context slot 1*/
  209. if (ep->ep_num == 0)
  210. ep_context = &(u3d->ep_context[1]);
  211. else
  212. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  213. /* check if the pipe is empty or not */
  214. if (!list_empty(&ep->queue)) {
  215. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  216. retval = -ENOMEM;
  217. WARN_ON(1);
  218. } else {
  219. ep_context->rsvd0 = cpu_to_le32(1);
  220. ep_context->rsvd1 = 0;
  221. /* Configure the trb address and set the DCS bit.
  222. * Both DCS bit and own bit in trb should be set.
  223. */
  224. ep_context->trb_addr_lo =
  225. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  226. ep_context->trb_addr_hi = 0;
  227. /* Ensure that updates to the EP Context will
  228. * occure before Ring Bell.
  229. */
  230. wmb();
  231. /* ring bell the ep */
  232. if (ep->ep_num == 0)
  233. tmp = 0x1;
  234. else
  235. tmp = ep->ep_num * 2
  236. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  237. iowrite32(tmp, &u3d->op_regs->doorbell);
  238. }
  239. return retval;
  240. }
  241. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  242. unsigned *length, dma_addr_t *dma)
  243. {
  244. u32 temp;
  245. unsigned int direction;
  246. struct mv_u3d_trb *trb;
  247. struct mv_u3d_trb_hw *trb_hw;
  248. struct mv_u3d *u3d;
  249. /* how big will this transfer be? */
  250. *length = req->req.length - req->req.actual;
  251. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  252. u3d = req->ep->u3d;
  253. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  254. if (!trb) {
  255. dev_err(u3d->dev, "%s, trb alloc fail\n", __func__);
  256. return NULL;
  257. }
  258. /*
  259. * Be careful that no _GFP_HIGHMEM is set,
  260. * or we can not use dma_to_virt
  261. * cannot use GFP_KERNEL in spin lock
  262. */
  263. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  264. if (!trb_hw) {
  265. kfree(trb);
  266. dev_err(u3d->dev,
  267. "%s, dma_pool_alloc fail\n", __func__);
  268. return NULL;
  269. }
  270. trb->trb_dma = *dma;
  271. trb->trb_hw = trb_hw;
  272. /* initialize buffer page pointers */
  273. temp = (u32)(req->req.dma + req->req.actual);
  274. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  275. trb_hw->buf_addr_hi = 0;
  276. trb_hw->trb_len = cpu_to_le32(*length);
  277. trb_hw->ctrl.own = 1;
  278. if (req->ep->ep_num == 0)
  279. trb_hw->ctrl.type = TYPE_DATA;
  280. else
  281. trb_hw->ctrl.type = TYPE_NORMAL;
  282. req->req.actual += *length;
  283. direction = mv_u3d_ep_dir(req->ep);
  284. if (direction == MV_U3D_EP_DIR_IN)
  285. trb_hw->ctrl.dir = 1;
  286. else
  287. trb_hw->ctrl.dir = 0;
  288. /* Enable interrupt for the last trb of a request */
  289. if (!req->req.no_interrupt)
  290. trb_hw->ctrl.ioc = 1;
  291. trb_hw->ctrl.chain = 0;
  292. wmb();
  293. return trb;
  294. }
  295. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  296. struct mv_u3d_trb *trb, int *is_last)
  297. {
  298. u32 temp;
  299. unsigned int direction;
  300. struct mv_u3d *u3d;
  301. /* how big will this transfer be? */
  302. *length = min(req->req.length - req->req.actual,
  303. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  304. u3d = req->ep->u3d;
  305. trb->trb_dma = 0;
  306. /* initialize buffer page pointers */
  307. temp = (u32)(req->req.dma + req->req.actual);
  308. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  309. trb->trb_hw->buf_addr_hi = 0;
  310. trb->trb_hw->trb_len = cpu_to_le32(*length);
  311. trb->trb_hw->ctrl.own = 1;
  312. if (req->ep->ep_num == 0)
  313. trb->trb_hw->ctrl.type = TYPE_DATA;
  314. else
  315. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  316. req->req.actual += *length;
  317. direction = mv_u3d_ep_dir(req->ep);
  318. if (direction == MV_U3D_EP_DIR_IN)
  319. trb->trb_hw->ctrl.dir = 1;
  320. else
  321. trb->trb_hw->ctrl.dir = 0;
  322. /* zlp is needed if req->req.zero is set */
  323. if (req->req.zero) {
  324. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  325. *is_last = 1;
  326. else
  327. *is_last = 0;
  328. } else if (req->req.length == req->req.actual)
  329. *is_last = 1;
  330. else
  331. *is_last = 0;
  332. /* Enable interrupt for the last trb of a request */
  333. if (*is_last && !req->req.no_interrupt)
  334. trb->trb_hw->ctrl.ioc = 1;
  335. if (*is_last)
  336. trb->trb_hw->ctrl.chain = 0;
  337. else {
  338. trb->trb_hw->ctrl.chain = 1;
  339. dev_dbg(u3d->dev, "chain trb\n");
  340. }
  341. wmb();
  342. return 0;
  343. }
  344. /* generate TRB linked list for a request
  345. * usb controller only supports continous trb chain,
  346. * that trb structure physical address should be continous.
  347. */
  348. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  349. {
  350. unsigned count;
  351. int is_last;
  352. struct mv_u3d_trb *trb;
  353. struct mv_u3d_trb_hw *trb_hw;
  354. struct mv_u3d *u3d;
  355. dma_addr_t dma;
  356. unsigned length;
  357. unsigned trb_num;
  358. u3d = req->ep->u3d;
  359. INIT_LIST_HEAD(&req->trb_list);
  360. length = req->req.length - req->req.actual;
  361. /* normally the request transfer length is less than 16KB.
  362. * we use buil_trb_one() to optimize it.
  363. */
  364. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  365. trb = mv_u3d_build_trb_one(req, &count, &dma);
  366. list_add_tail(&trb->trb_list, &req->trb_list);
  367. req->trb_head = trb;
  368. req->trb_count = 1;
  369. req->chain = 0;
  370. } else {
  371. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  372. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  373. trb_num++;
  374. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  375. if (!trb) {
  376. dev_err(u3d->dev,
  377. "%s, trb alloc fail\n", __func__);
  378. return -ENOMEM;
  379. }
  380. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  381. if (!trb_hw) {
  382. kfree(trb);
  383. dev_err(u3d->dev,
  384. "%s, trb_hw alloc fail\n", __func__);
  385. return -ENOMEM;
  386. }
  387. do {
  388. trb->trb_hw = trb_hw;
  389. if (mv_u3d_build_trb_chain(req, &count,
  390. trb, &is_last)) {
  391. dev_err(u3d->dev,
  392. "%s, mv_u3d_build_trb_chain fail\n",
  393. __func__);
  394. return -EIO;
  395. }
  396. list_add_tail(&trb->trb_list, &req->trb_list);
  397. req->trb_count++;
  398. trb++;
  399. trb_hw++;
  400. } while (!is_last);
  401. req->trb_head = list_entry(req->trb_list.next,
  402. struct mv_u3d_trb, trb_list);
  403. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  404. req->trb_head->trb_hw,
  405. trb_num * sizeof(*trb_hw),
  406. DMA_BIDIRECTIONAL);
  407. req->chain = 1;
  408. }
  409. return 0;
  410. }
  411. static int
  412. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  413. {
  414. struct mv_u3d *u3d = ep->u3d;
  415. struct mv_u3d_req *req;
  416. int ret;
  417. if (!list_empty(&ep->req_list) && !ep->processing)
  418. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  419. else
  420. return 0;
  421. ep->processing = 1;
  422. /* set up dma mapping */
  423. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  424. mv_u3d_ep_dir(ep));
  425. if (ret)
  426. return ret;
  427. req->req.status = -EINPROGRESS;
  428. req->req.actual = 0;
  429. req->trb_count = 0;
  430. /* build trbs and push them to device queue */
  431. if (!mv_u3d_req_to_trb(req)) {
  432. ret = mv_u3d_queue_trb(ep, req);
  433. if (ret) {
  434. ep->processing = 0;
  435. return ret;
  436. }
  437. } else {
  438. ep->processing = 0;
  439. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  440. return -ENOMEM;
  441. }
  442. /* irq handler advances the queue */
  443. if (req)
  444. list_add_tail(&req->queue, &ep->queue);
  445. return 0;
  446. }
  447. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  448. const struct usb_endpoint_descriptor *desc)
  449. {
  450. struct mv_u3d *u3d;
  451. struct mv_u3d_ep *ep;
  452. struct mv_u3d_ep_context *ep_context;
  453. u16 max = 0;
  454. unsigned maxburst = 0;
  455. u32 epxcr, direction;
  456. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  457. return -EINVAL;
  458. ep = container_of(_ep, struct mv_u3d_ep, ep);
  459. u3d = ep->u3d;
  460. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  461. return -ESHUTDOWN;
  462. direction = mv_u3d_ep_dir(ep);
  463. max = le16_to_cpu(desc->wMaxPacketSize);
  464. if (!_ep->maxburst)
  465. _ep->maxburst = 1;
  466. maxburst = _ep->maxburst;
  467. /* Get the endpoint context address */
  468. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  469. /* Set the max burst size */
  470. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  471. case USB_ENDPOINT_XFER_BULK:
  472. if (maxburst > 16) {
  473. dev_dbg(u3d->dev,
  474. "max burst should not be greater "
  475. "than 16 on bulk ep\n");
  476. maxburst = 1;
  477. _ep->maxburst = maxburst;
  478. }
  479. dev_dbg(u3d->dev,
  480. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  481. break;
  482. case USB_ENDPOINT_XFER_CONTROL:
  483. /* control transfer only supports maxburst as one */
  484. maxburst = 1;
  485. _ep->maxburst = maxburst;
  486. break;
  487. case USB_ENDPOINT_XFER_INT:
  488. if (maxburst != 1) {
  489. dev_dbg(u3d->dev,
  490. "max burst should be 1 on int ep "
  491. "if transfer size is not 1024\n");
  492. maxburst = 1;
  493. _ep->maxburst = maxburst;
  494. }
  495. break;
  496. case USB_ENDPOINT_XFER_ISOC:
  497. if (maxburst != 1) {
  498. dev_dbg(u3d->dev,
  499. "max burst should be 1 on isoc ep "
  500. "if transfer size is not 1024\n");
  501. maxburst = 1;
  502. _ep->maxburst = maxburst;
  503. }
  504. break;
  505. default:
  506. goto en_done;
  507. }
  508. ep->ep.maxpacket = max;
  509. ep->ep.desc = desc;
  510. ep->enabled = 1;
  511. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  512. if (direction == MV_U3D_EP_DIR_OUT) {
  513. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  514. epxcr |= MV_U3D_EPXCR_EP_INIT;
  515. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  516. udelay(5);
  517. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  518. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  519. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  520. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  521. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  522. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  523. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  524. } else {
  525. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  526. epxcr |= MV_U3D_EPXCR_EP_INIT;
  527. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  528. udelay(5);
  529. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  530. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  531. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  532. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  533. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  534. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  535. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  536. }
  537. return 0;
  538. en_done:
  539. return -EINVAL;
  540. }
  541. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  542. {
  543. struct mv_u3d *u3d;
  544. struct mv_u3d_ep *ep;
  545. struct mv_u3d_ep_context *ep_context;
  546. u32 epxcr, direction;
  547. unsigned long flags;
  548. if (!_ep)
  549. return -EINVAL;
  550. ep = container_of(_ep, struct mv_u3d_ep, ep);
  551. if (!ep->ep.desc)
  552. return -EINVAL;
  553. u3d = ep->u3d;
  554. /* Get the endpoint context address */
  555. ep_context = ep->ep_context;
  556. direction = mv_u3d_ep_dir(ep);
  557. /* nuke all pending requests (does flush) */
  558. spin_lock_irqsave(&u3d->lock, flags);
  559. mv_u3d_nuke(ep, -ESHUTDOWN);
  560. spin_unlock_irqrestore(&u3d->lock, flags);
  561. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  562. if (direction == MV_U3D_EP_DIR_OUT) {
  563. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  564. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  565. | USB_ENDPOINT_XFERTYPE_MASK);
  566. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  567. } else {
  568. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  569. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  570. | USB_ENDPOINT_XFERTYPE_MASK);
  571. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  572. }
  573. ep->enabled = 0;
  574. ep->ep.desc = NULL;
  575. return 0;
  576. }
  577. static struct usb_request *
  578. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  579. {
  580. struct mv_u3d_req *req = NULL;
  581. req = kzalloc(sizeof *req, gfp_flags);
  582. if (!req)
  583. return NULL;
  584. INIT_LIST_HEAD(&req->queue);
  585. return &req->req;
  586. }
  587. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  588. {
  589. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  590. kfree(req);
  591. }
  592. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  593. {
  594. struct mv_u3d *u3d;
  595. u32 direction;
  596. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  597. unsigned int loops;
  598. u32 tmp;
  599. /* if endpoint is not enabled, cannot flush endpoint */
  600. if (!ep->enabled)
  601. return;
  602. u3d = ep->u3d;
  603. direction = mv_u3d_ep_dir(ep);
  604. /* ep0 need clear bit after flushing fifo. */
  605. if (!ep->ep_num) {
  606. if (direction == MV_U3D_EP_DIR_OUT) {
  607. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  608. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  609. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  610. udelay(10);
  611. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  612. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  613. } else {
  614. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  615. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  616. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  617. udelay(10);
  618. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  619. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  620. }
  621. return;
  622. }
  623. if (direction == MV_U3D_EP_DIR_OUT) {
  624. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  625. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  626. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  627. /* Wait until flushing completed */
  628. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  629. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  630. MV_U3D_EPXCR_EP_FLUSH) {
  631. /*
  632. * EP_FLUSH bit should be cleared to indicate this
  633. * operation is complete
  634. */
  635. if (loops == 0) {
  636. dev_dbg(u3d->dev,
  637. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  638. direction ? "in" : "out");
  639. return;
  640. }
  641. loops--;
  642. udelay(LOOPS_USEC);
  643. }
  644. } else { /* EP_DIR_IN */
  645. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  646. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  647. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  648. /* Wait until flushing completed */
  649. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  650. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  651. MV_U3D_EPXCR_EP_FLUSH) {
  652. /*
  653. * EP_FLUSH bit should be cleared to indicate this
  654. * operation is complete
  655. */
  656. if (loops == 0) {
  657. dev_dbg(u3d->dev,
  658. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  659. direction ? "in" : "out");
  660. return;
  661. }
  662. loops--;
  663. udelay(LOOPS_USEC);
  664. }
  665. }
  666. }
  667. /* queues (submits) an I/O request to an endpoint */
  668. static int
  669. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  670. {
  671. struct mv_u3d_ep *ep;
  672. struct mv_u3d_req *req;
  673. struct mv_u3d *u3d;
  674. unsigned long flags;
  675. int is_first_req = 0;
  676. if (unlikely(!_ep || !_req))
  677. return -EINVAL;
  678. ep = container_of(_ep, struct mv_u3d_ep, ep);
  679. u3d = ep->u3d;
  680. req = container_of(_req, struct mv_u3d_req, req);
  681. if (!ep->ep_num
  682. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  683. && !_req->length) {
  684. dev_dbg(u3d->dev, "ep0 status stage\n");
  685. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  686. return 0;
  687. }
  688. dev_dbg(u3d->dev, "%s: %s, req: 0x%p\n",
  689. __func__, _ep->name, req);
  690. /* catch various bogus parameters */
  691. if (!req->req.complete || !req->req.buf
  692. || !list_empty(&req->queue)) {
  693. dev_err(u3d->dev,
  694. "%s, bad params, _req: 0x%p,"
  695. "req->req.complete: 0x%p, req->req.buf: 0x%p,"
  696. "list_empty: 0x%x\n",
  697. __func__, _req,
  698. req->req.complete, req->req.buf,
  699. list_empty(&req->queue));
  700. return -EINVAL;
  701. }
  702. if (unlikely(!ep->ep.desc)) {
  703. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  704. return -EINVAL;
  705. }
  706. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  707. if (req->req.length > ep->ep.maxpacket)
  708. return -EMSGSIZE;
  709. }
  710. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  711. dev_err(u3d->dev,
  712. "bad params of driver/speed\n");
  713. return -ESHUTDOWN;
  714. }
  715. req->ep = ep;
  716. /* Software list handles usb request. */
  717. spin_lock_irqsave(&ep->req_lock, flags);
  718. is_first_req = list_empty(&ep->req_list);
  719. list_add_tail(&req->list, &ep->req_list);
  720. spin_unlock_irqrestore(&ep->req_lock, flags);
  721. if (!is_first_req) {
  722. dev_dbg(u3d->dev, "list is not empty\n");
  723. return 0;
  724. }
  725. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  726. spin_lock_irqsave(&u3d->lock, flags);
  727. mv_u3d_start_queue(ep);
  728. spin_unlock_irqrestore(&u3d->lock, flags);
  729. return 0;
  730. }
  731. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  732. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  733. {
  734. struct mv_u3d_ep *ep;
  735. struct mv_u3d_req *req;
  736. struct mv_u3d *u3d;
  737. struct mv_u3d_ep_context *ep_context;
  738. struct mv_u3d_req *next_req;
  739. unsigned long flags;
  740. int ret = 0;
  741. if (!_ep || !_req)
  742. return -EINVAL;
  743. ep = container_of(_ep, struct mv_u3d_ep, ep);
  744. u3d = ep->u3d;
  745. spin_lock_irqsave(&ep->u3d->lock, flags);
  746. /* make sure it's actually queued on this endpoint */
  747. list_for_each_entry(req, &ep->queue, queue) {
  748. if (&req->req == _req)
  749. break;
  750. }
  751. if (&req->req != _req) {
  752. ret = -EINVAL;
  753. goto out;
  754. }
  755. /* The request is in progress, or completed but not dequeued */
  756. if (ep->queue.next == &req->queue) {
  757. _req->status = -ECONNRESET;
  758. mv_u3d_ep_fifo_flush(_ep);
  759. /* The request isn't the last request in this ep queue */
  760. if (req->queue.next != &ep->queue) {
  761. dev_dbg(u3d->dev,
  762. "it is the last request in this ep queue\n");
  763. ep_context = ep->ep_context;
  764. next_req = list_entry(req->queue.next,
  765. struct mv_u3d_req, queue);
  766. /* Point first TRB of next request to the EP context. */
  767. iowrite32((unsigned long) next_req->trb_head,
  768. &ep_context->trb_addr_lo);
  769. } else {
  770. struct mv_u3d_ep_context *ep_context;
  771. ep_context = ep->ep_context;
  772. ep_context->trb_addr_lo = 0;
  773. ep_context->trb_addr_hi = 0;
  774. }
  775. } else
  776. WARN_ON(1);
  777. mv_u3d_done(ep, req, -ECONNRESET);
  778. /* remove the req from the ep req list */
  779. if (!list_empty(&ep->req_list)) {
  780. struct mv_u3d_req *curr_req;
  781. curr_req = list_entry(ep->req_list.next,
  782. struct mv_u3d_req, list);
  783. if (curr_req == req) {
  784. list_del_init(&req->list);
  785. ep->processing = 0;
  786. }
  787. }
  788. out:
  789. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  790. return ret;
  791. }
  792. static void
  793. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  794. {
  795. u32 tmp;
  796. struct mv_u3d_ep *ep = u3d->eps;
  797. dev_dbg(u3d->dev, "%s\n", __func__);
  798. if (direction == MV_U3D_EP_DIR_OUT) {
  799. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  800. if (stall)
  801. tmp |= MV_U3D_EPXCR_EP_HALT;
  802. else
  803. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  804. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  805. } else {
  806. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  807. if (stall)
  808. tmp |= MV_U3D_EPXCR_EP_HALT;
  809. else
  810. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  811. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  812. }
  813. }
  814. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  815. {
  816. struct mv_u3d_ep *ep;
  817. unsigned long flags = 0;
  818. int status = 0;
  819. struct mv_u3d *u3d;
  820. ep = container_of(_ep, struct mv_u3d_ep, ep);
  821. u3d = ep->u3d;
  822. if (!ep->ep.desc) {
  823. status = -EINVAL;
  824. goto out;
  825. }
  826. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  827. status = -EOPNOTSUPP;
  828. goto out;
  829. }
  830. /*
  831. * Attempt to halt IN ep will fail if any transfer requests
  832. * are still queue
  833. */
  834. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  835. && !list_empty(&ep->queue)) {
  836. status = -EAGAIN;
  837. goto out;
  838. }
  839. spin_lock_irqsave(&ep->u3d->lock, flags);
  840. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  841. if (halt && wedge)
  842. ep->wedge = 1;
  843. else if (!halt)
  844. ep->wedge = 0;
  845. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  846. if (ep->ep_num == 0)
  847. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  848. out:
  849. return status;
  850. }
  851. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  852. {
  853. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  854. }
  855. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  856. {
  857. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  858. }
  859. static struct usb_ep_ops mv_u3d_ep_ops = {
  860. .enable = mv_u3d_ep_enable,
  861. .disable = mv_u3d_ep_disable,
  862. .alloc_request = mv_u3d_alloc_request,
  863. .free_request = mv_u3d_free_request,
  864. .queue = mv_u3d_ep_queue,
  865. .dequeue = mv_u3d_ep_dequeue,
  866. .set_wedge = mv_u3d_ep_set_wedge,
  867. .set_halt = mv_u3d_ep_set_halt,
  868. .fifo_flush = mv_u3d_ep_fifo_flush,
  869. };
  870. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  871. {
  872. u32 tmp;
  873. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  874. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  875. &u3d->vuc_regs->intrenable);
  876. else
  877. iowrite32(0, &u3d->vuc_regs->intrenable);
  878. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  879. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  880. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  881. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  882. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  883. /* Reset the RUN bit in the command register to stop USB */
  884. tmp = ioread32(&u3d->op_regs->usbcmd);
  885. tmp &= ~MV_U3D_CMD_RUN_STOP;
  886. iowrite32(tmp, &u3d->op_regs->usbcmd);
  887. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  888. ioread32(&u3d->op_regs->usbcmd));
  889. }
  890. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  891. {
  892. u32 usbintr;
  893. u32 temp;
  894. /* enable link LTSSM state machine */
  895. temp = ioread32(&u3d->vuc_regs->ltssm);
  896. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  897. iowrite32(temp, &u3d->vuc_regs->ltssm);
  898. /* Enable interrupts */
  899. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  900. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  901. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  902. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  903. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  904. /* Enable ctrl ep */
  905. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  906. /* Set the Run bit in the command register */
  907. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  908. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  909. ioread32(&u3d->op_regs->usbcmd));
  910. }
  911. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  912. {
  913. unsigned int loops;
  914. u32 tmp;
  915. /* Stop the controller */
  916. tmp = ioread32(&u3d->op_regs->usbcmd);
  917. tmp &= ~MV_U3D_CMD_RUN_STOP;
  918. iowrite32(tmp, &u3d->op_regs->usbcmd);
  919. /* Reset the controller to get default values */
  920. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  921. /* wait for reset to complete */
  922. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  923. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  924. if (loops == 0) {
  925. dev_err(u3d->dev,
  926. "Wait for RESET completed TIMEOUT\n");
  927. return -ETIMEDOUT;
  928. }
  929. loops--;
  930. udelay(LOOPS_USEC);
  931. }
  932. /* Configure the Endpoint Context Address */
  933. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  934. iowrite32(0, &u3d->op_regs->dcbaaph);
  935. return 0;
  936. }
  937. static int mv_u3d_enable(struct mv_u3d *u3d)
  938. {
  939. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  940. int retval;
  941. if (u3d->active)
  942. return 0;
  943. if (!u3d->clock_gating) {
  944. u3d->active = 1;
  945. return 0;
  946. }
  947. dev_dbg(u3d->dev, "enable u3d\n");
  948. clk_enable(u3d->clk);
  949. if (pdata->phy_init) {
  950. retval = pdata->phy_init(u3d->phy_regs);
  951. if (retval) {
  952. dev_err(u3d->dev,
  953. "init phy error %d\n", retval);
  954. clk_disable(u3d->clk);
  955. return retval;
  956. }
  957. }
  958. u3d->active = 1;
  959. return 0;
  960. }
  961. static void mv_u3d_disable(struct mv_u3d *u3d)
  962. {
  963. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  964. if (u3d->clock_gating && u3d->active) {
  965. dev_dbg(u3d->dev, "disable u3d\n");
  966. if (pdata->phy_deinit)
  967. pdata->phy_deinit(u3d->phy_regs);
  968. clk_disable(u3d->clk);
  969. u3d->active = 0;
  970. }
  971. }
  972. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  973. {
  974. struct mv_u3d *u3d;
  975. unsigned long flags;
  976. int retval = 0;
  977. u3d = container_of(gadget, struct mv_u3d, gadget);
  978. spin_lock_irqsave(&u3d->lock, flags);
  979. u3d->vbus_active = (is_active != 0);
  980. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  981. __func__, u3d->softconnect, u3d->vbus_active);
  982. /*
  983. * 1. external VBUS detect: we can disable/enable clock on demand.
  984. * 2. UDC VBUS detect: we have to enable clock all the time.
  985. * 3. No VBUS detect: we have to enable clock all the time.
  986. */
  987. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  988. retval = mv_u3d_enable(u3d);
  989. if (retval == 0) {
  990. /*
  991. * after clock is disabled, we lost all the register
  992. * context. We have to re-init registers
  993. */
  994. mv_u3d_controller_reset(u3d);
  995. mv_u3d_ep0_reset(u3d);
  996. mv_u3d_controller_start(u3d);
  997. }
  998. } else if (u3d->driver && u3d->softconnect) {
  999. if (!u3d->active)
  1000. goto out;
  1001. /* stop all the transfer in queue*/
  1002. mv_u3d_stop_activity(u3d, u3d->driver);
  1003. mv_u3d_controller_stop(u3d);
  1004. mv_u3d_disable(u3d);
  1005. }
  1006. out:
  1007. spin_unlock_irqrestore(&u3d->lock, flags);
  1008. return retval;
  1009. }
  1010. /* constrain controller's VBUS power usage
  1011. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1012. * reporting how much power the device may consume. For example, this
  1013. * could affect how quickly batteries are recharged.
  1014. *
  1015. * Returns zero on success, else negative errno.
  1016. */
  1017. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1018. {
  1019. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1020. u3d->power = mA;
  1021. return 0;
  1022. }
  1023. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1024. {
  1025. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1026. unsigned long flags;
  1027. int retval = 0;
  1028. spin_lock_irqsave(&u3d->lock, flags);
  1029. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1030. __func__, u3d->softconnect, u3d->vbus_active);
  1031. u3d->softconnect = (is_on != 0);
  1032. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1033. retval = mv_u3d_enable(u3d);
  1034. if (retval == 0) {
  1035. /*
  1036. * after clock is disabled, we lost all the register
  1037. * context. We have to re-init registers
  1038. */
  1039. mv_u3d_controller_reset(u3d);
  1040. mv_u3d_ep0_reset(u3d);
  1041. mv_u3d_controller_start(u3d);
  1042. }
  1043. } else if (u3d->driver && u3d->vbus_active) {
  1044. /* stop all the transfer in queue*/
  1045. mv_u3d_stop_activity(u3d, u3d->driver);
  1046. mv_u3d_controller_stop(u3d);
  1047. mv_u3d_disable(u3d);
  1048. }
  1049. spin_unlock_irqrestore(&u3d->lock, flags);
  1050. return retval;
  1051. }
  1052. static int mv_u3d_start(struct usb_gadget *g,
  1053. struct usb_gadget_driver *driver)
  1054. {
  1055. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1056. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1057. unsigned long flags;
  1058. if (u3d->driver)
  1059. return -EBUSY;
  1060. spin_lock_irqsave(&u3d->lock, flags);
  1061. if (!u3d->clock_gating) {
  1062. clk_enable(u3d->clk);
  1063. if (pdata->phy_init)
  1064. pdata->phy_init(u3d->phy_regs);
  1065. }
  1066. /* hook up the driver ... */
  1067. driver->driver.bus = NULL;
  1068. u3d->driver = driver;
  1069. u3d->ep0_dir = USB_DIR_OUT;
  1070. spin_unlock_irqrestore(&u3d->lock, flags);
  1071. u3d->vbus_valid_detect = 1;
  1072. return 0;
  1073. }
  1074. static int mv_u3d_stop(struct usb_gadget *g,
  1075. struct usb_gadget_driver *driver)
  1076. {
  1077. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1078. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1079. unsigned long flags;
  1080. u3d->vbus_valid_detect = 0;
  1081. spin_lock_irqsave(&u3d->lock, flags);
  1082. /* enable clock to access controller register */
  1083. clk_enable(u3d->clk);
  1084. if (pdata->phy_init)
  1085. pdata->phy_init(u3d->phy_regs);
  1086. mv_u3d_controller_stop(u3d);
  1087. /* stop all usb activities */
  1088. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1089. mv_u3d_stop_activity(u3d, driver);
  1090. mv_u3d_disable(u3d);
  1091. if (pdata->phy_deinit)
  1092. pdata->phy_deinit(u3d->phy_regs);
  1093. clk_disable(u3d->clk);
  1094. spin_unlock_irqrestore(&u3d->lock, flags);
  1095. u3d->driver = NULL;
  1096. return 0;
  1097. }
  1098. /* device controller usb_gadget_ops structure */
  1099. static const struct usb_gadget_ops mv_u3d_ops = {
  1100. /* notify controller that VBUS is powered or not */
  1101. .vbus_session = mv_u3d_vbus_session,
  1102. /* constrain controller's VBUS power usage */
  1103. .vbus_draw = mv_u3d_vbus_draw,
  1104. .pullup = mv_u3d_pullup,
  1105. .udc_start = mv_u3d_start,
  1106. .udc_stop = mv_u3d_stop,
  1107. };
  1108. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1109. {
  1110. struct mv_u3d_ep *ep;
  1111. char name[14];
  1112. int i;
  1113. /* initialize ep0, ep0 in/out use eps[1] */
  1114. ep = &u3d->eps[1];
  1115. ep->u3d = u3d;
  1116. strncpy(ep->name, "ep0", sizeof(ep->name));
  1117. ep->ep.name = ep->name;
  1118. ep->ep.ops = &mv_u3d_ep_ops;
  1119. ep->wedge = 0;
  1120. usb_ep_set_maxpacket_limit(&ep->ep, MV_U3D_EP0_MAX_PKT_SIZE);
  1121. ep->ep_num = 0;
  1122. ep->ep.desc = &mv_u3d_ep0_desc;
  1123. INIT_LIST_HEAD(&ep->queue);
  1124. INIT_LIST_HEAD(&ep->req_list);
  1125. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1126. /* add ep0 ep_context */
  1127. ep->ep_context = &u3d->ep_context[1];
  1128. /* initialize other endpoints */
  1129. for (i = 2; i < u3d->max_eps * 2; i++) {
  1130. ep = &u3d->eps[i];
  1131. if (i & 1) {
  1132. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1133. ep->direction = MV_U3D_EP_DIR_IN;
  1134. } else {
  1135. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1136. ep->direction = MV_U3D_EP_DIR_OUT;
  1137. }
  1138. ep->u3d = u3d;
  1139. strncpy(ep->name, name, sizeof(ep->name));
  1140. ep->ep.name = ep->name;
  1141. ep->ep.ops = &mv_u3d_ep_ops;
  1142. usb_ep_set_maxpacket_limit(&ep->ep, (unsigned short) ~0);
  1143. ep->ep_num = i / 2;
  1144. INIT_LIST_HEAD(&ep->queue);
  1145. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1146. INIT_LIST_HEAD(&ep->req_list);
  1147. spin_lock_init(&ep->req_lock);
  1148. ep->ep_context = &u3d->ep_context[i];
  1149. }
  1150. return 0;
  1151. }
  1152. /* delete all endpoint requests, called with spinlock held */
  1153. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1154. {
  1155. /* endpoint fifo flush */
  1156. mv_u3d_ep_fifo_flush(&ep->ep);
  1157. while (!list_empty(&ep->queue)) {
  1158. struct mv_u3d_req *req = NULL;
  1159. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1160. mv_u3d_done(ep, req, status);
  1161. }
  1162. }
  1163. /* stop all USB activities */
  1164. static
  1165. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1166. {
  1167. struct mv_u3d_ep *ep;
  1168. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1169. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1170. mv_u3d_nuke(ep, -ESHUTDOWN);
  1171. }
  1172. /* report disconnect; the driver is already quiesced */
  1173. if (driver) {
  1174. spin_unlock(&u3d->lock);
  1175. driver->disconnect(&u3d->gadget);
  1176. spin_lock(&u3d->lock);
  1177. }
  1178. }
  1179. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1180. {
  1181. /* Increment the error count */
  1182. u3d->errors++;
  1183. dev_err(u3d->dev, "%s\n", __func__);
  1184. }
  1185. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1186. {
  1187. u32 linkchange;
  1188. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1189. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1190. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1191. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1192. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1193. ioread32(&u3d->vuc_regs->ltssmstate));
  1194. u3d->usb_state = USB_STATE_DEFAULT;
  1195. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1196. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1197. /* set speed */
  1198. u3d->gadget.speed = USB_SPEED_SUPER;
  1199. }
  1200. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1201. dev_dbg(u3d->dev, "link suspend\n");
  1202. u3d->resume_state = u3d->usb_state;
  1203. u3d->usb_state = USB_STATE_SUSPENDED;
  1204. }
  1205. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1206. dev_dbg(u3d->dev, "link resume\n");
  1207. u3d->usb_state = u3d->resume_state;
  1208. u3d->resume_state = 0;
  1209. }
  1210. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1211. dev_dbg(u3d->dev, "warm reset\n");
  1212. u3d->usb_state = USB_STATE_POWERED;
  1213. }
  1214. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1215. dev_dbg(u3d->dev, "hot reset\n");
  1216. u3d->usb_state = USB_STATE_DEFAULT;
  1217. }
  1218. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1219. dev_dbg(u3d->dev, "inactive\n");
  1220. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1221. dev_dbg(u3d->dev, "ss.disabled\n");
  1222. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1223. dev_dbg(u3d->dev, "vbus invalid\n");
  1224. u3d->usb_state = USB_STATE_ATTACHED;
  1225. u3d->vbus_valid_detect = 1;
  1226. /* if external vbus detect is not supported,
  1227. * we handle it here.
  1228. */
  1229. if (!u3d->vbus) {
  1230. spin_unlock(&u3d->lock);
  1231. mv_u3d_vbus_session(&u3d->gadget, 0);
  1232. spin_lock(&u3d->lock);
  1233. }
  1234. }
  1235. }
  1236. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1237. struct usb_ctrlrequest *setup)
  1238. {
  1239. u32 tmp;
  1240. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1241. dev_err(u3d->dev,
  1242. "%s, cannot setaddr in this state (%d)\n",
  1243. __func__, u3d->usb_state);
  1244. goto err;
  1245. }
  1246. u3d->dev_addr = (u8)setup->wValue;
  1247. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1248. if (u3d->dev_addr > 127) {
  1249. dev_err(u3d->dev,
  1250. "%s, u3d address is wrong (out of range)\n", __func__);
  1251. u3d->dev_addr = 0;
  1252. goto err;
  1253. }
  1254. /* update usb state */
  1255. u3d->usb_state = USB_STATE_ADDRESS;
  1256. /* set the new address */
  1257. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1258. tmp &= ~0x7F;
  1259. tmp |= (u32)u3d->dev_addr;
  1260. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1261. return;
  1262. err:
  1263. mv_u3d_ep0_stall(u3d);
  1264. }
  1265. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1266. {
  1267. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1268. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1269. return 1;
  1270. return 0;
  1271. }
  1272. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1273. struct usb_ctrlrequest *setup)
  1274. __releases(&u3c->lock)
  1275. __acquires(&u3c->lock)
  1276. {
  1277. bool delegate = false;
  1278. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1279. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1280. setup->bRequestType, setup->bRequest,
  1281. setup->wValue, setup->wIndex, setup->wLength);
  1282. /* We process some stardard setup requests here */
  1283. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1284. switch (setup->bRequest) {
  1285. case USB_REQ_GET_STATUS:
  1286. delegate = true;
  1287. break;
  1288. case USB_REQ_SET_ADDRESS:
  1289. mv_u3d_ch9setaddress(u3d, setup);
  1290. break;
  1291. case USB_REQ_CLEAR_FEATURE:
  1292. delegate = true;
  1293. break;
  1294. case USB_REQ_SET_FEATURE:
  1295. delegate = true;
  1296. break;
  1297. default:
  1298. delegate = true;
  1299. }
  1300. } else
  1301. delegate = true;
  1302. /* delegate USB standard requests to the gadget driver */
  1303. if (delegate == true) {
  1304. /* USB requests handled by gadget */
  1305. if (setup->wLength) {
  1306. /* DATA phase from gadget, STATUS phase from u3d */
  1307. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1308. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1309. spin_unlock(&u3d->lock);
  1310. if (u3d->driver->setup(&u3d->gadget,
  1311. &u3d->local_setup_buff) < 0) {
  1312. dev_err(u3d->dev, "setup error!\n");
  1313. mv_u3d_ep0_stall(u3d);
  1314. }
  1315. spin_lock(&u3d->lock);
  1316. } else {
  1317. /* no DATA phase, STATUS phase from gadget */
  1318. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1319. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1320. spin_unlock(&u3d->lock);
  1321. if (u3d->driver->setup(&u3d->gadget,
  1322. &u3d->local_setup_buff) < 0)
  1323. mv_u3d_ep0_stall(u3d);
  1324. spin_lock(&u3d->lock);
  1325. }
  1326. if (mv_u3d_is_set_configuration(setup)) {
  1327. dev_dbg(u3d->dev, "u3d configured\n");
  1328. u3d->usb_state = USB_STATE_CONFIGURED;
  1329. }
  1330. }
  1331. }
  1332. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1333. {
  1334. struct mv_u3d_ep_context *epcontext;
  1335. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1336. /* Copy the setup packet to local buffer */
  1337. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1338. }
  1339. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1340. {
  1341. u32 tmp, i;
  1342. /* Process all Setup packet received interrupts */
  1343. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1344. if (tmp) {
  1345. for (i = 0; i < u3d->max_eps; i++) {
  1346. if (tmp & (1 << i)) {
  1347. mv_u3d_get_setup_data(u3d, i,
  1348. (u8 *)(&u3d->local_setup_buff));
  1349. mv_u3d_handle_setup_packet(u3d, i,
  1350. &u3d->local_setup_buff);
  1351. }
  1352. }
  1353. }
  1354. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1355. }
  1356. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1357. {
  1358. u32 tmp, bit_pos;
  1359. int i, ep_num = 0, direction = 0;
  1360. struct mv_u3d_ep *curr_ep;
  1361. struct mv_u3d_req *curr_req, *temp_req;
  1362. int status;
  1363. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1364. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1365. if (!tmp)
  1366. return;
  1367. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1368. for (i = 0; i < u3d->max_eps * 2; i++) {
  1369. ep_num = i >> 1;
  1370. direction = i % 2;
  1371. bit_pos = 1 << (ep_num + 16 * direction);
  1372. if (!(bit_pos & tmp))
  1373. continue;
  1374. if (i == 0)
  1375. curr_ep = &u3d->eps[1];
  1376. else
  1377. curr_ep = &u3d->eps[i];
  1378. /* remove req out of ep request list after completion */
  1379. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1380. spin_lock(&curr_ep->req_lock);
  1381. if (!list_empty(&curr_ep->req_list)) {
  1382. struct mv_u3d_req *req;
  1383. req = list_entry(curr_ep->req_list.next,
  1384. struct mv_u3d_req, list);
  1385. list_del_init(&req->list);
  1386. curr_ep->processing = 0;
  1387. }
  1388. spin_unlock(&curr_ep->req_lock);
  1389. /* process the req queue until an uncomplete request */
  1390. list_for_each_entry_safe(curr_req, temp_req,
  1391. &curr_ep->queue, queue) {
  1392. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1393. if (status)
  1394. break;
  1395. /* write back status to req */
  1396. curr_req->req.status = status;
  1397. /* ep0 request completion */
  1398. if (ep_num == 0) {
  1399. mv_u3d_done(curr_ep, curr_req, 0);
  1400. break;
  1401. } else {
  1402. mv_u3d_done(curr_ep, curr_req, status);
  1403. }
  1404. }
  1405. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1406. mv_u3d_start_queue(curr_ep);
  1407. }
  1408. }
  1409. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1410. {
  1411. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1412. u32 status, intr;
  1413. u32 bridgesetting;
  1414. u32 trbunderrun;
  1415. spin_lock(&u3d->lock);
  1416. status = ioread32(&u3d->vuc_regs->intrcause);
  1417. intr = ioread32(&u3d->vuc_regs->intrenable);
  1418. status &= intr;
  1419. if (status == 0) {
  1420. spin_unlock(&u3d->lock);
  1421. dev_err(u3d->dev, "irq error!\n");
  1422. return IRQ_NONE;
  1423. }
  1424. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1425. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1426. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1427. /* write vbus valid bit of bridge setting to clear */
  1428. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1429. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1430. dev_dbg(u3d->dev, "vbus valid\n");
  1431. u3d->usb_state = USB_STATE_POWERED;
  1432. u3d->vbus_valid_detect = 0;
  1433. /* if external vbus detect is not supported,
  1434. * we handle it here.
  1435. */
  1436. if (!u3d->vbus) {
  1437. spin_unlock(&u3d->lock);
  1438. mv_u3d_vbus_session(&u3d->gadget, 1);
  1439. spin_lock(&u3d->lock);
  1440. }
  1441. } else
  1442. dev_err(u3d->dev, "vbus bit is not set\n");
  1443. }
  1444. /* RX data is already in the 16KB FIFO.*/
  1445. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1446. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1447. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1448. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1449. mv_u3d_irq_process_error(u3d);
  1450. }
  1451. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1452. /* write one to clear */
  1453. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1454. | MV_U3D_USBINT_TXDESC_ERR),
  1455. &u3d->vuc_regs->intrcause);
  1456. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1457. mv_u3d_irq_process_error(u3d);
  1458. }
  1459. if (status & MV_U3D_USBINT_LINK_CHG)
  1460. mv_u3d_irq_process_link_change(u3d);
  1461. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1462. mv_u3d_irq_process_tr_complete(u3d);
  1463. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1464. mv_u3d_irq_process_tr_complete(u3d);
  1465. if (status & MV_U3D_USBINT_SETUP)
  1466. mv_u3d_irq_process_setup(u3d);
  1467. spin_unlock(&u3d->lock);
  1468. return IRQ_HANDLED;
  1469. }
  1470. static int mv_u3d_remove(struct platform_device *dev)
  1471. {
  1472. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1473. BUG_ON(u3d == NULL);
  1474. usb_del_gadget_udc(&u3d->gadget);
  1475. /* free memory allocated in probe */
  1476. if (u3d->trb_pool)
  1477. dma_pool_destroy(u3d->trb_pool);
  1478. if (u3d->ep_context)
  1479. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1480. u3d->ep_context, u3d->ep_context_dma);
  1481. kfree(u3d->eps);
  1482. if (u3d->irq)
  1483. free_irq(u3d->irq, u3d);
  1484. if (u3d->cap_regs)
  1485. iounmap(u3d->cap_regs);
  1486. u3d->cap_regs = NULL;
  1487. kfree(u3d->status_req);
  1488. clk_put(u3d->clk);
  1489. kfree(u3d);
  1490. return 0;
  1491. }
  1492. static int mv_u3d_probe(struct platform_device *dev)
  1493. {
  1494. struct mv_u3d *u3d = NULL;
  1495. struct mv_usb_platform_data *pdata = dev_get_platdata(&dev->dev);
  1496. int retval = 0;
  1497. struct resource *r;
  1498. size_t size;
  1499. if (!dev_get_platdata(&dev->dev)) {
  1500. dev_err(&dev->dev, "missing platform_data\n");
  1501. retval = -ENODEV;
  1502. goto err_pdata;
  1503. }
  1504. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1505. if (!u3d) {
  1506. dev_err(&dev->dev, "failed to allocate memory for u3d\n");
  1507. retval = -ENOMEM;
  1508. goto err_alloc_private;
  1509. }
  1510. spin_lock_init(&u3d->lock);
  1511. platform_set_drvdata(dev, u3d);
  1512. u3d->dev = &dev->dev;
  1513. u3d->vbus = pdata->vbus;
  1514. u3d->clk = clk_get(&dev->dev, NULL);
  1515. if (IS_ERR(u3d->clk)) {
  1516. retval = PTR_ERR(u3d->clk);
  1517. goto err_get_clk;
  1518. }
  1519. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1520. if (!r) {
  1521. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1522. retval = -ENODEV;
  1523. goto err_get_cap_regs;
  1524. }
  1525. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1526. ioremap(r->start, resource_size(r));
  1527. if (!u3d->cap_regs) {
  1528. dev_err(&dev->dev, "failed to map I/O memory\n");
  1529. retval = -EBUSY;
  1530. goto err_map_cap_regs;
  1531. } else {
  1532. dev_dbg(&dev->dev, "cap_regs address: 0x%lx/0x%lx\n",
  1533. (unsigned long) r->start,
  1534. (unsigned long) u3d->cap_regs);
  1535. }
  1536. /* we will access controller register, so enable the u3d controller */
  1537. clk_enable(u3d->clk);
  1538. if (pdata->phy_init) {
  1539. retval = pdata->phy_init(u3d->phy_regs);
  1540. if (retval) {
  1541. dev_err(&dev->dev, "init phy error %d\n", retval);
  1542. goto err_u3d_enable;
  1543. }
  1544. }
  1545. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)(u3d->cap_regs
  1546. + MV_U3D_USB3_OP_REGS_OFFSET);
  1547. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)(u3d->cap_regs
  1548. + ioread32(&u3d->cap_regs->vuoff));
  1549. u3d->max_eps = 16;
  1550. /*
  1551. * some platform will use usb to download image, it may not disconnect
  1552. * usb gadget before loading kernel. So first stop u3d here.
  1553. */
  1554. mv_u3d_controller_stop(u3d);
  1555. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1556. if (pdata->phy_deinit)
  1557. pdata->phy_deinit(u3d->phy_regs);
  1558. clk_disable(u3d->clk);
  1559. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1560. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1561. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1562. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1563. &u3d->ep_context_dma, GFP_KERNEL);
  1564. if (!u3d->ep_context) {
  1565. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1566. retval = -ENOMEM;
  1567. goto err_alloc_ep_context;
  1568. }
  1569. u3d->ep_context_size = size;
  1570. /* create TRB dma_pool resource */
  1571. u3d->trb_pool = dma_pool_create("u3d_trb",
  1572. &dev->dev,
  1573. sizeof(struct mv_u3d_trb_hw),
  1574. MV_U3D_TRB_ALIGNMENT,
  1575. MV_U3D_DMA_BOUNDARY);
  1576. if (!u3d->trb_pool) {
  1577. retval = -ENOMEM;
  1578. goto err_alloc_trb_pool;
  1579. }
  1580. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1581. u3d->eps = kzalloc(size, GFP_KERNEL);
  1582. if (!u3d->eps) {
  1583. dev_err(&dev->dev, "allocate ep memory failed\n");
  1584. retval = -ENOMEM;
  1585. goto err_alloc_eps;
  1586. }
  1587. /* initialize ep0 status request structure */
  1588. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1589. if (!u3d->status_req) {
  1590. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1591. retval = -ENOMEM;
  1592. goto err_alloc_status_req;
  1593. }
  1594. INIT_LIST_HEAD(&u3d->status_req->queue);
  1595. /* allocate a small amount of memory to get valid address */
  1596. u3d->status_req->req.buf = (char *)u3d->status_req
  1597. + sizeof(struct mv_u3d_req);
  1598. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1599. u3d->resume_state = USB_STATE_NOTATTACHED;
  1600. u3d->usb_state = USB_STATE_ATTACHED;
  1601. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1602. u3d->remote_wakeup = 0;
  1603. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1604. if (!r) {
  1605. dev_err(&dev->dev, "no IRQ resource defined\n");
  1606. retval = -ENODEV;
  1607. goto err_get_irq;
  1608. }
  1609. u3d->irq = r->start;
  1610. if (request_irq(u3d->irq, mv_u3d_irq,
  1611. IRQF_SHARED, driver_name, u3d)) {
  1612. u3d->irq = 0;
  1613. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1614. u3d->irq);
  1615. retval = -ENODEV;
  1616. goto err_request_irq;
  1617. }
  1618. /* initialize gadget structure */
  1619. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1620. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1621. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1622. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1623. /* the "gadget" abstracts/virtualizes the controller */
  1624. u3d->gadget.name = driver_name; /* gadget name */
  1625. mv_u3d_eps_init(u3d);
  1626. /* external vbus detection */
  1627. if (u3d->vbus) {
  1628. u3d->clock_gating = 1;
  1629. dev_err(&dev->dev, "external vbus detection\n");
  1630. }
  1631. if (!u3d->clock_gating)
  1632. u3d->vbus_active = 1;
  1633. /* enable usb3 controller vbus detection */
  1634. u3d->vbus_valid_detect = 1;
  1635. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1636. if (retval)
  1637. goto err_unregister;
  1638. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1639. u3d->clock_gating ? "with" : "without");
  1640. return 0;
  1641. err_unregister:
  1642. free_irq(u3d->irq, u3d);
  1643. err_request_irq:
  1644. err_get_irq:
  1645. kfree(u3d->status_req);
  1646. err_alloc_status_req:
  1647. kfree(u3d->eps);
  1648. err_alloc_eps:
  1649. dma_pool_destroy(u3d->trb_pool);
  1650. err_alloc_trb_pool:
  1651. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1652. u3d->ep_context, u3d->ep_context_dma);
  1653. err_alloc_ep_context:
  1654. if (pdata->phy_deinit)
  1655. pdata->phy_deinit(u3d->phy_regs);
  1656. clk_disable(u3d->clk);
  1657. err_u3d_enable:
  1658. iounmap(u3d->cap_regs);
  1659. err_map_cap_regs:
  1660. err_get_cap_regs:
  1661. err_get_clk:
  1662. clk_put(u3d->clk);
  1663. kfree(u3d);
  1664. err_alloc_private:
  1665. err_pdata:
  1666. return retval;
  1667. }
  1668. #ifdef CONFIG_PM_SLEEP
  1669. static int mv_u3d_suspend(struct device *dev)
  1670. {
  1671. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1672. /*
  1673. * only cable is unplugged, usb can suspend.
  1674. * So do not care about clock_gating == 1, it is handled by
  1675. * vbus session.
  1676. */
  1677. if (!u3d->clock_gating) {
  1678. mv_u3d_controller_stop(u3d);
  1679. spin_lock_irq(&u3d->lock);
  1680. /* stop all usb activities */
  1681. mv_u3d_stop_activity(u3d, u3d->driver);
  1682. spin_unlock_irq(&u3d->lock);
  1683. mv_u3d_disable(u3d);
  1684. }
  1685. return 0;
  1686. }
  1687. static int mv_u3d_resume(struct device *dev)
  1688. {
  1689. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1690. int retval;
  1691. if (!u3d->clock_gating) {
  1692. retval = mv_u3d_enable(u3d);
  1693. if (retval)
  1694. return retval;
  1695. if (u3d->driver && u3d->softconnect) {
  1696. mv_u3d_controller_reset(u3d);
  1697. mv_u3d_ep0_reset(u3d);
  1698. mv_u3d_controller_start(u3d);
  1699. }
  1700. }
  1701. return 0;
  1702. }
  1703. #endif
  1704. static SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1705. static void mv_u3d_shutdown(struct platform_device *dev)
  1706. {
  1707. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1708. u32 tmp;
  1709. tmp = ioread32(&u3d->op_regs->usbcmd);
  1710. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1711. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1712. }
  1713. static struct platform_driver mv_u3d_driver = {
  1714. .probe = mv_u3d_probe,
  1715. .remove = mv_u3d_remove,
  1716. .shutdown = mv_u3d_shutdown,
  1717. .driver = {
  1718. .owner = THIS_MODULE,
  1719. .name = "mv-u3d",
  1720. .pm = &mv_u3d_pm_ops,
  1721. },
  1722. };
  1723. module_platform_driver(mv_u3d_driver);
  1724. MODULE_ALIAS("platform:mv-u3d");
  1725. MODULE_DESCRIPTION(DRIVER_DESC);
  1726. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1727. MODULE_LICENSE("GPL");