dwc3-omap.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/dwc3-omap.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ioport.h>
  27. #include <linux/io.h>
  28. #include <linux/of.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/extcon.h>
  31. #include <linux/extcon/of_extcon.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/usb/otg.h>
  34. /*
  35. * All these registers belong to OMAP's Wrapper around the
  36. * DesignWare USB3 Core.
  37. */
  38. #define USBOTGSS_REVISION 0x0000
  39. #define USBOTGSS_SYSCONFIG 0x0010
  40. #define USBOTGSS_IRQ_EOI 0x0020
  41. #define USBOTGSS_EOI_OFFSET 0x0008
  42. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  43. #define USBOTGSS_IRQSTATUS_0 0x0028
  44. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  45. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  46. #define USBOTGSS_IRQ0_OFFSET 0x0004
  47. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  48. #define USBOTGSS_IRQSTATUS_1 0x0034
  49. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  50. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  51. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  52. #define USBOTGSS_IRQSTATUS_2 0x0044
  53. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  54. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  55. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  56. #define USBOTGSS_IRQSTATUS_3 0x0054
  57. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  58. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  59. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  60. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  61. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  62. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  63. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  64. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  65. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  66. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  67. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  68. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  69. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  70. #define USBOTGSS_MMRAM_OFFSET 0x0100
  71. #define USBOTGSS_FLADJ 0x0104
  72. #define USBOTGSS_DEBUG_CFG 0x0108
  73. #define USBOTGSS_DEBUG_DATA 0x010c
  74. #define USBOTGSS_DEV_EBC_EN 0x0110
  75. #define USBOTGSS_DEBUG_OFFSET 0x0600
  76. /* REVISION REGISTER */
  77. #define USBOTGSS_REVISION_XMAJOR(reg) ((reg >> 8) & 0x7)
  78. #define USBOTGSS_REVISION_XMAJOR1 1
  79. #define USBOTGSS_REVISION_XMAJOR2 2
  80. /* SYSCONFIG REGISTER */
  81. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  82. /* IRQ_EOI REGISTER */
  83. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  84. /* IRQS0 BITS */
  85. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  86. /* IRQMISC BITS */
  87. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  88. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  89. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  90. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  91. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  92. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  93. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  94. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  95. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  96. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  97. /* UTMI_OTG_CTRL REGISTER */
  98. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  99. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  100. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  101. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  102. /* UTMI_OTG_STATUS REGISTER */
  103. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  104. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  105. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  106. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  107. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  108. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  109. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  110. struct dwc3_omap {
  111. struct device *dev;
  112. int irq;
  113. void __iomem *base;
  114. u32 utmi_otg_status;
  115. u32 utmi_otg_offset;
  116. u32 irqmisc_offset;
  117. u32 irq_eoi_offset;
  118. u32 debug_offset;
  119. u32 irq0_offset;
  120. u32 revision;
  121. u32 dma_status:1;
  122. struct extcon_specific_cable_nb extcon_vbus_dev;
  123. struct extcon_specific_cable_nb extcon_id_dev;
  124. struct notifier_block vbus_nb;
  125. struct notifier_block id_nb;
  126. struct regulator *vbus_reg;
  127. };
  128. enum omap_dwc3_vbus_id_status {
  129. OMAP_DWC3_ID_FLOAT,
  130. OMAP_DWC3_ID_GROUND,
  131. OMAP_DWC3_VBUS_OFF,
  132. OMAP_DWC3_VBUS_VALID,
  133. };
  134. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  135. {
  136. return readl(base + offset);
  137. }
  138. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  139. {
  140. writel(value, base + offset);
  141. }
  142. static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
  143. {
  144. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  145. omap->utmi_otg_offset);
  146. }
  147. static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
  148. {
  149. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  150. omap->utmi_otg_offset, value);
  151. }
  152. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  153. {
  154. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  155. omap->irq0_offset);
  156. }
  157. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  158. {
  159. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  160. omap->irq0_offset, value);
  161. }
  162. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  163. {
  164. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  165. omap->irqmisc_offset);
  166. }
  167. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  168. {
  169. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  170. omap->irqmisc_offset, value);
  171. }
  172. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  173. {
  174. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  175. omap->irqmisc_offset, value);
  176. }
  177. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  178. {
  179. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  180. omap->irq0_offset, value);
  181. }
  182. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  183. enum omap_dwc3_vbus_id_status status)
  184. {
  185. int ret;
  186. u32 val;
  187. switch (status) {
  188. case OMAP_DWC3_ID_GROUND:
  189. dev_dbg(omap->dev, "ID GND\n");
  190. if (omap->vbus_reg) {
  191. ret = regulator_enable(omap->vbus_reg);
  192. if (ret) {
  193. dev_dbg(omap->dev, "regulator enable failed\n");
  194. return;
  195. }
  196. }
  197. val = dwc3_omap_read_utmi_status(omap);
  198. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  199. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  200. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  201. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  202. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  203. dwc3_omap_write_utmi_status(omap, val);
  204. break;
  205. case OMAP_DWC3_VBUS_VALID:
  206. dev_dbg(omap->dev, "VBUS Connect\n");
  207. val = dwc3_omap_read_utmi_status(omap);
  208. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  209. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  210. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  211. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  212. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  213. dwc3_omap_write_utmi_status(omap, val);
  214. break;
  215. case OMAP_DWC3_ID_FLOAT:
  216. if (omap->vbus_reg)
  217. regulator_disable(omap->vbus_reg);
  218. case OMAP_DWC3_VBUS_OFF:
  219. dev_dbg(omap->dev, "VBUS Disconnect\n");
  220. val = dwc3_omap_read_utmi_status(omap);
  221. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  222. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  223. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  224. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  225. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  226. dwc3_omap_write_utmi_status(omap, val);
  227. break;
  228. default:
  229. dev_dbg(omap->dev, "invalid state\n");
  230. }
  231. }
  232. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  233. {
  234. struct dwc3_omap *omap = _omap;
  235. u32 reg;
  236. reg = dwc3_omap_read_irqmisc_status(omap);
  237. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
  238. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  239. omap->dma_status = false;
  240. }
  241. if (reg & USBOTGSS_IRQMISC_OEVT)
  242. dev_dbg(omap->dev, "OTG Event\n");
  243. if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
  244. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  245. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
  246. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  247. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
  248. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  249. if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
  250. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  251. if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
  252. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  253. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
  254. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  255. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
  256. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  257. if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
  258. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  259. dwc3_omap_write_irqmisc_status(omap, reg);
  260. reg = dwc3_omap_read_irq0_status(omap);
  261. dwc3_omap_write_irq0_status(omap, reg);
  262. return IRQ_HANDLED;
  263. }
  264. static int dwc3_omap_remove_core(struct device *dev, void *c)
  265. {
  266. struct platform_device *pdev = to_platform_device(dev);
  267. platform_device_unregister(pdev);
  268. return 0;
  269. }
  270. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  271. {
  272. u32 reg;
  273. /* enable all IRQs */
  274. reg = USBOTGSS_IRQO_COREIRQ_ST;
  275. dwc3_omap_write_irq0_set(omap, reg);
  276. reg = (USBOTGSS_IRQMISC_OEVT |
  277. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  278. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  279. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  280. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  281. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  282. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  283. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  284. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  285. dwc3_omap_write_irqmisc_set(omap, reg);
  286. }
  287. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  288. {
  289. /* disable all IRQs */
  290. dwc3_omap_write_irqmisc_set(omap, 0x00);
  291. dwc3_omap_write_irq0_set(omap, 0x00);
  292. }
  293. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  294. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  295. unsigned long event, void *ptr)
  296. {
  297. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  298. if (event)
  299. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  300. else
  301. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  302. return NOTIFY_DONE;
  303. }
  304. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  305. unsigned long event, void *ptr)
  306. {
  307. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  308. if (event)
  309. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  310. else
  311. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  312. return NOTIFY_DONE;
  313. }
  314. static int dwc3_omap_probe(struct platform_device *pdev)
  315. {
  316. struct device_node *node = pdev->dev.of_node;
  317. struct dwc3_omap *omap;
  318. struct resource *res;
  319. struct device *dev = &pdev->dev;
  320. struct extcon_dev *edev;
  321. struct regulator *vbus_reg = NULL;
  322. int ret = -ENOMEM;
  323. int irq;
  324. int utmi_mode = 0;
  325. int x_major;
  326. u32 reg;
  327. void __iomem *base;
  328. if (!node) {
  329. dev_err(dev, "device node not found\n");
  330. return -EINVAL;
  331. }
  332. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  333. if (!omap) {
  334. dev_err(dev, "not enough memory\n");
  335. return -ENOMEM;
  336. }
  337. platform_set_drvdata(pdev, omap);
  338. irq = platform_get_irq(pdev, 0);
  339. if (irq < 0) {
  340. dev_err(dev, "missing IRQ resource\n");
  341. return -EINVAL;
  342. }
  343. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  344. if (!res) {
  345. dev_err(dev, "missing memory base resource\n");
  346. return -EINVAL;
  347. }
  348. base = devm_ioremap_resource(dev, res);
  349. if (IS_ERR(base))
  350. return PTR_ERR(base);
  351. if (of_property_read_bool(node, "vbus-supply")) {
  352. vbus_reg = devm_regulator_get(dev, "vbus");
  353. if (IS_ERR(vbus_reg)) {
  354. dev_err(dev, "vbus init failed\n");
  355. return PTR_ERR(vbus_reg);
  356. }
  357. }
  358. omap->dev = dev;
  359. omap->irq = irq;
  360. omap->base = base;
  361. omap->vbus_reg = vbus_reg;
  362. dev->dma_mask = &dwc3_omap_dma_mask;
  363. pm_runtime_enable(dev);
  364. ret = pm_runtime_get_sync(dev);
  365. if (ret < 0) {
  366. dev_err(dev, "get_sync failed with err %d\n", ret);
  367. goto err0;
  368. }
  369. reg = dwc3_omap_readl(omap->base, USBOTGSS_REVISION);
  370. omap->revision = reg;
  371. x_major = USBOTGSS_REVISION_XMAJOR(reg);
  372. /* Differentiate between OMAP5 and AM437x */
  373. switch (x_major) {
  374. case USBOTGSS_REVISION_XMAJOR1:
  375. case USBOTGSS_REVISION_XMAJOR2:
  376. omap->irq_eoi_offset = 0;
  377. omap->irq0_offset = 0;
  378. omap->irqmisc_offset = 0;
  379. omap->utmi_otg_offset = 0;
  380. omap->debug_offset = 0;
  381. break;
  382. default:
  383. /* Default to the latest revision */
  384. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  385. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  386. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  387. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  388. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  389. break;
  390. }
  391. /* For OMAP5(ES2.0) and AM437x x_major is 2 even though there are
  392. * changes in wrapper registers, Using dt compatible for aegis
  393. */
  394. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  395. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  396. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  397. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  398. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  399. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  400. }
  401. reg = dwc3_omap_read_utmi_status(omap);
  402. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  403. switch (utmi_mode) {
  404. case DWC3_OMAP_UTMI_MODE_SW:
  405. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  406. break;
  407. case DWC3_OMAP_UTMI_MODE_HW:
  408. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  409. break;
  410. default:
  411. dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  412. }
  413. dwc3_omap_write_utmi_status(omap, reg);
  414. /* check the DMA Status */
  415. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  416. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  417. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  418. "dwc3-omap", omap);
  419. if (ret) {
  420. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  421. omap->irq, ret);
  422. goto err1;
  423. }
  424. dwc3_omap_enable_irqs(omap);
  425. if (of_property_read_bool(node, "extcon")) {
  426. edev = of_extcon_get_extcon_dev(dev, 0);
  427. if (IS_ERR(edev)) {
  428. dev_vdbg(dev, "couldn't get extcon device\n");
  429. ret = -EPROBE_DEFER;
  430. goto err2;
  431. }
  432. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  433. ret = extcon_register_interest(&omap->extcon_vbus_dev,
  434. edev->name, "USB", &omap->vbus_nb);
  435. if (ret < 0)
  436. dev_vdbg(dev, "failed to register notifier for USB\n");
  437. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  438. ret = extcon_register_interest(&omap->extcon_id_dev, edev->name,
  439. "USB-HOST", &omap->id_nb);
  440. if (ret < 0)
  441. dev_vdbg(dev,
  442. "failed to register notifier for USB-HOST\n");
  443. if (extcon_get_cable_state(edev, "USB") == true)
  444. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  445. if (extcon_get_cable_state(edev, "USB-HOST") == true)
  446. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  447. }
  448. ret = of_platform_populate(node, NULL, NULL, dev);
  449. if (ret) {
  450. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  451. goto err3;
  452. }
  453. return 0;
  454. err3:
  455. if (omap->extcon_vbus_dev.edev)
  456. extcon_unregister_interest(&omap->extcon_vbus_dev);
  457. if (omap->extcon_id_dev.edev)
  458. extcon_unregister_interest(&omap->extcon_id_dev);
  459. err2:
  460. dwc3_omap_disable_irqs(omap);
  461. err1:
  462. pm_runtime_put_sync(dev);
  463. err0:
  464. pm_runtime_disable(dev);
  465. return ret;
  466. }
  467. static int dwc3_omap_remove(struct platform_device *pdev)
  468. {
  469. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  470. if (omap->extcon_vbus_dev.edev)
  471. extcon_unregister_interest(&omap->extcon_vbus_dev);
  472. if (omap->extcon_id_dev.edev)
  473. extcon_unregister_interest(&omap->extcon_id_dev);
  474. dwc3_omap_disable_irqs(omap);
  475. pm_runtime_put_sync(&pdev->dev);
  476. pm_runtime_disable(&pdev->dev);
  477. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  478. return 0;
  479. }
  480. static const struct of_device_id of_dwc3_match[] = {
  481. {
  482. .compatible = "ti,dwc3"
  483. },
  484. {
  485. .compatible = "ti,am437x-dwc3"
  486. },
  487. { },
  488. };
  489. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  490. #ifdef CONFIG_PM_SLEEP
  491. static int dwc3_omap_prepare(struct device *dev)
  492. {
  493. struct dwc3_omap *omap = dev_get_drvdata(dev);
  494. dwc3_omap_disable_irqs(omap);
  495. return 0;
  496. }
  497. static void dwc3_omap_complete(struct device *dev)
  498. {
  499. struct dwc3_omap *omap = dev_get_drvdata(dev);
  500. dwc3_omap_enable_irqs(omap);
  501. }
  502. static int dwc3_omap_suspend(struct device *dev)
  503. {
  504. struct dwc3_omap *omap = dev_get_drvdata(dev);
  505. omap->utmi_otg_status = dwc3_omap_read_utmi_status(omap);
  506. return 0;
  507. }
  508. static int dwc3_omap_resume(struct device *dev)
  509. {
  510. struct dwc3_omap *omap = dev_get_drvdata(dev);
  511. dwc3_omap_write_utmi_status(omap, omap->utmi_otg_status);
  512. pm_runtime_disable(dev);
  513. pm_runtime_set_active(dev);
  514. pm_runtime_enable(dev);
  515. return 0;
  516. }
  517. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  518. .prepare = dwc3_omap_prepare,
  519. .complete = dwc3_omap_complete,
  520. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  521. };
  522. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  523. #else
  524. #define DEV_PM_OPS NULL
  525. #endif /* CONFIG_PM_SLEEP */
  526. static struct platform_driver dwc3_omap_driver = {
  527. .probe = dwc3_omap_probe,
  528. .remove = dwc3_omap_remove,
  529. .driver = {
  530. .name = "omap-dwc3",
  531. .of_match_table = of_dwc3_match,
  532. .pm = DEV_PM_OPS,
  533. },
  534. };
  535. module_platform_driver(dwc3_omap_driver);
  536. MODULE_ALIAS("platform:omap-dwc3");
  537. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  538. MODULE_LICENSE("GPL v2");
  539. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");