sirfsoc_uart.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Driver for CSR SiRFprimaII onboard UARTs.
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/ioport.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/sysrq.h>
  13. #include <linux/console.h>
  14. #include <linux/tty.h>
  15. #include <linux/tty_flip.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/serial.h>
  18. #include <linux/clk.h>
  19. #include <linux/of.h>
  20. #include <linux/slab.h>
  21. #include <linux/io.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-direction.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/sirfsoc_dma.h>
  27. #include <asm/irq.h>
  28. #include <asm/mach/irq.h>
  29. #include "sirfsoc_uart.h"
  30. static unsigned int
  31. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
  32. static unsigned int
  33. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
  34. static struct uart_driver sirfsoc_uart_drv;
  35. static void sirfsoc_uart_tx_dma_complete_callback(void *param);
  36. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
  37. static void sirfsoc_uart_rx_dma_complete_callback(void *param);
  38. static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
  39. {4000000, 2359296},
  40. {3500000, 1310721},
  41. {3000000, 1572865},
  42. {2500000, 1245186},
  43. {2000000, 1572866},
  44. {1500000, 1245188},
  45. {1152000, 1638404},
  46. {1000000, 1572869},
  47. {921600, 1114120},
  48. {576000, 1245196},
  49. {500000, 1245198},
  50. {460800, 1572876},
  51. {230400, 1310750},
  52. {115200, 1310781},
  53. {57600, 1310843},
  54. {38400, 1114328},
  55. {19200, 1114545},
  56. {9600, 1114979},
  57. };
  58. static struct sirfsoc_uart_port sirfsoc_uart_ports[SIRFSOC_UART_NR] = {
  59. [0] = {
  60. .port = {
  61. .iotype = UPIO_MEM,
  62. .flags = UPF_BOOT_AUTOCONF,
  63. .line = 0,
  64. },
  65. },
  66. [1] = {
  67. .port = {
  68. .iotype = UPIO_MEM,
  69. .flags = UPF_BOOT_AUTOCONF,
  70. .line = 1,
  71. },
  72. },
  73. [2] = {
  74. .port = {
  75. .iotype = UPIO_MEM,
  76. .flags = UPF_BOOT_AUTOCONF,
  77. .line = 2,
  78. },
  79. },
  80. [3] = {
  81. .port = {
  82. .iotype = UPIO_MEM,
  83. .flags = UPF_BOOT_AUTOCONF,
  84. .line = 3,
  85. },
  86. },
  87. [4] = {
  88. .port = {
  89. .iotype = UPIO_MEM,
  90. .flags = UPF_BOOT_AUTOCONF,
  91. .line = 4,
  92. },
  93. },
  94. [5] = {
  95. .port = {
  96. .iotype = UPIO_MEM,
  97. .flags = UPF_BOOT_AUTOCONF,
  98. .line = 5,
  99. },
  100. },
  101. };
  102. static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
  103. {
  104. return container_of(port, struct sirfsoc_uart_port, port);
  105. }
  106. static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
  107. {
  108. unsigned long reg;
  109. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  110. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  111. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  112. reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
  113. return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
  114. }
  115. static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
  116. {
  117. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  118. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  119. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  120. goto cts_asserted;
  121. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  122. if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  123. SIRFUART_AFC_CTS_STATUS))
  124. goto cts_asserted;
  125. else
  126. goto cts_deasserted;
  127. } else {
  128. if (!gpio_get_value(sirfport->cts_gpio))
  129. goto cts_asserted;
  130. else
  131. goto cts_deasserted;
  132. }
  133. cts_deasserted:
  134. return TIOCM_CAR | TIOCM_DSR;
  135. cts_asserted:
  136. return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
  137. }
  138. static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  139. {
  140. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  141. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  142. unsigned int assert = mctrl & TIOCM_RTS;
  143. unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
  144. unsigned int current_val;
  145. if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
  146. return;
  147. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  148. current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
  149. val |= current_val;
  150. wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
  151. } else {
  152. if (!val)
  153. gpio_set_value(sirfport->rts_gpio, 1);
  154. else
  155. gpio_set_value(sirfport->rts_gpio, 0);
  156. }
  157. }
  158. static void sirfsoc_uart_stop_tx(struct uart_port *port)
  159. {
  160. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  161. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  162. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  163. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  164. if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
  165. dmaengine_pause(sirfport->tx_dma_chan);
  166. sirfport->tx_dma_state = TX_DMA_PAUSE;
  167. } else {
  168. if (!sirfport->is_marco)
  169. wr_regl(port, ureg->sirfsoc_int_en_reg,
  170. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  171. ~uint_en->sirfsoc_txfifo_empty_en);
  172. else
  173. wr_regl(port, SIRFUART_INT_EN_CLR,
  174. uint_en->sirfsoc_txfifo_empty_en);
  175. }
  176. } else {
  177. if (!sirfport->is_marco)
  178. wr_regl(port, ureg->sirfsoc_int_en_reg,
  179. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  180. ~uint_en->sirfsoc_txfifo_empty_en);
  181. else
  182. wr_regl(port, SIRFUART_INT_EN_CLR,
  183. uint_en->sirfsoc_txfifo_empty_en);
  184. }
  185. }
  186. static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
  187. {
  188. struct uart_port *port = &sirfport->port;
  189. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  190. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  191. struct circ_buf *xmit = &port->state->xmit;
  192. unsigned long tran_size;
  193. unsigned long tran_start;
  194. unsigned long pio_tx_size;
  195. tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  196. tran_start = (unsigned long)(xmit->buf + xmit->tail);
  197. if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
  198. !tran_size)
  199. return;
  200. if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
  201. dmaengine_resume(sirfport->tx_dma_chan);
  202. return;
  203. }
  204. if (sirfport->tx_dma_state == TX_DMA_RUNNING)
  205. return;
  206. if (!sirfport->is_marco)
  207. wr_regl(port, ureg->sirfsoc_int_en_reg,
  208. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  209. ~(uint_en->sirfsoc_txfifo_empty_en));
  210. else
  211. wr_regl(port, SIRFUART_INT_EN_CLR,
  212. uint_en->sirfsoc_txfifo_empty_en);
  213. /*
  214. * DMA requires buffer address and buffer length are both aligned with
  215. * 4 bytes, so we use PIO for
  216. * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
  217. * bytes, and move to DMA for the left part aligned with 4bytes
  218. * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
  219. * part first, move to PIO for the left 1~3 bytes
  220. */
  221. if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
  222. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  223. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  224. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
  225. SIRFUART_IO_MODE);
  226. if (BYTES_TO_ALIGN(tran_start)) {
  227. pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
  228. BYTES_TO_ALIGN(tran_start));
  229. tran_size -= pio_tx_size;
  230. }
  231. if (tran_size < 4)
  232. sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
  233. if (!sirfport->is_marco)
  234. wr_regl(port, ureg->sirfsoc_int_en_reg,
  235. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  236. uint_en->sirfsoc_txfifo_empty_en);
  237. else
  238. wr_regl(port, ureg->sirfsoc_int_en_reg,
  239. uint_en->sirfsoc_txfifo_empty_en);
  240. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  241. } else {
  242. /* tx transfer mode switch into dma mode */
  243. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
  244. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  245. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
  246. ~SIRFUART_IO_MODE);
  247. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  248. tran_size &= ~(0x3);
  249. sirfport->tx_dma_addr = dma_map_single(port->dev,
  250. xmit->buf + xmit->tail,
  251. tran_size, DMA_TO_DEVICE);
  252. sirfport->tx_dma_desc = dmaengine_prep_slave_single(
  253. sirfport->tx_dma_chan, sirfport->tx_dma_addr,
  254. tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  255. if (!sirfport->tx_dma_desc) {
  256. dev_err(port->dev, "DMA prep slave single fail\n");
  257. return;
  258. }
  259. sirfport->tx_dma_desc->callback =
  260. sirfsoc_uart_tx_dma_complete_callback;
  261. sirfport->tx_dma_desc->callback_param = (void *)sirfport;
  262. sirfport->transfer_size = tran_size;
  263. dmaengine_submit(sirfport->tx_dma_desc);
  264. dma_async_issue_pending(sirfport->tx_dma_chan);
  265. sirfport->tx_dma_state = TX_DMA_RUNNING;
  266. }
  267. }
  268. static void sirfsoc_uart_start_tx(struct uart_port *port)
  269. {
  270. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  271. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  272. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  273. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  274. sirfsoc_uart_tx_with_dma(sirfport);
  275. else {
  276. sirfsoc_uart_pio_tx_chars(sirfport, 1);
  277. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
  278. if (!sirfport->is_marco)
  279. wr_regl(port, ureg->sirfsoc_int_en_reg,
  280. rd_regl(port, ureg->sirfsoc_int_en_reg)|
  281. uint_en->sirfsoc_txfifo_empty_en);
  282. else
  283. wr_regl(port, ureg->sirfsoc_int_en_reg,
  284. uint_en->sirfsoc_txfifo_empty_en);
  285. }
  286. }
  287. static void sirfsoc_uart_stop_rx(struct uart_port *port)
  288. {
  289. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  290. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  291. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  292. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  293. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  294. if (!sirfport->is_marco)
  295. wr_regl(port, ureg->sirfsoc_int_en_reg,
  296. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  297. ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
  298. uint_en->sirfsoc_rx_done_en));
  299. else
  300. wr_regl(port, SIRFUART_INT_EN_CLR,
  301. SIRFUART_RX_DMA_INT_EN(port, uint_en)|
  302. uint_en->sirfsoc_rx_done_en);
  303. dmaengine_terminate_all(sirfport->rx_dma_chan);
  304. } else {
  305. if (!sirfport->is_marco)
  306. wr_regl(port, ureg->sirfsoc_int_en_reg,
  307. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  308. ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
  309. else
  310. wr_regl(port, SIRFUART_INT_EN_CLR,
  311. SIRFUART_RX_IO_INT_EN(port, uint_en));
  312. }
  313. }
  314. static void sirfsoc_uart_disable_ms(struct uart_port *port)
  315. {
  316. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  317. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  318. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  319. if (!sirfport->hw_flow_ctrl)
  320. return;
  321. sirfport->ms_enabled = false;
  322. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  323. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  324. rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
  325. if (!sirfport->is_marco)
  326. wr_regl(port, ureg->sirfsoc_int_en_reg,
  327. rd_regl(port, ureg->sirfsoc_int_en_reg)&
  328. ~uint_en->sirfsoc_cts_en);
  329. else
  330. wr_regl(port, SIRFUART_INT_EN_CLR,
  331. uint_en->sirfsoc_cts_en);
  332. } else
  333. disable_irq(gpio_to_irq(sirfport->cts_gpio));
  334. }
  335. static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
  336. {
  337. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  338. struct uart_port *port = &sirfport->port;
  339. if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
  340. uart_handle_cts_change(port,
  341. !gpio_get_value(sirfport->cts_gpio));
  342. return IRQ_HANDLED;
  343. }
  344. static void sirfsoc_uart_enable_ms(struct uart_port *port)
  345. {
  346. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  347. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  348. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  349. if (!sirfport->hw_flow_ctrl)
  350. return;
  351. sirfport->ms_enabled = true;
  352. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  353. wr_regl(port, ureg->sirfsoc_afc_ctrl,
  354. rd_regl(port, ureg->sirfsoc_afc_ctrl) |
  355. SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
  356. if (!sirfport->is_marco)
  357. wr_regl(port, ureg->sirfsoc_int_en_reg,
  358. rd_regl(port, ureg->sirfsoc_int_en_reg)
  359. | uint_en->sirfsoc_cts_en);
  360. else
  361. wr_regl(port, ureg->sirfsoc_int_en_reg,
  362. uint_en->sirfsoc_cts_en);
  363. } else
  364. enable_irq(gpio_to_irq(sirfport->cts_gpio));
  365. }
  366. static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
  367. {
  368. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  369. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  370. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  371. unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
  372. if (break_state)
  373. ulcon |= SIRFUART_SET_BREAK;
  374. else
  375. ulcon &= ~SIRFUART_SET_BREAK;
  376. wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
  377. }
  378. }
  379. static unsigned int
  380. sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
  381. {
  382. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  383. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  384. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  385. unsigned int ch, rx_count = 0;
  386. struct tty_struct *tty;
  387. tty = tty_port_tty_get(&port->state->port);
  388. if (!tty)
  389. return -ENODEV;
  390. while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
  391. ufifo_st->ff_empty(port->line))) {
  392. ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
  393. SIRFUART_DUMMY_READ;
  394. if (unlikely(uart_handle_sysrq_char(port, ch)))
  395. continue;
  396. uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
  397. rx_count++;
  398. if (rx_count >= max_rx_count)
  399. break;
  400. }
  401. sirfport->rx_io_count += rx_count;
  402. port->icount.rx += rx_count;
  403. spin_unlock(&port->lock);
  404. tty_flip_buffer_push(&port->state->port);
  405. spin_lock(&port->lock);
  406. return rx_count;
  407. }
  408. static unsigned int
  409. sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
  410. {
  411. struct uart_port *port = &sirfport->port;
  412. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  413. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  414. struct circ_buf *xmit = &port->state->xmit;
  415. unsigned int num_tx = 0;
  416. while (!uart_circ_empty(xmit) &&
  417. !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  418. ufifo_st->ff_full(port->line)) &&
  419. count--) {
  420. wr_regl(port, ureg->sirfsoc_tx_fifo_data,
  421. xmit->buf[xmit->tail]);
  422. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  423. port->icount.tx++;
  424. num_tx++;
  425. }
  426. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  427. uart_write_wakeup(port);
  428. return num_tx;
  429. }
  430. static void sirfsoc_uart_tx_dma_complete_callback(void *param)
  431. {
  432. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  433. struct uart_port *port = &sirfport->port;
  434. struct circ_buf *xmit = &port->state->xmit;
  435. unsigned long flags;
  436. xmit->tail = (xmit->tail + sirfport->transfer_size) &
  437. (UART_XMIT_SIZE - 1);
  438. port->icount.tx += sirfport->transfer_size;
  439. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  440. uart_write_wakeup(port);
  441. if (sirfport->tx_dma_addr)
  442. dma_unmap_single(port->dev, sirfport->tx_dma_addr,
  443. sirfport->transfer_size, DMA_TO_DEVICE);
  444. spin_lock_irqsave(&sirfport->tx_lock, flags);
  445. sirfport->tx_dma_state = TX_DMA_IDLE;
  446. sirfsoc_uart_tx_with_dma(sirfport);
  447. spin_unlock_irqrestore(&sirfport->tx_lock, flags);
  448. }
  449. static void sirfsoc_uart_insert_rx_buf_to_tty(
  450. struct sirfsoc_uart_port *sirfport, int count)
  451. {
  452. struct uart_port *port = &sirfport->port;
  453. struct tty_port *tport = &port->state->port;
  454. int inserted;
  455. inserted = tty_insert_flip_string(tport,
  456. sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
  457. port->icount.rx += inserted;
  458. tty_flip_buffer_push(tport);
  459. }
  460. static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
  461. {
  462. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  463. sirfport->rx_dma_items[index].xmit.tail =
  464. sirfport->rx_dma_items[index].xmit.head = 0;
  465. sirfport->rx_dma_items[index].desc =
  466. dmaengine_prep_slave_single(sirfport->rx_dma_chan,
  467. sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
  468. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  469. if (!sirfport->rx_dma_items[index].desc) {
  470. dev_err(port->dev, "DMA slave single fail\n");
  471. return;
  472. }
  473. sirfport->rx_dma_items[index].desc->callback =
  474. sirfsoc_uart_rx_dma_complete_callback;
  475. sirfport->rx_dma_items[index].desc->callback_param = sirfport;
  476. sirfport->rx_dma_items[index].cookie =
  477. dmaengine_submit(sirfport->rx_dma_items[index].desc);
  478. dma_async_issue_pending(sirfport->rx_dma_chan);
  479. }
  480. static void sirfsoc_rx_tmo_process_tl(unsigned long param)
  481. {
  482. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  483. struct uart_port *port = &sirfport->port;
  484. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  485. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  486. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  487. unsigned int count;
  488. unsigned long flags;
  489. struct dma_tx_state tx_state;
  490. spin_lock_irqsave(&sirfport->rx_lock, flags);
  491. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  492. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  493. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  494. SIRFSOC_RX_DMA_BUF_SIZE);
  495. sirfport->rx_completed++;
  496. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  497. }
  498. count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
  499. sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
  500. SIRFSOC_RX_DMA_BUF_SIZE);
  501. if (count > 0)
  502. sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
  503. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  504. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  505. SIRFUART_IO_MODE);
  506. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  507. spin_lock(&port->lock);
  508. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  509. spin_unlock(&port->lock);
  510. if (sirfport->rx_io_count == 4) {
  511. spin_lock_irqsave(&sirfport->rx_lock, flags);
  512. sirfport->rx_io_count = 0;
  513. wr_regl(port, ureg->sirfsoc_int_st_reg,
  514. uint_st->sirfsoc_rx_done);
  515. if (!sirfport->is_marco)
  516. wr_regl(port, ureg->sirfsoc_int_en_reg,
  517. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  518. ~(uint_en->sirfsoc_rx_done_en));
  519. else
  520. wr_regl(port, SIRFUART_INT_EN_CLR,
  521. uint_en->sirfsoc_rx_done_en);
  522. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  523. sirfsoc_uart_start_next_rx_dma(port);
  524. } else {
  525. spin_lock_irqsave(&sirfport->rx_lock, flags);
  526. wr_regl(port, ureg->sirfsoc_int_st_reg,
  527. uint_st->sirfsoc_rx_done);
  528. if (!sirfport->is_marco)
  529. wr_regl(port, ureg->sirfsoc_int_en_reg,
  530. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  531. (uint_en->sirfsoc_rx_done_en));
  532. else
  533. wr_regl(port, ureg->sirfsoc_int_en_reg,
  534. uint_en->sirfsoc_rx_done_en);
  535. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  536. }
  537. }
  538. static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
  539. {
  540. struct uart_port *port = &sirfport->port;
  541. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  542. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  543. struct dma_tx_state tx_state;
  544. spin_lock(&sirfport->rx_lock);
  545. dmaengine_tx_status(sirfport->rx_dma_chan,
  546. sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
  547. dmaengine_terminate_all(sirfport->rx_dma_chan);
  548. sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
  549. SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
  550. if (!sirfport->is_marco)
  551. wr_regl(port, ureg->sirfsoc_int_en_reg,
  552. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  553. ~(uint_en->sirfsoc_rx_timeout_en));
  554. else
  555. wr_regl(port, SIRFUART_INT_EN_CLR,
  556. uint_en->sirfsoc_rx_timeout_en);
  557. spin_unlock(&sirfport->rx_lock);
  558. tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
  559. }
  560. static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
  561. {
  562. struct uart_port *port = &sirfport->port;
  563. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  564. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  565. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  566. sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
  567. if (sirfport->rx_io_count == 4) {
  568. sirfport->rx_io_count = 0;
  569. if (!sirfport->is_marco)
  570. wr_regl(port, ureg->sirfsoc_int_en_reg,
  571. rd_regl(port, ureg->sirfsoc_int_en_reg) &
  572. ~(uint_en->sirfsoc_rx_done_en));
  573. else
  574. wr_regl(port, SIRFUART_INT_EN_CLR,
  575. uint_en->sirfsoc_rx_done_en);
  576. wr_regl(port, ureg->sirfsoc_int_st_reg,
  577. uint_st->sirfsoc_rx_timeout);
  578. sirfsoc_uart_start_next_rx_dma(port);
  579. }
  580. }
  581. static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
  582. {
  583. unsigned long intr_status;
  584. unsigned long cts_status;
  585. unsigned long flag = TTY_NORMAL;
  586. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
  587. struct uart_port *port = &sirfport->port;
  588. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  589. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  590. struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
  591. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  592. struct uart_state *state = port->state;
  593. struct circ_buf *xmit = &port->state->xmit;
  594. spin_lock(&port->lock);
  595. intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
  596. wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
  597. intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
  598. if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
  599. if (intr_status & uint_st->sirfsoc_rxd_brk) {
  600. port->icount.brk++;
  601. if (uart_handle_break(port))
  602. goto recv_char;
  603. }
  604. if (intr_status & uint_st->sirfsoc_rx_oflow)
  605. port->icount.overrun++;
  606. if (intr_status & uint_st->sirfsoc_frm_err) {
  607. port->icount.frame++;
  608. flag = TTY_FRAME;
  609. }
  610. if (intr_status & uint_st->sirfsoc_parity_err)
  611. flag = TTY_PARITY;
  612. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  613. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  614. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  615. intr_status &= port->read_status_mask;
  616. uart_insert_char(port, intr_status,
  617. uint_en->sirfsoc_rx_oflow_en, 0, flag);
  618. tty_flip_buffer_push(&state->port);
  619. }
  620. recv_char:
  621. if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
  622. (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
  623. !sirfport->tx_dma_state) {
  624. cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
  625. SIRFUART_AFC_CTS_STATUS;
  626. if (cts_status != 0)
  627. cts_status = 0;
  628. else
  629. cts_status = 1;
  630. uart_handle_cts_change(port, cts_status);
  631. wake_up_interruptible(&state->port.delta_msr_wait);
  632. }
  633. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  634. if (intr_status & uint_st->sirfsoc_rx_timeout)
  635. sirfsoc_uart_handle_rx_tmo(sirfport);
  636. if (intr_status & uint_st->sirfsoc_rx_done)
  637. sirfsoc_uart_handle_rx_done(sirfport);
  638. } else {
  639. if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
  640. sirfsoc_uart_pio_rx_chars(port,
  641. SIRFSOC_UART_IO_RX_MAX_CNT);
  642. }
  643. if (intr_status & uint_st->sirfsoc_txfifo_empty) {
  644. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  645. sirfsoc_uart_tx_with_dma(sirfport);
  646. else {
  647. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  648. spin_unlock(&port->lock);
  649. return IRQ_HANDLED;
  650. } else {
  651. sirfsoc_uart_pio_tx_chars(sirfport,
  652. SIRFSOC_UART_IO_TX_REASONABLE_CNT);
  653. if ((uart_circ_empty(xmit)) &&
  654. (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
  655. ufifo_st->ff_empty(port->line)))
  656. sirfsoc_uart_stop_tx(port);
  657. }
  658. }
  659. }
  660. spin_unlock(&port->lock);
  661. return IRQ_HANDLED;
  662. }
  663. static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
  664. {
  665. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  666. struct uart_port *port = &sirfport->port;
  667. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  668. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  669. unsigned long flags;
  670. struct dma_tx_state tx_state;
  671. spin_lock_irqsave(&sirfport->rx_lock, flags);
  672. while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
  673. sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
  674. sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
  675. SIRFSOC_RX_DMA_BUF_SIZE);
  676. if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
  677. uint_en->sirfsoc_rx_timeout_en)
  678. sirfsoc_rx_submit_one_dma_desc(port,
  679. sirfport->rx_completed++);
  680. else
  681. sirfport->rx_completed++;
  682. sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
  683. }
  684. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  685. }
  686. static void sirfsoc_uart_rx_dma_complete_callback(void *param)
  687. {
  688. struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
  689. spin_lock(&sirfport->rx_lock);
  690. sirfport->rx_issued++;
  691. sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
  692. spin_unlock(&sirfport->rx_lock);
  693. tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
  694. }
  695. /* submit rx dma task into dmaengine */
  696. static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
  697. {
  698. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  699. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  700. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  701. unsigned long flags;
  702. int i;
  703. spin_lock_irqsave(&sirfport->rx_lock, flags);
  704. sirfport->rx_io_count = 0;
  705. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  706. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
  707. ~SIRFUART_IO_MODE);
  708. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  709. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  710. sirfsoc_rx_submit_one_dma_desc(port, i);
  711. sirfport->rx_completed = sirfport->rx_issued = 0;
  712. spin_lock_irqsave(&sirfport->rx_lock, flags);
  713. if (!sirfport->is_marco)
  714. wr_regl(port, ureg->sirfsoc_int_en_reg,
  715. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  716. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  717. else
  718. wr_regl(port, ureg->sirfsoc_int_en_reg,
  719. SIRFUART_RX_DMA_INT_EN(port, uint_en));
  720. spin_unlock_irqrestore(&sirfport->rx_lock, flags);
  721. }
  722. static void sirfsoc_uart_start_rx(struct uart_port *port)
  723. {
  724. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  725. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  726. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  727. sirfport->rx_io_count = 0;
  728. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  729. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  730. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
  731. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  732. sirfsoc_uart_start_next_rx_dma(port);
  733. else {
  734. if (!sirfport->is_marco)
  735. wr_regl(port, ureg->sirfsoc_int_en_reg,
  736. rd_regl(port, ureg->sirfsoc_int_en_reg) |
  737. SIRFUART_RX_IO_INT_EN(port, uint_en));
  738. else
  739. wr_regl(port, ureg->sirfsoc_int_en_reg,
  740. SIRFUART_RX_IO_INT_EN(port, uint_en));
  741. }
  742. }
  743. static unsigned int
  744. sirfsoc_usp_calc_sample_div(unsigned long set_rate,
  745. unsigned long ioclk_rate, unsigned long *sample_reg)
  746. {
  747. unsigned long min_delta = ~0UL;
  748. unsigned short sample_div;
  749. unsigned long ioclk_div = 0;
  750. unsigned long temp_delta;
  751. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  752. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  753. temp_delta = ioclk_rate -
  754. (ioclk_rate + (set_rate * sample_div) / 2)
  755. / (set_rate * sample_div) * set_rate * sample_div;
  756. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  757. if (temp_delta < min_delta) {
  758. ioclk_div = (2 * ioclk_rate /
  759. (set_rate * sample_div) + 1) / 2 - 1;
  760. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  761. continue;
  762. min_delta = temp_delta;
  763. *sample_reg = sample_div;
  764. if (!temp_delta)
  765. break;
  766. }
  767. }
  768. return ioclk_div;
  769. }
  770. static unsigned int
  771. sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
  772. unsigned long ioclk_rate, unsigned long *set_baud)
  773. {
  774. unsigned long min_delta = ~0UL;
  775. unsigned short sample_div;
  776. unsigned int regv = 0;
  777. unsigned long ioclk_div;
  778. unsigned long baud_tmp;
  779. int temp_delta;
  780. for (sample_div = SIRF_MIN_SAMPLE_DIV;
  781. sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
  782. ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
  783. if (ioclk_div > SIRF_IOCLK_DIV_MAX)
  784. continue;
  785. baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
  786. temp_delta = baud_tmp - baud_rate;
  787. temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
  788. if (temp_delta < min_delta) {
  789. regv = regv & (~SIRF_IOCLK_DIV_MASK);
  790. regv = regv | ioclk_div;
  791. regv = regv & (~SIRF_SAMPLE_DIV_MASK);
  792. regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
  793. min_delta = temp_delta;
  794. *set_baud = baud_tmp;
  795. }
  796. }
  797. return regv;
  798. }
  799. static void sirfsoc_uart_set_termios(struct uart_port *port,
  800. struct ktermios *termios,
  801. struct ktermios *old)
  802. {
  803. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  804. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  805. struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
  806. unsigned long config_reg = 0;
  807. unsigned long baud_rate;
  808. unsigned long set_baud;
  809. unsigned long flags;
  810. unsigned long ic;
  811. unsigned int clk_div_reg = 0;
  812. unsigned long txfifo_op_reg, ioclk_rate;
  813. unsigned long rx_time_out;
  814. int threshold_div;
  815. u32 data_bit_len, stop_bit_len, len_val;
  816. unsigned long sample_div_reg = 0xf;
  817. ioclk_rate = port->uartclk;
  818. switch (termios->c_cflag & CSIZE) {
  819. default:
  820. case CS8:
  821. data_bit_len = 8;
  822. config_reg |= SIRFUART_DATA_BIT_LEN_8;
  823. break;
  824. case CS7:
  825. data_bit_len = 7;
  826. config_reg |= SIRFUART_DATA_BIT_LEN_7;
  827. break;
  828. case CS6:
  829. data_bit_len = 6;
  830. config_reg |= SIRFUART_DATA_BIT_LEN_6;
  831. break;
  832. case CS5:
  833. data_bit_len = 5;
  834. config_reg |= SIRFUART_DATA_BIT_LEN_5;
  835. break;
  836. }
  837. if (termios->c_cflag & CSTOPB) {
  838. config_reg |= SIRFUART_STOP_BIT_LEN_2;
  839. stop_bit_len = 2;
  840. } else
  841. stop_bit_len = 1;
  842. spin_lock_irqsave(&port->lock, flags);
  843. port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
  844. port->ignore_status_mask = 0;
  845. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  846. if (termios->c_iflag & INPCK)
  847. port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
  848. uint_en->sirfsoc_parity_err_en;
  849. } else {
  850. if (termios->c_iflag & INPCK)
  851. port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
  852. }
  853. if (termios->c_iflag & (BRKINT | PARMRK))
  854. port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
  855. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  856. if (termios->c_iflag & IGNPAR)
  857. port->ignore_status_mask |=
  858. uint_en->sirfsoc_frm_err_en |
  859. uint_en->sirfsoc_parity_err_en;
  860. if (termios->c_cflag & PARENB) {
  861. if (termios->c_cflag & CMSPAR) {
  862. if (termios->c_cflag & PARODD)
  863. config_reg |= SIRFUART_STICK_BIT_MARK;
  864. else
  865. config_reg |= SIRFUART_STICK_BIT_SPACE;
  866. } else if (termios->c_cflag & PARODD) {
  867. config_reg |= SIRFUART_STICK_BIT_ODD;
  868. } else {
  869. config_reg |= SIRFUART_STICK_BIT_EVEN;
  870. }
  871. }
  872. } else {
  873. if (termios->c_iflag & IGNPAR)
  874. port->ignore_status_mask |=
  875. uint_en->sirfsoc_frm_err_en;
  876. if (termios->c_cflag & PARENB)
  877. dev_warn(port->dev,
  878. "USP-UART not support parity err\n");
  879. }
  880. if (termios->c_iflag & IGNBRK) {
  881. port->ignore_status_mask |=
  882. uint_en->sirfsoc_rxd_brk_en;
  883. if (termios->c_iflag & IGNPAR)
  884. port->ignore_status_mask |=
  885. uint_en->sirfsoc_rx_oflow_en;
  886. }
  887. if ((termios->c_cflag & CREAD) == 0)
  888. port->ignore_status_mask |= SIRFUART_DUMMY_READ;
  889. /* Hardware Flow Control Settings */
  890. if (UART_ENABLE_MS(port, termios->c_cflag)) {
  891. if (!sirfport->ms_enabled)
  892. sirfsoc_uart_enable_ms(port);
  893. } else {
  894. if (sirfport->ms_enabled)
  895. sirfsoc_uart_disable_ms(port);
  896. }
  897. baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
  898. if (ioclk_rate == 150000000) {
  899. for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
  900. if (baud_rate == baudrate_to_regv[ic].baud_rate)
  901. clk_div_reg = baudrate_to_regv[ic].reg_val;
  902. }
  903. set_baud = baud_rate;
  904. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  905. if (unlikely(clk_div_reg == 0))
  906. clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
  907. ioclk_rate, &set_baud);
  908. wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
  909. } else {
  910. clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
  911. ioclk_rate, &sample_div_reg);
  912. sample_div_reg--;
  913. set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
  914. (sample_div_reg + 1));
  915. /* setting usp mode 2 */
  916. len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
  917. (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
  918. len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
  919. << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
  920. wr_regl(port, ureg->sirfsoc_mode2, len_val);
  921. }
  922. if (tty_termios_baud_rate(termios))
  923. tty_termios_encode_baud_rate(termios, set_baud, set_baud);
  924. /* set receive timeout && data bits len */
  925. rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
  926. rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
  927. txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
  928. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
  929. wr_regl(port, ureg->sirfsoc_tx_fifo_op,
  930. (txfifo_op_reg & ~SIRFUART_FIFO_START));
  931. if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
  932. config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
  933. wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
  934. } else {
  935. /*tx frame ctrl*/
  936. len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
  937. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  938. SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
  939. len_val |= ((data_bit_len - 1) <<
  940. SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
  941. len_val |= (((clk_div_reg & 0xc00) >> 10) <<
  942. SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
  943. wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
  944. /*rx frame ctrl*/
  945. len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
  946. len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
  947. SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
  948. len_val |= (data_bit_len - 1) <<
  949. SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
  950. len_val |= (((clk_div_reg & 0xf000) >> 12) <<
  951. SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
  952. wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
  953. /*async param*/
  954. wr_regl(port, ureg->sirfsoc_async_param_reg,
  955. (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
  956. (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
  957. SIRFSOC_USP_ASYNC_DIV2_OFFSET);
  958. }
  959. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no))
  960. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
  961. else
  962. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
  963. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  964. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
  965. else
  966. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
  967. /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
  968. if (set_baud < 1000000)
  969. threshold_div = 1;
  970. else
  971. threshold_div = 2;
  972. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
  973. SIRFUART_FIFO_THD(port) / threshold_div);
  974. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
  975. SIRFUART_FIFO_THD(port) / threshold_div);
  976. txfifo_op_reg |= SIRFUART_FIFO_START;
  977. wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
  978. uart_update_timeout(port, termios->c_cflag, set_baud);
  979. sirfsoc_uart_start_rx(port);
  980. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
  981. spin_unlock_irqrestore(&port->lock, flags);
  982. }
  983. static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
  984. unsigned int oldstate)
  985. {
  986. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  987. if (!state)
  988. clk_prepare_enable(sirfport->clk);
  989. else
  990. clk_disable_unprepare(sirfport->clk);
  991. }
  992. static unsigned int sirfsoc_uart_init_tx_dma(struct uart_port *port)
  993. {
  994. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  995. dma_cap_mask_t dma_mask;
  996. struct dma_slave_config tx_slv_cfg = {
  997. .dst_maxburst = 2,
  998. };
  999. dma_cap_zero(dma_mask);
  1000. dma_cap_set(DMA_SLAVE, dma_mask);
  1001. sirfport->tx_dma_chan = dma_request_channel(dma_mask,
  1002. (dma_filter_fn)sirfsoc_dma_filter_id,
  1003. (void *)sirfport->tx_dma_no);
  1004. if (!sirfport->tx_dma_chan) {
  1005. dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
  1006. sirfport->tx_dma_no);
  1007. return -EPROBE_DEFER;
  1008. }
  1009. dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
  1010. return 0;
  1011. }
  1012. static unsigned int sirfsoc_uart_init_rx_dma(struct uart_port *port)
  1013. {
  1014. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1015. dma_cap_mask_t dma_mask;
  1016. int ret;
  1017. int i, j;
  1018. struct dma_slave_config slv_cfg = {
  1019. .src_maxburst = 2,
  1020. };
  1021. dma_cap_zero(dma_mask);
  1022. dma_cap_set(DMA_SLAVE, dma_mask);
  1023. sirfport->rx_dma_chan = dma_request_channel(dma_mask,
  1024. (dma_filter_fn)sirfsoc_dma_filter_id,
  1025. (void *)sirfport->rx_dma_no);
  1026. if (!sirfport->rx_dma_chan) {
  1027. dev_err(port->dev, "Uart Request Dma Channel Fail %d\n",
  1028. sirfport->rx_dma_no);
  1029. ret = -EPROBE_DEFER;
  1030. goto request_err;
  1031. }
  1032. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
  1033. sirfport->rx_dma_items[i].xmit.buf =
  1034. dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1035. &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
  1036. if (!sirfport->rx_dma_items[i].xmit.buf) {
  1037. dev_err(port->dev, "Uart alloc bufa failed\n");
  1038. ret = -ENOMEM;
  1039. goto alloc_coherent_err;
  1040. }
  1041. sirfport->rx_dma_items[i].xmit.head =
  1042. sirfport->rx_dma_items[i].xmit.tail = 0;
  1043. }
  1044. dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
  1045. return 0;
  1046. alloc_coherent_err:
  1047. for (j = 0; j < i; j++)
  1048. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1049. sirfport->rx_dma_items[j].xmit.buf,
  1050. sirfport->rx_dma_items[j].dma_addr);
  1051. dma_release_channel(sirfport->rx_dma_chan);
  1052. request_err:
  1053. return ret;
  1054. }
  1055. static void sirfsoc_uart_uninit_tx_dma(struct sirfsoc_uart_port *sirfport)
  1056. {
  1057. dmaengine_terminate_all(sirfport->tx_dma_chan);
  1058. dma_release_channel(sirfport->tx_dma_chan);
  1059. }
  1060. static void sirfsoc_uart_uninit_rx_dma(struct sirfsoc_uart_port *sirfport)
  1061. {
  1062. int i;
  1063. struct uart_port *port = &sirfport->port;
  1064. dmaengine_terminate_all(sirfport->rx_dma_chan);
  1065. dma_release_channel(sirfport->rx_dma_chan);
  1066. for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
  1067. dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
  1068. sirfport->rx_dma_items[i].xmit.buf,
  1069. sirfport->rx_dma_items[i].dma_addr);
  1070. }
  1071. static int sirfsoc_uart_startup(struct uart_port *port)
  1072. {
  1073. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1074. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1075. unsigned int index = port->line;
  1076. int ret;
  1077. set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
  1078. ret = request_irq(port->irq,
  1079. sirfsoc_uart_isr,
  1080. 0,
  1081. SIRFUART_PORT_NAME,
  1082. sirfport);
  1083. if (ret != 0) {
  1084. dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
  1085. index, port->irq);
  1086. goto irq_err;
  1087. }
  1088. /* initial hardware settings */
  1089. wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
  1090. rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
  1091. SIRFUART_IO_MODE);
  1092. wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
  1093. rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
  1094. SIRFUART_IO_MODE);
  1095. wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
  1096. wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
  1097. wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
  1098. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1099. wr_regl(port, ureg->sirfsoc_mode1,
  1100. SIRFSOC_USP_ENDIAN_CTRL_LSBF |
  1101. SIRFSOC_USP_EN);
  1102. wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
  1103. wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
  1104. wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
  1105. wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
  1106. wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1107. wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
  1108. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no)) {
  1109. ret = sirfsoc_uart_init_rx_dma(port);
  1110. if (ret)
  1111. goto init_rx_err;
  1112. wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
  1113. SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
  1114. SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
  1115. SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
  1116. }
  1117. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  1118. sirfsoc_uart_init_tx_dma(port);
  1119. sirfport->tx_dma_state = TX_DMA_IDLE;
  1120. wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
  1121. SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
  1122. SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
  1123. SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
  1124. }
  1125. sirfport->ms_enabled = false;
  1126. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1127. sirfport->hw_flow_ctrl) {
  1128. set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
  1129. IRQF_VALID | IRQF_NOAUTOEN);
  1130. ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
  1131. sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
  1132. IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
  1133. if (ret != 0) {
  1134. dev_err(port->dev, "UART-USP:request gpio irq fail\n");
  1135. goto init_rx_err;
  1136. }
  1137. }
  1138. enable_irq(port->irq);
  1139. return 0;
  1140. init_rx_err:
  1141. free_irq(port->irq, sirfport);
  1142. irq_err:
  1143. return ret;
  1144. }
  1145. static void sirfsoc_uart_shutdown(struct uart_port *port)
  1146. {
  1147. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1148. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1149. if (!sirfport->is_marco)
  1150. wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
  1151. else
  1152. wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
  1153. free_irq(port->irq, sirfport);
  1154. if (sirfport->ms_enabled)
  1155. sirfsoc_uart_disable_ms(port);
  1156. if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
  1157. sirfport->hw_flow_ctrl) {
  1158. gpio_set_value(sirfport->rts_gpio, 1);
  1159. free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
  1160. }
  1161. if (IS_DMA_CHAN_VALID(sirfport->rx_dma_no))
  1162. sirfsoc_uart_uninit_rx_dma(sirfport);
  1163. if (IS_DMA_CHAN_VALID(sirfport->tx_dma_no)) {
  1164. sirfsoc_uart_uninit_tx_dma(sirfport);
  1165. sirfport->tx_dma_state = TX_DMA_IDLE;
  1166. }
  1167. }
  1168. static const char *sirfsoc_uart_type(struct uart_port *port)
  1169. {
  1170. return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
  1171. }
  1172. static int sirfsoc_uart_request_port(struct uart_port *port)
  1173. {
  1174. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1175. struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
  1176. void *ret;
  1177. ret = request_mem_region(port->mapbase,
  1178. SIRFUART_MAP_SIZE, uart_param->port_name);
  1179. return ret ? 0 : -EBUSY;
  1180. }
  1181. static void sirfsoc_uart_release_port(struct uart_port *port)
  1182. {
  1183. release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
  1184. }
  1185. static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
  1186. {
  1187. if (flags & UART_CONFIG_TYPE) {
  1188. port->type = SIRFSOC_PORT_TYPE;
  1189. sirfsoc_uart_request_port(port);
  1190. }
  1191. }
  1192. static struct uart_ops sirfsoc_uart_ops = {
  1193. .tx_empty = sirfsoc_uart_tx_empty,
  1194. .get_mctrl = sirfsoc_uart_get_mctrl,
  1195. .set_mctrl = sirfsoc_uart_set_mctrl,
  1196. .stop_tx = sirfsoc_uart_stop_tx,
  1197. .start_tx = sirfsoc_uart_start_tx,
  1198. .stop_rx = sirfsoc_uart_stop_rx,
  1199. .enable_ms = sirfsoc_uart_enable_ms,
  1200. .break_ctl = sirfsoc_uart_break_ctl,
  1201. .startup = sirfsoc_uart_startup,
  1202. .shutdown = sirfsoc_uart_shutdown,
  1203. .set_termios = sirfsoc_uart_set_termios,
  1204. .pm = sirfsoc_uart_pm,
  1205. .type = sirfsoc_uart_type,
  1206. .release_port = sirfsoc_uart_release_port,
  1207. .request_port = sirfsoc_uart_request_port,
  1208. .config_port = sirfsoc_uart_config_port,
  1209. };
  1210. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1211. static int __init
  1212. sirfsoc_uart_console_setup(struct console *co, char *options)
  1213. {
  1214. unsigned int baud = 115200;
  1215. unsigned int bits = 8;
  1216. unsigned int parity = 'n';
  1217. unsigned int flow = 'n';
  1218. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1219. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1220. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1221. if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
  1222. return -EINVAL;
  1223. if (!port->mapbase)
  1224. return -ENODEV;
  1225. /* enable usp in mode1 register */
  1226. if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
  1227. wr_regl(port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
  1228. SIRFSOC_USP_ENDIAN_CTRL_LSBF);
  1229. if (options)
  1230. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1231. port->cons = co;
  1232. /* default console tx/rx transfer using io mode */
  1233. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1234. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1235. return uart_set_options(port, co, baud, parity, bits, flow);
  1236. }
  1237. static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
  1238. {
  1239. struct sirfsoc_uart_port *sirfport = to_sirfport(port);
  1240. struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
  1241. struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
  1242. while (rd_regl(port,
  1243. ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
  1244. cpu_relax();
  1245. wr_regb(port, ureg->sirfsoc_tx_fifo_data, ch);
  1246. }
  1247. static void sirfsoc_uart_console_write(struct console *co, const char *s,
  1248. unsigned int count)
  1249. {
  1250. struct uart_port *port = &sirfsoc_uart_ports[co->index].port;
  1251. uart_console_write(port, s, count, sirfsoc_uart_console_putchar);
  1252. }
  1253. static struct console sirfsoc_uart_console = {
  1254. .name = SIRFSOC_UART_NAME,
  1255. .device = uart_console_device,
  1256. .flags = CON_PRINTBUFFER,
  1257. .index = -1,
  1258. .write = sirfsoc_uart_console_write,
  1259. .setup = sirfsoc_uart_console_setup,
  1260. .data = &sirfsoc_uart_drv,
  1261. };
  1262. static int __init sirfsoc_uart_console_init(void)
  1263. {
  1264. register_console(&sirfsoc_uart_console);
  1265. return 0;
  1266. }
  1267. console_initcall(sirfsoc_uart_console_init);
  1268. #endif
  1269. static struct uart_driver sirfsoc_uart_drv = {
  1270. .owner = THIS_MODULE,
  1271. .driver_name = SIRFUART_PORT_NAME,
  1272. .nr = SIRFSOC_UART_NR,
  1273. .dev_name = SIRFSOC_UART_NAME,
  1274. .major = SIRFSOC_UART_MAJOR,
  1275. .minor = SIRFSOC_UART_MINOR,
  1276. #ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
  1277. .cons = &sirfsoc_uart_console,
  1278. #else
  1279. .cons = NULL,
  1280. #endif
  1281. };
  1282. static struct of_device_id sirfsoc_uart_ids[] = {
  1283. { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
  1284. { .compatible = "sirf,marco-uart", .data = &sirfsoc_uart},
  1285. { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
  1286. {}
  1287. };
  1288. MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
  1289. static int sirfsoc_uart_probe(struct platform_device *pdev)
  1290. {
  1291. struct sirfsoc_uart_port *sirfport;
  1292. struct uart_port *port;
  1293. struct resource *res;
  1294. int ret;
  1295. const struct of_device_id *match;
  1296. match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
  1297. if (of_property_read_u32(pdev->dev.of_node, "cell-index", &pdev->id)) {
  1298. dev_err(&pdev->dev,
  1299. "Unable to find cell-index in uart node.\n");
  1300. ret = -EFAULT;
  1301. goto err;
  1302. }
  1303. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart"))
  1304. pdev->id += ((struct sirfsoc_uart_register *)
  1305. match->data)->uart_param.register_uart_nr;
  1306. sirfport = &sirfsoc_uart_ports[pdev->id];
  1307. port = &sirfport->port;
  1308. port->dev = &pdev->dev;
  1309. port->private_data = sirfport;
  1310. sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
  1311. sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
  1312. "sirf,uart-has-rtscts");
  1313. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart")) {
  1314. sirfport->uart_reg->uart_type = SIRF_REAL_UART;
  1315. if (of_property_read_u32(pdev->dev.of_node,
  1316. "sirf,uart-dma-rx-channel",
  1317. &sirfport->rx_dma_no))
  1318. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1319. if (of_property_read_u32(pdev->dev.of_node,
  1320. "sirf,uart-dma-tx-channel",
  1321. &sirfport->tx_dma_no))
  1322. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1323. }
  1324. if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
  1325. sirfport->uart_reg->uart_type = SIRF_USP_UART;
  1326. if (of_property_read_u32(pdev->dev.of_node,
  1327. "sirf,usp-dma-rx-channel",
  1328. &sirfport->rx_dma_no))
  1329. sirfport->rx_dma_no = UNVALID_DMA_CHAN;
  1330. if (of_property_read_u32(pdev->dev.of_node,
  1331. "sirf,usp-dma-tx-channel",
  1332. &sirfport->tx_dma_no))
  1333. sirfport->tx_dma_no = UNVALID_DMA_CHAN;
  1334. if (!sirfport->hw_flow_ctrl)
  1335. goto usp_no_flow_control;
  1336. if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
  1337. sirfport->cts_gpio = of_get_named_gpio(
  1338. pdev->dev.of_node, "cts-gpios", 0);
  1339. else
  1340. sirfport->cts_gpio = -1;
  1341. if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
  1342. sirfport->rts_gpio = of_get_named_gpio(
  1343. pdev->dev.of_node, "rts-gpios", 0);
  1344. else
  1345. sirfport->rts_gpio = -1;
  1346. if ((!gpio_is_valid(sirfport->cts_gpio) ||
  1347. !gpio_is_valid(sirfport->rts_gpio))) {
  1348. ret = -EINVAL;
  1349. dev_err(&pdev->dev,
  1350. "Usp flow control must have cts and rts gpio");
  1351. goto err;
  1352. }
  1353. ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
  1354. "usp-cts-gpio");
  1355. if (ret) {
  1356. dev_err(&pdev->dev, "Unable request cts gpio");
  1357. goto err;
  1358. }
  1359. gpio_direction_input(sirfport->cts_gpio);
  1360. ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
  1361. "usp-rts-gpio");
  1362. if (ret) {
  1363. dev_err(&pdev->dev, "Unable request rts gpio");
  1364. goto err;
  1365. }
  1366. gpio_direction_output(sirfport->rts_gpio, 1);
  1367. }
  1368. usp_no_flow_control:
  1369. if (of_device_is_compatible(pdev->dev.of_node, "sirf,marco-uart"))
  1370. sirfport->is_marco = true;
  1371. if (of_property_read_u32(pdev->dev.of_node,
  1372. "fifosize",
  1373. &port->fifosize)) {
  1374. dev_err(&pdev->dev,
  1375. "Unable to find fifosize in uart node.\n");
  1376. ret = -EFAULT;
  1377. goto err;
  1378. }
  1379. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1380. if (res == NULL) {
  1381. dev_err(&pdev->dev, "Insufficient resources.\n");
  1382. ret = -EFAULT;
  1383. goto err;
  1384. }
  1385. spin_lock_init(&sirfport->rx_lock);
  1386. spin_lock_init(&sirfport->tx_lock);
  1387. tasklet_init(&sirfport->rx_dma_complete_tasklet,
  1388. sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
  1389. tasklet_init(&sirfport->rx_tmo_process_tasklet,
  1390. sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
  1391. port->mapbase = res->start;
  1392. port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  1393. if (!port->membase) {
  1394. dev_err(&pdev->dev, "Cannot remap resource.\n");
  1395. ret = -ENOMEM;
  1396. goto err;
  1397. }
  1398. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1399. if (res == NULL) {
  1400. dev_err(&pdev->dev, "Insufficient resources.\n");
  1401. ret = -EFAULT;
  1402. goto err;
  1403. }
  1404. port->irq = res->start;
  1405. sirfport->clk = clk_get(&pdev->dev, NULL);
  1406. if (IS_ERR(sirfport->clk)) {
  1407. ret = PTR_ERR(sirfport->clk);
  1408. goto err;
  1409. }
  1410. port->uartclk = clk_get_rate(sirfport->clk);
  1411. port->ops = &sirfsoc_uart_ops;
  1412. spin_lock_init(&port->lock);
  1413. platform_set_drvdata(pdev, sirfport);
  1414. ret = uart_add_one_port(&sirfsoc_uart_drv, port);
  1415. if (ret != 0) {
  1416. dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
  1417. goto port_err;
  1418. }
  1419. return 0;
  1420. port_err:
  1421. clk_put(sirfport->clk);
  1422. err:
  1423. return ret;
  1424. }
  1425. static int sirfsoc_uart_remove(struct platform_device *pdev)
  1426. {
  1427. struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
  1428. struct uart_port *port = &sirfport->port;
  1429. clk_put(sirfport->clk);
  1430. uart_remove_one_port(&sirfsoc_uart_drv, port);
  1431. return 0;
  1432. }
  1433. #ifdef CONFIG_PM_SLEEP
  1434. static int
  1435. sirfsoc_uart_suspend(struct device *pdev)
  1436. {
  1437. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1438. struct uart_port *port = &sirfport->port;
  1439. uart_suspend_port(&sirfsoc_uart_drv, port);
  1440. return 0;
  1441. }
  1442. static int sirfsoc_uart_resume(struct device *pdev)
  1443. {
  1444. struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
  1445. struct uart_port *port = &sirfport->port;
  1446. uart_resume_port(&sirfsoc_uart_drv, port);
  1447. return 0;
  1448. }
  1449. #endif
  1450. static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
  1451. SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
  1452. };
  1453. static struct platform_driver sirfsoc_uart_driver = {
  1454. .probe = sirfsoc_uart_probe,
  1455. .remove = sirfsoc_uart_remove,
  1456. .driver = {
  1457. .name = SIRFUART_PORT_NAME,
  1458. .owner = THIS_MODULE,
  1459. .of_match_table = sirfsoc_uart_ids,
  1460. .pm = &sirfsoc_uart_pm_ops,
  1461. },
  1462. };
  1463. static int __init sirfsoc_uart_init(void)
  1464. {
  1465. int ret = 0;
  1466. ret = uart_register_driver(&sirfsoc_uart_drv);
  1467. if (ret)
  1468. goto out;
  1469. ret = platform_driver_register(&sirfsoc_uart_driver);
  1470. if (ret)
  1471. uart_unregister_driver(&sirfsoc_uart_drv);
  1472. out:
  1473. return ret;
  1474. }
  1475. module_init(sirfsoc_uart_init);
  1476. static void __exit sirfsoc_uart_exit(void)
  1477. {
  1478. platform_driver_unregister(&sirfsoc_uart_driver);
  1479. uart_unregister_driver(&sirfsoc_uart_drv);
  1480. }
  1481. module_exit(sirfsoc_uart_exit);
  1482. MODULE_LICENSE("GPL v2");
  1483. MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
  1484. MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");