omap-serial.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/gpio.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_data/serial-omap.h>
  44. #include <dt-bindings/gpio/gpio.h>
  45. #define OMAP_MAX_HSUART_PORTS 6
  46. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  47. #define OMAP_UART_REV_42 0x0402
  48. #define OMAP_UART_REV_46 0x0406
  49. #define OMAP_UART_REV_52 0x0502
  50. #define OMAP_UART_REV_63 0x0603
  51. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  52. /* Feature flags */
  53. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  54. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  55. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  56. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  57. /* SCR register bitmasks */
  58. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  59. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  60. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  61. /* FCR register bitmasks */
  62. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  63. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  64. /* MVR register bitmasks */
  65. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  66. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  67. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  68. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  69. #define OMAP_UART_MVR_MAJ_MASK 0x700
  70. #define OMAP_UART_MVR_MAJ_SHIFT 8
  71. #define OMAP_UART_MVR_MIN_MASK 0x3f
  72. #define OMAP_UART_DMA_CH_FREE -1
  73. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  74. #define OMAP_MODE13X_SPEED 230400
  75. /* WER = 0x7F
  76. * Enable module level wakeup in WER reg
  77. */
  78. #define OMAP_UART_WER_MOD_WKUP 0X7F
  79. /* Enable XON/XOFF flow control on output */
  80. #define OMAP_UART_SW_TX 0x08
  81. /* Enable XON/XOFF flow control on input */
  82. #define OMAP_UART_SW_RX 0x02
  83. #define OMAP_UART_SW_CLR 0xF0
  84. #define OMAP_UART_TCR_TRIG 0x0F
  85. struct uart_omap_dma {
  86. u8 uart_dma_tx;
  87. u8 uart_dma_rx;
  88. int rx_dma_channel;
  89. int tx_dma_channel;
  90. dma_addr_t rx_buf_dma_phys;
  91. dma_addr_t tx_buf_dma_phys;
  92. unsigned int uart_base;
  93. /*
  94. * Buffer for rx dma.It is not required for tx because the buffer
  95. * comes from port structure.
  96. */
  97. unsigned char *rx_buf;
  98. unsigned int prev_rx_dma_pos;
  99. int tx_buf_size;
  100. int tx_dma_used;
  101. int rx_dma_used;
  102. spinlock_t tx_lock;
  103. spinlock_t rx_lock;
  104. /* timer to poll activity on rx dma */
  105. struct timer_list rx_timer;
  106. unsigned int rx_buf_size;
  107. unsigned int rx_poll_rate;
  108. unsigned int rx_timeout;
  109. };
  110. struct uart_omap_port {
  111. struct uart_port port;
  112. struct uart_omap_dma uart_dma;
  113. struct device *dev;
  114. int wakeirq;
  115. unsigned char ier;
  116. unsigned char lcr;
  117. unsigned char mcr;
  118. unsigned char fcr;
  119. unsigned char efr;
  120. unsigned char dll;
  121. unsigned char dlh;
  122. unsigned char mdr1;
  123. unsigned char scr;
  124. unsigned char wer;
  125. int use_dma;
  126. /*
  127. * Some bits in registers are cleared on a read, so they must
  128. * be saved whenever the register is read but the bits will not
  129. * be immediately processed.
  130. */
  131. unsigned int lsr_break_flag;
  132. unsigned char msr_saved_flags;
  133. char name[20];
  134. unsigned long port_activity;
  135. int context_loss_cnt;
  136. u32 errata;
  137. u8 wakeups_enabled;
  138. u32 features;
  139. int DTR_gpio;
  140. int DTR_inverted;
  141. int DTR_active;
  142. struct serial_rs485 rs485;
  143. int rts_gpio;
  144. struct pm_qos_request pm_qos_request;
  145. u32 latency;
  146. u32 calc_latency;
  147. struct work_struct qos_work;
  148. bool is_suspending;
  149. };
  150. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  151. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  152. /* Forward declaration of functions */
  153. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  154. static struct workqueue_struct *serial_omap_uart_wq;
  155. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  156. {
  157. offset <<= up->port.regshift;
  158. return readw(up->port.membase + offset);
  159. }
  160. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  161. {
  162. offset <<= up->port.regshift;
  163. writew(value, up->port.membase + offset);
  164. }
  165. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  166. {
  167. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  168. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  169. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  170. serial_out(up, UART_FCR, 0);
  171. }
  172. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  173. {
  174. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  175. if (!pdata || !pdata->get_context_loss_count)
  176. return -EINVAL;
  177. return pdata->get_context_loss_count(up->dev);
  178. }
  179. static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
  180. bool enable)
  181. {
  182. if (!up->wakeirq)
  183. return;
  184. if (enable)
  185. enable_irq(up->wakeirq);
  186. else
  187. disable_irq(up->wakeirq);
  188. }
  189. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  190. {
  191. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  192. serial_omap_enable_wakeirq(up, enable);
  193. if (!pdata || !pdata->enable_wakeup)
  194. return;
  195. pdata->enable_wakeup(up->dev, enable);
  196. }
  197. /*
  198. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  199. * @port: uart port info
  200. * @baud: baudrate for which mode needs to be determined
  201. *
  202. * Returns true if baud rate is MODE16X and false if MODE13X
  203. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  204. * and Error Rates" determines modes not for all common baud rates.
  205. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  206. * table it's determined as 13x.
  207. */
  208. static bool
  209. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  210. {
  211. unsigned int n13 = port->uartclk / (13 * baud);
  212. unsigned int n16 = port->uartclk / (16 * baud);
  213. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  214. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  215. if (baudAbsDiff13 < 0)
  216. baudAbsDiff13 = -baudAbsDiff13;
  217. if (baudAbsDiff16 < 0)
  218. baudAbsDiff16 = -baudAbsDiff16;
  219. return (baudAbsDiff13 >= baudAbsDiff16);
  220. }
  221. /*
  222. * serial_omap_get_divisor - calculate divisor value
  223. * @port: uart port info
  224. * @baud: baudrate for which divisor needs to be calculated.
  225. */
  226. static unsigned int
  227. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  228. {
  229. unsigned int mode;
  230. if (!serial_omap_baud_is_mode16(port, baud))
  231. mode = 13;
  232. else
  233. mode = 16;
  234. return port->uartclk/(mode * baud);
  235. }
  236. static void serial_omap_enable_ms(struct uart_port *port)
  237. {
  238. struct uart_omap_port *up = to_uart_omap_port(port);
  239. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  240. pm_runtime_get_sync(up->dev);
  241. up->ier |= UART_IER_MSI;
  242. serial_out(up, UART_IER, up->ier);
  243. pm_runtime_mark_last_busy(up->dev);
  244. pm_runtime_put_autosuspend(up->dev);
  245. }
  246. static void serial_omap_stop_tx(struct uart_port *port)
  247. {
  248. struct uart_omap_port *up = to_uart_omap_port(port);
  249. int res;
  250. pm_runtime_get_sync(up->dev);
  251. /* Handle RS-485 */
  252. if (up->rs485.flags & SER_RS485_ENABLED) {
  253. if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
  254. /* THR interrupt is fired when both TX FIFO and TX
  255. * shift register are empty. This means there's nothing
  256. * left to transmit now, so make sure the THR interrupt
  257. * is fired when TX FIFO is below the trigger level,
  258. * disable THR interrupts and toggle the RS-485 GPIO
  259. * data direction pin if needed.
  260. */
  261. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  262. serial_out(up, UART_OMAP_SCR, up->scr);
  263. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  264. if (gpio_get_value(up->rts_gpio) != res) {
  265. if (up->rs485.delay_rts_after_send > 0)
  266. mdelay(up->rs485.delay_rts_after_send);
  267. gpio_set_value(up->rts_gpio, res);
  268. }
  269. } else {
  270. /* We're asked to stop, but there's still stuff in the
  271. * UART FIFO, so make sure the THR interrupt is fired
  272. * when both TX FIFO and TX shift register are empty.
  273. * The next THR interrupt (if no transmission is started
  274. * in the meantime) will indicate the end of a
  275. * transmission. Therefore we _don't_ disable THR
  276. * interrupts in this situation.
  277. */
  278. up->scr |= OMAP_UART_SCR_TX_EMPTY;
  279. serial_out(up, UART_OMAP_SCR, up->scr);
  280. return;
  281. }
  282. }
  283. if (up->ier & UART_IER_THRI) {
  284. up->ier &= ~UART_IER_THRI;
  285. serial_out(up, UART_IER, up->ier);
  286. }
  287. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  288. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  289. up->ier = UART_IER_RLSI | UART_IER_RDI;
  290. serial_out(up, UART_IER, up->ier);
  291. }
  292. pm_runtime_mark_last_busy(up->dev);
  293. pm_runtime_put_autosuspend(up->dev);
  294. }
  295. static void serial_omap_stop_rx(struct uart_port *port)
  296. {
  297. struct uart_omap_port *up = to_uart_omap_port(port);
  298. pm_runtime_get_sync(up->dev);
  299. up->ier &= ~UART_IER_RLSI;
  300. up->port.read_status_mask &= ~UART_LSR_DR;
  301. serial_out(up, UART_IER, up->ier);
  302. pm_runtime_mark_last_busy(up->dev);
  303. pm_runtime_put_autosuspend(up->dev);
  304. }
  305. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  306. {
  307. struct circ_buf *xmit = &up->port.state->xmit;
  308. int count;
  309. if (up->port.x_char) {
  310. serial_out(up, UART_TX, up->port.x_char);
  311. up->port.icount.tx++;
  312. up->port.x_char = 0;
  313. return;
  314. }
  315. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  316. serial_omap_stop_tx(&up->port);
  317. return;
  318. }
  319. count = up->port.fifosize / 4;
  320. do {
  321. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  322. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  323. up->port.icount.tx++;
  324. if (uart_circ_empty(xmit))
  325. break;
  326. } while (--count > 0);
  327. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  328. spin_unlock(&up->port.lock);
  329. uart_write_wakeup(&up->port);
  330. spin_lock(&up->port.lock);
  331. }
  332. if (uart_circ_empty(xmit))
  333. serial_omap_stop_tx(&up->port);
  334. }
  335. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  336. {
  337. if (!(up->ier & UART_IER_THRI)) {
  338. up->ier |= UART_IER_THRI;
  339. serial_out(up, UART_IER, up->ier);
  340. }
  341. }
  342. static void serial_omap_start_tx(struct uart_port *port)
  343. {
  344. struct uart_omap_port *up = to_uart_omap_port(port);
  345. int res;
  346. pm_runtime_get_sync(up->dev);
  347. /* Handle RS-485 */
  348. if (up->rs485.flags & SER_RS485_ENABLED) {
  349. /* Fire THR interrupts when FIFO is below trigger level */
  350. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  351. serial_out(up, UART_OMAP_SCR, up->scr);
  352. /* if rts not already enabled */
  353. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  354. if (gpio_get_value(up->rts_gpio) != res) {
  355. gpio_set_value(up->rts_gpio, res);
  356. if (up->rs485.delay_rts_before_send > 0)
  357. mdelay(up->rs485.delay_rts_before_send);
  358. }
  359. }
  360. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  361. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  362. serial_omap_stop_rx(port);
  363. serial_omap_enable_ier_thri(up);
  364. pm_runtime_mark_last_busy(up->dev);
  365. pm_runtime_put_autosuspend(up->dev);
  366. }
  367. static void serial_omap_throttle(struct uart_port *port)
  368. {
  369. struct uart_omap_port *up = to_uart_omap_port(port);
  370. unsigned long flags;
  371. pm_runtime_get_sync(up->dev);
  372. spin_lock_irqsave(&up->port.lock, flags);
  373. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  374. serial_out(up, UART_IER, up->ier);
  375. spin_unlock_irqrestore(&up->port.lock, flags);
  376. pm_runtime_mark_last_busy(up->dev);
  377. pm_runtime_put_autosuspend(up->dev);
  378. }
  379. static void serial_omap_unthrottle(struct uart_port *port)
  380. {
  381. struct uart_omap_port *up = to_uart_omap_port(port);
  382. unsigned long flags;
  383. pm_runtime_get_sync(up->dev);
  384. spin_lock_irqsave(&up->port.lock, flags);
  385. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  386. serial_out(up, UART_IER, up->ier);
  387. spin_unlock_irqrestore(&up->port.lock, flags);
  388. pm_runtime_mark_last_busy(up->dev);
  389. pm_runtime_put_autosuspend(up->dev);
  390. }
  391. static unsigned int check_modem_status(struct uart_omap_port *up)
  392. {
  393. unsigned int status;
  394. status = serial_in(up, UART_MSR);
  395. status |= up->msr_saved_flags;
  396. up->msr_saved_flags = 0;
  397. if ((status & UART_MSR_ANY_DELTA) == 0)
  398. return status;
  399. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  400. up->port.state != NULL) {
  401. if (status & UART_MSR_TERI)
  402. up->port.icount.rng++;
  403. if (status & UART_MSR_DDSR)
  404. up->port.icount.dsr++;
  405. if (status & UART_MSR_DDCD)
  406. uart_handle_dcd_change
  407. (&up->port, status & UART_MSR_DCD);
  408. if (status & UART_MSR_DCTS)
  409. uart_handle_cts_change
  410. (&up->port, status & UART_MSR_CTS);
  411. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  412. }
  413. return status;
  414. }
  415. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  416. {
  417. unsigned int flag;
  418. unsigned char ch = 0;
  419. if (likely(lsr & UART_LSR_DR))
  420. ch = serial_in(up, UART_RX);
  421. up->port.icount.rx++;
  422. flag = TTY_NORMAL;
  423. if (lsr & UART_LSR_BI) {
  424. flag = TTY_BREAK;
  425. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  426. up->port.icount.brk++;
  427. /*
  428. * We do the SysRQ and SAK checking
  429. * here because otherwise the break
  430. * may get masked by ignore_status_mask
  431. * or read_status_mask.
  432. */
  433. if (uart_handle_break(&up->port))
  434. return;
  435. }
  436. if (lsr & UART_LSR_PE) {
  437. flag = TTY_PARITY;
  438. up->port.icount.parity++;
  439. }
  440. if (lsr & UART_LSR_FE) {
  441. flag = TTY_FRAME;
  442. up->port.icount.frame++;
  443. }
  444. if (lsr & UART_LSR_OE)
  445. up->port.icount.overrun++;
  446. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  447. if (up->port.line == up->port.cons->index) {
  448. /* Recover the break flag from console xmit */
  449. lsr |= up->lsr_break_flag;
  450. }
  451. #endif
  452. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  453. }
  454. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  455. {
  456. unsigned char ch = 0;
  457. unsigned int flag;
  458. if (!(lsr & UART_LSR_DR))
  459. return;
  460. ch = serial_in(up, UART_RX);
  461. flag = TTY_NORMAL;
  462. up->port.icount.rx++;
  463. if (uart_handle_sysrq_char(&up->port, ch))
  464. return;
  465. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  466. }
  467. /**
  468. * serial_omap_irq() - This handles the interrupt from one port
  469. * @irq: uart port irq number
  470. * @dev_id: uart port info
  471. */
  472. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  473. {
  474. struct uart_omap_port *up = dev_id;
  475. unsigned int iir, lsr;
  476. unsigned int type;
  477. irqreturn_t ret = IRQ_NONE;
  478. int max_count = 256;
  479. spin_lock(&up->port.lock);
  480. pm_runtime_get_sync(up->dev);
  481. do {
  482. iir = serial_in(up, UART_IIR);
  483. if (iir & UART_IIR_NO_INT)
  484. break;
  485. ret = IRQ_HANDLED;
  486. lsr = serial_in(up, UART_LSR);
  487. /* extract IRQ type from IIR register */
  488. type = iir & 0x3e;
  489. switch (type) {
  490. case UART_IIR_MSI:
  491. check_modem_status(up);
  492. break;
  493. case UART_IIR_THRI:
  494. transmit_chars(up, lsr);
  495. break;
  496. case UART_IIR_RX_TIMEOUT:
  497. /* FALLTHROUGH */
  498. case UART_IIR_RDI:
  499. serial_omap_rdi(up, lsr);
  500. break;
  501. case UART_IIR_RLSI:
  502. serial_omap_rlsi(up, lsr);
  503. break;
  504. case UART_IIR_CTS_RTS_DSR:
  505. /* simply try again */
  506. break;
  507. case UART_IIR_XOFF:
  508. /* FALLTHROUGH */
  509. default:
  510. break;
  511. }
  512. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  513. spin_unlock(&up->port.lock);
  514. tty_flip_buffer_push(&up->port.state->port);
  515. pm_runtime_mark_last_busy(up->dev);
  516. pm_runtime_put_autosuspend(up->dev);
  517. up->port_activity = jiffies;
  518. return ret;
  519. }
  520. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  521. {
  522. struct uart_omap_port *up = to_uart_omap_port(port);
  523. unsigned long flags = 0;
  524. unsigned int ret = 0;
  525. pm_runtime_get_sync(up->dev);
  526. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  527. spin_lock_irqsave(&up->port.lock, flags);
  528. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  529. spin_unlock_irqrestore(&up->port.lock, flags);
  530. pm_runtime_mark_last_busy(up->dev);
  531. pm_runtime_put_autosuspend(up->dev);
  532. return ret;
  533. }
  534. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  535. {
  536. struct uart_omap_port *up = to_uart_omap_port(port);
  537. unsigned int status;
  538. unsigned int ret = 0;
  539. pm_runtime_get_sync(up->dev);
  540. status = check_modem_status(up);
  541. pm_runtime_mark_last_busy(up->dev);
  542. pm_runtime_put_autosuspend(up->dev);
  543. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  544. if (status & UART_MSR_DCD)
  545. ret |= TIOCM_CAR;
  546. if (status & UART_MSR_RI)
  547. ret |= TIOCM_RNG;
  548. if (status & UART_MSR_DSR)
  549. ret |= TIOCM_DSR;
  550. if (status & UART_MSR_CTS)
  551. ret |= TIOCM_CTS;
  552. return ret;
  553. }
  554. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  555. {
  556. struct uart_omap_port *up = to_uart_omap_port(port);
  557. unsigned char mcr = 0, old_mcr;
  558. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  559. if (mctrl & TIOCM_RTS)
  560. mcr |= UART_MCR_RTS;
  561. if (mctrl & TIOCM_DTR)
  562. mcr |= UART_MCR_DTR;
  563. if (mctrl & TIOCM_OUT1)
  564. mcr |= UART_MCR_OUT1;
  565. if (mctrl & TIOCM_OUT2)
  566. mcr |= UART_MCR_OUT2;
  567. if (mctrl & TIOCM_LOOP)
  568. mcr |= UART_MCR_LOOP;
  569. pm_runtime_get_sync(up->dev);
  570. old_mcr = serial_in(up, UART_MCR);
  571. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  572. UART_MCR_DTR | UART_MCR_RTS);
  573. up->mcr = old_mcr | mcr;
  574. serial_out(up, UART_MCR, up->mcr);
  575. pm_runtime_mark_last_busy(up->dev);
  576. pm_runtime_put_autosuspend(up->dev);
  577. if (gpio_is_valid(up->DTR_gpio) &&
  578. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  579. up->DTR_active = !up->DTR_active;
  580. if (gpio_cansleep(up->DTR_gpio))
  581. schedule_work(&up->qos_work);
  582. else
  583. gpio_set_value(up->DTR_gpio,
  584. up->DTR_active != up->DTR_inverted);
  585. }
  586. }
  587. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  588. {
  589. struct uart_omap_port *up = to_uart_omap_port(port);
  590. unsigned long flags = 0;
  591. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  592. pm_runtime_get_sync(up->dev);
  593. spin_lock_irqsave(&up->port.lock, flags);
  594. if (break_state == -1)
  595. up->lcr |= UART_LCR_SBC;
  596. else
  597. up->lcr &= ~UART_LCR_SBC;
  598. serial_out(up, UART_LCR, up->lcr);
  599. spin_unlock_irqrestore(&up->port.lock, flags);
  600. pm_runtime_mark_last_busy(up->dev);
  601. pm_runtime_put_autosuspend(up->dev);
  602. }
  603. static int serial_omap_startup(struct uart_port *port)
  604. {
  605. struct uart_omap_port *up = to_uart_omap_port(port);
  606. unsigned long flags = 0;
  607. int retval;
  608. /*
  609. * Allocate the IRQ
  610. */
  611. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  612. up->name, up);
  613. if (retval)
  614. return retval;
  615. /* Optional wake-up IRQ */
  616. if (up->wakeirq) {
  617. retval = request_irq(up->wakeirq, serial_omap_irq,
  618. up->port.irqflags, up->name, up);
  619. if (retval) {
  620. free_irq(up->port.irq, up);
  621. return retval;
  622. }
  623. disable_irq(up->wakeirq);
  624. }
  625. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  626. pm_runtime_get_sync(up->dev);
  627. /*
  628. * Clear the FIFO buffers and disable them.
  629. * (they will be reenabled in set_termios())
  630. */
  631. serial_omap_clear_fifos(up);
  632. /* For Hardware flow control */
  633. serial_out(up, UART_MCR, UART_MCR_RTS);
  634. /*
  635. * Clear the interrupt registers.
  636. */
  637. (void) serial_in(up, UART_LSR);
  638. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  639. (void) serial_in(up, UART_RX);
  640. (void) serial_in(up, UART_IIR);
  641. (void) serial_in(up, UART_MSR);
  642. /*
  643. * Now, initialize the UART
  644. */
  645. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  646. spin_lock_irqsave(&up->port.lock, flags);
  647. /*
  648. * Most PC uarts need OUT2 raised to enable interrupts.
  649. */
  650. up->port.mctrl |= TIOCM_OUT2;
  651. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  652. spin_unlock_irqrestore(&up->port.lock, flags);
  653. up->msr_saved_flags = 0;
  654. /*
  655. * Finally, enable interrupts. Note: Modem status interrupts
  656. * are set via set_termios(), which will be occurring imminently
  657. * anyway, so we don't enable them here.
  658. */
  659. up->ier = UART_IER_RLSI | UART_IER_RDI;
  660. serial_out(up, UART_IER, up->ier);
  661. /* Enable module level wake up */
  662. up->wer = OMAP_UART_WER_MOD_WKUP;
  663. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  664. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  665. serial_out(up, UART_OMAP_WER, up->wer);
  666. pm_runtime_mark_last_busy(up->dev);
  667. pm_runtime_put_autosuspend(up->dev);
  668. up->port_activity = jiffies;
  669. return 0;
  670. }
  671. static void serial_omap_shutdown(struct uart_port *port)
  672. {
  673. struct uart_omap_port *up = to_uart_omap_port(port);
  674. unsigned long flags = 0;
  675. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  676. pm_runtime_get_sync(up->dev);
  677. /*
  678. * Disable interrupts from this port
  679. */
  680. up->ier = 0;
  681. serial_out(up, UART_IER, 0);
  682. spin_lock_irqsave(&up->port.lock, flags);
  683. up->port.mctrl &= ~TIOCM_OUT2;
  684. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  685. spin_unlock_irqrestore(&up->port.lock, flags);
  686. /*
  687. * Disable break condition and FIFOs
  688. */
  689. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  690. serial_omap_clear_fifos(up);
  691. /*
  692. * Read data port to reset things, and then free the irq
  693. */
  694. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  695. (void) serial_in(up, UART_RX);
  696. pm_runtime_mark_last_busy(up->dev);
  697. pm_runtime_put_autosuspend(up->dev);
  698. free_irq(up->port.irq, up);
  699. if (up->wakeirq)
  700. free_irq(up->wakeirq, up);
  701. }
  702. static void serial_omap_uart_qos_work(struct work_struct *work)
  703. {
  704. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  705. qos_work);
  706. pm_qos_update_request(&up->pm_qos_request, up->latency);
  707. if (gpio_is_valid(up->DTR_gpio))
  708. gpio_set_value_cansleep(up->DTR_gpio,
  709. up->DTR_active != up->DTR_inverted);
  710. }
  711. static void
  712. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  713. struct ktermios *old)
  714. {
  715. struct uart_omap_port *up = to_uart_omap_port(port);
  716. unsigned char cval = 0;
  717. unsigned long flags = 0;
  718. unsigned int baud, quot;
  719. switch (termios->c_cflag & CSIZE) {
  720. case CS5:
  721. cval = UART_LCR_WLEN5;
  722. break;
  723. case CS6:
  724. cval = UART_LCR_WLEN6;
  725. break;
  726. case CS7:
  727. cval = UART_LCR_WLEN7;
  728. break;
  729. default:
  730. case CS8:
  731. cval = UART_LCR_WLEN8;
  732. break;
  733. }
  734. if (termios->c_cflag & CSTOPB)
  735. cval |= UART_LCR_STOP;
  736. if (termios->c_cflag & PARENB)
  737. cval |= UART_LCR_PARITY;
  738. if (!(termios->c_cflag & PARODD))
  739. cval |= UART_LCR_EPAR;
  740. if (termios->c_cflag & CMSPAR)
  741. cval |= UART_LCR_SPAR;
  742. /*
  743. * Ask the core to calculate the divisor for us.
  744. */
  745. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  746. quot = serial_omap_get_divisor(port, baud);
  747. /* calculate wakeup latency constraint */
  748. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  749. up->latency = up->calc_latency;
  750. schedule_work(&up->qos_work);
  751. up->dll = quot & 0xff;
  752. up->dlh = quot >> 8;
  753. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  754. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  755. UART_FCR_ENABLE_FIFO;
  756. /*
  757. * Ok, we're now changing the port state. Do it with
  758. * interrupts disabled.
  759. */
  760. pm_runtime_get_sync(up->dev);
  761. spin_lock_irqsave(&up->port.lock, flags);
  762. /*
  763. * Update the per-port timeout.
  764. */
  765. uart_update_timeout(port, termios->c_cflag, baud);
  766. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  767. if (termios->c_iflag & INPCK)
  768. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  769. if (termios->c_iflag & (BRKINT | PARMRK))
  770. up->port.read_status_mask |= UART_LSR_BI;
  771. /*
  772. * Characters to ignore
  773. */
  774. up->port.ignore_status_mask = 0;
  775. if (termios->c_iflag & IGNPAR)
  776. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  777. if (termios->c_iflag & IGNBRK) {
  778. up->port.ignore_status_mask |= UART_LSR_BI;
  779. /*
  780. * If we're ignoring parity and break indicators,
  781. * ignore overruns too (for real raw support).
  782. */
  783. if (termios->c_iflag & IGNPAR)
  784. up->port.ignore_status_mask |= UART_LSR_OE;
  785. }
  786. /*
  787. * ignore all characters if CREAD is not set
  788. */
  789. if ((termios->c_cflag & CREAD) == 0)
  790. up->port.ignore_status_mask |= UART_LSR_DR;
  791. /*
  792. * Modem status interrupts
  793. */
  794. up->ier &= ~UART_IER_MSI;
  795. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  796. up->ier |= UART_IER_MSI;
  797. serial_out(up, UART_IER, up->ier);
  798. serial_out(up, UART_LCR, cval); /* reset DLAB */
  799. up->lcr = cval;
  800. up->scr = 0;
  801. /* FIFOs and DMA Settings */
  802. /* FCR can be changed only when the
  803. * baud clock is not running
  804. * DLL_REG and DLH_REG set to 0.
  805. */
  806. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  807. serial_out(up, UART_DLL, 0);
  808. serial_out(up, UART_DLM, 0);
  809. serial_out(up, UART_LCR, 0);
  810. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  811. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  812. up->efr &= ~UART_EFR_SCD;
  813. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  814. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  815. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  816. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  817. /* FIFO ENABLE, DMA MODE */
  818. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  819. /*
  820. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  821. * sets Enables the granularity of 1 for TRIGGER RX
  822. * level. Along with setting RX FIFO trigger level
  823. * to 1 (as noted below, 16 characters) and TLR[3:0]
  824. * to zero this will result RX FIFO threshold level
  825. * to 1 character, instead of 16 as noted in comment
  826. * below.
  827. */
  828. /* Set receive FIFO threshold to 16 characters and
  829. * transmit FIFO threshold to 32 spaces
  830. */
  831. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  832. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  833. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  834. UART_FCR_ENABLE_FIFO;
  835. serial_out(up, UART_FCR, up->fcr);
  836. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  837. serial_out(up, UART_OMAP_SCR, up->scr);
  838. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  839. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  840. serial_out(up, UART_MCR, up->mcr);
  841. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  842. serial_out(up, UART_EFR, up->efr);
  843. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  844. /* Protocol, Baud Rate, and Interrupt Settings */
  845. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  846. serial_omap_mdr1_errataset(up, up->mdr1);
  847. else
  848. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  849. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  850. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  851. serial_out(up, UART_LCR, 0);
  852. serial_out(up, UART_IER, 0);
  853. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  854. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  855. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  856. serial_out(up, UART_LCR, 0);
  857. serial_out(up, UART_IER, up->ier);
  858. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  859. serial_out(up, UART_EFR, up->efr);
  860. serial_out(up, UART_LCR, cval);
  861. if (!serial_omap_baud_is_mode16(port, baud))
  862. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  863. else
  864. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  865. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  866. serial_omap_mdr1_errataset(up, up->mdr1);
  867. else
  868. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  869. /* Configure flow control */
  870. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  871. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  872. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  873. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  874. /* Enable access to TCR/TLR */
  875. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  876. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  877. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  878. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  879. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  880. /* Enable AUTORTS and AUTOCTS */
  881. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  882. /* Ensure MCR RTS is asserted */
  883. up->mcr |= UART_MCR_RTS;
  884. } else {
  885. /* Disable AUTORTS and AUTOCTS */
  886. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  887. }
  888. if (up->port.flags & UPF_SOFT_FLOW) {
  889. /* clear SW control mode bits */
  890. up->efr &= OMAP_UART_SW_CLR;
  891. /*
  892. * IXON Flag:
  893. * Enable XON/XOFF flow control on input.
  894. * Receiver compares XON1, XOFF1.
  895. */
  896. if (termios->c_iflag & IXON)
  897. up->efr |= OMAP_UART_SW_RX;
  898. /*
  899. * IXOFF Flag:
  900. * Enable XON/XOFF flow control on output.
  901. * Transmit XON1, XOFF1
  902. */
  903. if (termios->c_iflag & IXOFF)
  904. up->efr |= OMAP_UART_SW_TX;
  905. /*
  906. * IXANY Flag:
  907. * Enable any character to restart output.
  908. * Operation resumes after receiving any
  909. * character after recognition of the XOFF character
  910. */
  911. if (termios->c_iflag & IXANY)
  912. up->mcr |= UART_MCR_XONANY;
  913. else
  914. up->mcr &= ~UART_MCR_XONANY;
  915. }
  916. serial_out(up, UART_MCR, up->mcr);
  917. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  918. serial_out(up, UART_EFR, up->efr);
  919. serial_out(up, UART_LCR, up->lcr);
  920. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  921. spin_unlock_irqrestore(&up->port.lock, flags);
  922. pm_runtime_mark_last_busy(up->dev);
  923. pm_runtime_put_autosuspend(up->dev);
  924. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  925. }
  926. static void
  927. serial_omap_pm(struct uart_port *port, unsigned int state,
  928. unsigned int oldstate)
  929. {
  930. struct uart_omap_port *up = to_uart_omap_port(port);
  931. unsigned char efr;
  932. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  933. pm_runtime_get_sync(up->dev);
  934. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  935. efr = serial_in(up, UART_EFR);
  936. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  937. serial_out(up, UART_LCR, 0);
  938. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  939. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  940. serial_out(up, UART_EFR, efr);
  941. serial_out(up, UART_LCR, 0);
  942. if (!device_may_wakeup(up->dev)) {
  943. if (!state)
  944. pm_runtime_forbid(up->dev);
  945. else
  946. pm_runtime_allow(up->dev);
  947. }
  948. pm_runtime_mark_last_busy(up->dev);
  949. pm_runtime_put_autosuspend(up->dev);
  950. }
  951. static void serial_omap_release_port(struct uart_port *port)
  952. {
  953. dev_dbg(port->dev, "serial_omap_release_port+\n");
  954. }
  955. static int serial_omap_request_port(struct uart_port *port)
  956. {
  957. dev_dbg(port->dev, "serial_omap_request_port+\n");
  958. return 0;
  959. }
  960. static void serial_omap_config_port(struct uart_port *port, int flags)
  961. {
  962. struct uart_omap_port *up = to_uart_omap_port(port);
  963. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  964. up->port.line);
  965. up->port.type = PORT_OMAP;
  966. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  967. }
  968. static int
  969. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  970. {
  971. /* we don't want the core code to modify any port params */
  972. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  973. return -EINVAL;
  974. }
  975. static const char *
  976. serial_omap_type(struct uart_port *port)
  977. {
  978. struct uart_omap_port *up = to_uart_omap_port(port);
  979. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  980. return up->name;
  981. }
  982. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  983. static inline void wait_for_xmitr(struct uart_omap_port *up)
  984. {
  985. unsigned int status, tmout = 10000;
  986. /* Wait up to 10ms for the character(s) to be sent. */
  987. do {
  988. status = serial_in(up, UART_LSR);
  989. if (status & UART_LSR_BI)
  990. up->lsr_break_flag = UART_LSR_BI;
  991. if (--tmout == 0)
  992. break;
  993. udelay(1);
  994. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  995. /* Wait up to 1s for flow control if necessary */
  996. if (up->port.flags & UPF_CONS_FLOW) {
  997. tmout = 1000000;
  998. for (tmout = 1000000; tmout; tmout--) {
  999. unsigned int msr = serial_in(up, UART_MSR);
  1000. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  1001. if (msr & UART_MSR_CTS)
  1002. break;
  1003. udelay(1);
  1004. }
  1005. }
  1006. }
  1007. #ifdef CONFIG_CONSOLE_POLL
  1008. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  1009. {
  1010. struct uart_omap_port *up = to_uart_omap_port(port);
  1011. pm_runtime_get_sync(up->dev);
  1012. wait_for_xmitr(up);
  1013. serial_out(up, UART_TX, ch);
  1014. pm_runtime_mark_last_busy(up->dev);
  1015. pm_runtime_put_autosuspend(up->dev);
  1016. }
  1017. static int serial_omap_poll_get_char(struct uart_port *port)
  1018. {
  1019. struct uart_omap_port *up = to_uart_omap_port(port);
  1020. unsigned int status;
  1021. pm_runtime_get_sync(up->dev);
  1022. status = serial_in(up, UART_LSR);
  1023. if (!(status & UART_LSR_DR)) {
  1024. status = NO_POLL_CHAR;
  1025. goto out;
  1026. }
  1027. status = serial_in(up, UART_RX);
  1028. out:
  1029. pm_runtime_mark_last_busy(up->dev);
  1030. pm_runtime_put_autosuspend(up->dev);
  1031. return status;
  1032. }
  1033. #endif /* CONFIG_CONSOLE_POLL */
  1034. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1035. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1036. static struct uart_driver serial_omap_reg;
  1037. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1038. {
  1039. struct uart_omap_port *up = to_uart_omap_port(port);
  1040. wait_for_xmitr(up);
  1041. serial_out(up, UART_TX, ch);
  1042. }
  1043. static void
  1044. serial_omap_console_write(struct console *co, const char *s,
  1045. unsigned int count)
  1046. {
  1047. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1048. unsigned long flags;
  1049. unsigned int ier;
  1050. int locked = 1;
  1051. pm_runtime_get_sync(up->dev);
  1052. local_irq_save(flags);
  1053. if (up->port.sysrq)
  1054. locked = 0;
  1055. else if (oops_in_progress)
  1056. locked = spin_trylock(&up->port.lock);
  1057. else
  1058. spin_lock(&up->port.lock);
  1059. /*
  1060. * First save the IER then disable the interrupts
  1061. */
  1062. ier = serial_in(up, UART_IER);
  1063. serial_out(up, UART_IER, 0);
  1064. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1065. /*
  1066. * Finally, wait for transmitter to become empty
  1067. * and restore the IER
  1068. */
  1069. wait_for_xmitr(up);
  1070. serial_out(up, UART_IER, ier);
  1071. /*
  1072. * The receive handling will happen properly because the
  1073. * receive ready bit will still be set; it is not cleared
  1074. * on read. However, modem control will not, we must
  1075. * call it if we have saved something in the saved flags
  1076. * while processing with interrupts off.
  1077. */
  1078. if (up->msr_saved_flags)
  1079. check_modem_status(up);
  1080. pm_runtime_mark_last_busy(up->dev);
  1081. pm_runtime_put_autosuspend(up->dev);
  1082. if (locked)
  1083. spin_unlock(&up->port.lock);
  1084. local_irq_restore(flags);
  1085. }
  1086. static int __init
  1087. serial_omap_console_setup(struct console *co, char *options)
  1088. {
  1089. struct uart_omap_port *up;
  1090. int baud = 115200;
  1091. int bits = 8;
  1092. int parity = 'n';
  1093. int flow = 'n';
  1094. if (serial_omap_console_ports[co->index] == NULL)
  1095. return -ENODEV;
  1096. up = serial_omap_console_ports[co->index];
  1097. if (options)
  1098. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1099. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1100. }
  1101. static struct console serial_omap_console = {
  1102. .name = OMAP_SERIAL_NAME,
  1103. .write = serial_omap_console_write,
  1104. .device = uart_console_device,
  1105. .setup = serial_omap_console_setup,
  1106. .flags = CON_PRINTBUFFER,
  1107. .index = -1,
  1108. .data = &serial_omap_reg,
  1109. };
  1110. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1111. {
  1112. serial_omap_console_ports[up->port.line] = up;
  1113. }
  1114. #define OMAP_CONSOLE (&serial_omap_console)
  1115. #else
  1116. #define OMAP_CONSOLE NULL
  1117. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1118. {}
  1119. #endif
  1120. /* Enable or disable the rs485 support */
  1121. static void
  1122. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1123. {
  1124. struct uart_omap_port *up = to_uart_omap_port(port);
  1125. unsigned long flags;
  1126. unsigned int mode;
  1127. int val;
  1128. pm_runtime_get_sync(up->dev);
  1129. spin_lock_irqsave(&up->port.lock, flags);
  1130. /* Disable interrupts from this port */
  1131. mode = up->ier;
  1132. up->ier = 0;
  1133. serial_out(up, UART_IER, 0);
  1134. /* store new config */
  1135. up->rs485 = *rs485conf;
  1136. /*
  1137. * Just as a precaution, only allow rs485
  1138. * to be enabled if the gpio pin is valid
  1139. */
  1140. if (gpio_is_valid(up->rts_gpio)) {
  1141. /* enable / disable rts */
  1142. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1143. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1144. val = (up->rs485.flags & val) ? 1 : 0;
  1145. gpio_set_value(up->rts_gpio, val);
  1146. } else
  1147. up->rs485.flags &= ~SER_RS485_ENABLED;
  1148. /* Enable interrupts */
  1149. up->ier = mode;
  1150. serial_out(up, UART_IER, up->ier);
  1151. /* If RS-485 is disabled, make sure the THR interrupt is fired when
  1152. * TX FIFO is below the trigger level.
  1153. */
  1154. if (!(up->rs485.flags & SER_RS485_ENABLED) &&
  1155. (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
  1156. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  1157. serial_out(up, UART_OMAP_SCR, up->scr);
  1158. }
  1159. spin_unlock_irqrestore(&up->port.lock, flags);
  1160. pm_runtime_mark_last_busy(up->dev);
  1161. pm_runtime_put_autosuspend(up->dev);
  1162. }
  1163. static int
  1164. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1165. {
  1166. struct serial_rs485 rs485conf;
  1167. switch (cmd) {
  1168. case TIOCSRS485:
  1169. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1170. sizeof(rs485conf)))
  1171. return -EFAULT;
  1172. serial_omap_config_rs485(port, &rs485conf);
  1173. break;
  1174. case TIOCGRS485:
  1175. if (copy_to_user((struct serial_rs485 *) arg,
  1176. &(to_uart_omap_port(port)->rs485),
  1177. sizeof(rs485conf)))
  1178. return -EFAULT;
  1179. break;
  1180. default:
  1181. return -ENOIOCTLCMD;
  1182. }
  1183. return 0;
  1184. }
  1185. static struct uart_ops serial_omap_pops = {
  1186. .tx_empty = serial_omap_tx_empty,
  1187. .set_mctrl = serial_omap_set_mctrl,
  1188. .get_mctrl = serial_omap_get_mctrl,
  1189. .stop_tx = serial_omap_stop_tx,
  1190. .start_tx = serial_omap_start_tx,
  1191. .throttle = serial_omap_throttle,
  1192. .unthrottle = serial_omap_unthrottle,
  1193. .stop_rx = serial_omap_stop_rx,
  1194. .enable_ms = serial_omap_enable_ms,
  1195. .break_ctl = serial_omap_break_ctl,
  1196. .startup = serial_omap_startup,
  1197. .shutdown = serial_omap_shutdown,
  1198. .set_termios = serial_omap_set_termios,
  1199. .pm = serial_omap_pm,
  1200. .type = serial_omap_type,
  1201. .release_port = serial_omap_release_port,
  1202. .request_port = serial_omap_request_port,
  1203. .config_port = serial_omap_config_port,
  1204. .verify_port = serial_omap_verify_port,
  1205. .ioctl = serial_omap_ioctl,
  1206. #ifdef CONFIG_CONSOLE_POLL
  1207. .poll_put_char = serial_omap_poll_put_char,
  1208. .poll_get_char = serial_omap_poll_get_char,
  1209. #endif
  1210. };
  1211. static struct uart_driver serial_omap_reg = {
  1212. .owner = THIS_MODULE,
  1213. .driver_name = "OMAP-SERIAL",
  1214. .dev_name = OMAP_SERIAL_NAME,
  1215. .nr = OMAP_MAX_HSUART_PORTS,
  1216. .cons = OMAP_CONSOLE,
  1217. };
  1218. #ifdef CONFIG_PM_SLEEP
  1219. static int serial_omap_prepare(struct device *dev)
  1220. {
  1221. struct uart_omap_port *up = dev_get_drvdata(dev);
  1222. up->is_suspending = true;
  1223. return 0;
  1224. }
  1225. static void serial_omap_complete(struct device *dev)
  1226. {
  1227. struct uart_omap_port *up = dev_get_drvdata(dev);
  1228. up->is_suspending = false;
  1229. }
  1230. static int serial_omap_suspend(struct device *dev)
  1231. {
  1232. struct uart_omap_port *up = dev_get_drvdata(dev);
  1233. uart_suspend_port(&serial_omap_reg, &up->port);
  1234. flush_work(&up->qos_work);
  1235. return 0;
  1236. }
  1237. static int serial_omap_resume(struct device *dev)
  1238. {
  1239. struct uart_omap_port *up = dev_get_drvdata(dev);
  1240. uart_resume_port(&serial_omap_reg, &up->port);
  1241. return 0;
  1242. }
  1243. #else
  1244. #define serial_omap_prepare NULL
  1245. #define serial_omap_complete NULL
  1246. #endif /* CONFIG_PM_SLEEP */
  1247. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1248. {
  1249. u32 mvr, scheme;
  1250. u16 revision, major, minor;
  1251. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1252. /* Check revision register scheme */
  1253. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1254. switch (scheme) {
  1255. case 0: /* Legacy Scheme: OMAP2/3 */
  1256. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1257. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1258. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1259. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1260. break;
  1261. case 1:
  1262. /* New Scheme: OMAP4+ */
  1263. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1264. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1265. OMAP_UART_MVR_MAJ_SHIFT;
  1266. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1267. break;
  1268. default:
  1269. dev_warn(up->dev,
  1270. "Unknown %s revision, defaulting to highest\n",
  1271. up->name);
  1272. /* highest possible revision */
  1273. major = 0xff;
  1274. minor = 0xff;
  1275. }
  1276. /* normalize revision for the driver */
  1277. revision = UART_BUILD_REVISION(major, minor);
  1278. switch (revision) {
  1279. case OMAP_UART_REV_46:
  1280. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1281. UART_ERRATA_i291_DMA_FORCEIDLE);
  1282. break;
  1283. case OMAP_UART_REV_52:
  1284. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1285. UART_ERRATA_i291_DMA_FORCEIDLE);
  1286. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1287. break;
  1288. case OMAP_UART_REV_63:
  1289. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1290. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1291. break;
  1292. default:
  1293. break;
  1294. }
  1295. }
  1296. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1297. {
  1298. struct omap_uart_port_info *omap_up_info;
  1299. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1300. if (!omap_up_info)
  1301. return NULL; /* out of memory */
  1302. of_property_read_u32(dev->of_node, "clock-frequency",
  1303. &omap_up_info->uartclk);
  1304. return omap_up_info;
  1305. }
  1306. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1307. struct device_node *np)
  1308. {
  1309. struct serial_rs485 *rs485conf = &up->rs485;
  1310. u32 rs485_delay[2];
  1311. enum of_gpio_flags flags;
  1312. int ret;
  1313. rs485conf->flags = 0;
  1314. up->rts_gpio = -EINVAL;
  1315. if (!np)
  1316. return 0;
  1317. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1318. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1319. else
  1320. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1321. /* check for tx enable gpio */
  1322. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1323. if (gpio_is_valid(up->rts_gpio)) {
  1324. ret = gpio_request(up->rts_gpio, "omap-serial");
  1325. if (ret < 0)
  1326. return ret;
  1327. ret = gpio_direction_output(up->rts_gpio,
  1328. flags & SER_RS485_RTS_AFTER_SEND);
  1329. if (ret < 0)
  1330. return ret;
  1331. } else if (up->rts_gpio == -EPROBE_DEFER) {
  1332. return -EPROBE_DEFER;
  1333. } else {
  1334. up->rts_gpio = -EINVAL;
  1335. }
  1336. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1337. rs485_delay, 2) == 0) {
  1338. rs485conf->delay_rts_before_send = rs485_delay[0];
  1339. rs485conf->delay_rts_after_send = rs485_delay[1];
  1340. }
  1341. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1342. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1343. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1344. rs485conf->flags |= SER_RS485_ENABLED;
  1345. return 0;
  1346. }
  1347. static int serial_omap_probe(struct platform_device *pdev)
  1348. {
  1349. struct uart_omap_port *up;
  1350. struct resource *mem, *irq;
  1351. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1352. int ret, uartirq = 0, wakeirq = 0;
  1353. /* The optional wakeirq may be specified in the board dts file */
  1354. if (pdev->dev.of_node) {
  1355. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1356. if (!uartirq)
  1357. return -EPROBE_DEFER;
  1358. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1359. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1360. pdev->dev.platform_data = omap_up_info;
  1361. } else {
  1362. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1363. if (!irq) {
  1364. dev_err(&pdev->dev, "no irq resource?\n");
  1365. return -ENODEV;
  1366. }
  1367. uartirq = irq->start;
  1368. }
  1369. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1370. if (!mem) {
  1371. dev_err(&pdev->dev, "no mem resource?\n");
  1372. return -ENODEV;
  1373. }
  1374. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1375. pdev->dev.driver->name)) {
  1376. dev_err(&pdev->dev, "memory region already claimed\n");
  1377. return -EBUSY;
  1378. }
  1379. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1380. omap_up_info->DTR_present) {
  1381. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1382. if (ret < 0)
  1383. return ret;
  1384. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1385. omap_up_info->DTR_inverted);
  1386. if (ret < 0)
  1387. return ret;
  1388. }
  1389. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1390. if (!up)
  1391. return -ENOMEM;
  1392. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1393. omap_up_info->DTR_present) {
  1394. up->DTR_gpio = omap_up_info->DTR_gpio;
  1395. up->DTR_inverted = omap_up_info->DTR_inverted;
  1396. } else
  1397. up->DTR_gpio = -EINVAL;
  1398. up->DTR_active = 0;
  1399. up->dev = &pdev->dev;
  1400. up->port.dev = &pdev->dev;
  1401. up->port.type = PORT_OMAP;
  1402. up->port.iotype = UPIO_MEM;
  1403. up->port.irq = uartirq;
  1404. up->wakeirq = wakeirq;
  1405. if (!up->wakeirq)
  1406. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  1407. up->port.line);
  1408. up->port.regshift = 2;
  1409. up->port.fifosize = 64;
  1410. up->port.ops = &serial_omap_pops;
  1411. if (pdev->dev.of_node)
  1412. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1413. else
  1414. up->port.line = pdev->id;
  1415. if (up->port.line < 0) {
  1416. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1417. up->port.line);
  1418. ret = -ENODEV;
  1419. goto err_port_line;
  1420. }
  1421. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1422. if (ret < 0)
  1423. goto err_rs485;
  1424. sprintf(up->name, "OMAP UART%d", up->port.line);
  1425. up->port.mapbase = mem->start;
  1426. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1427. resource_size(mem));
  1428. if (!up->port.membase) {
  1429. dev_err(&pdev->dev, "can't ioremap UART\n");
  1430. ret = -ENOMEM;
  1431. goto err_ioremap;
  1432. }
  1433. up->port.flags = omap_up_info->flags;
  1434. up->port.uartclk = omap_up_info->uartclk;
  1435. if (!up->port.uartclk) {
  1436. up->port.uartclk = DEFAULT_CLK_SPEED;
  1437. dev_warn(&pdev->dev,
  1438. "No clock speed specified: using default: %d\n",
  1439. DEFAULT_CLK_SPEED);
  1440. }
  1441. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1442. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1443. pm_qos_add_request(&up->pm_qos_request,
  1444. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1445. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1446. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1447. platform_set_drvdata(pdev, up);
  1448. if (omap_up_info->autosuspend_timeout == 0)
  1449. omap_up_info->autosuspend_timeout = -1;
  1450. device_init_wakeup(up->dev, true);
  1451. pm_runtime_use_autosuspend(&pdev->dev);
  1452. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1453. omap_up_info->autosuspend_timeout);
  1454. pm_runtime_irq_safe(&pdev->dev);
  1455. pm_runtime_enable(&pdev->dev);
  1456. pm_runtime_get_sync(&pdev->dev);
  1457. omap_serial_fill_features_erratas(up);
  1458. ui[up->port.line] = up;
  1459. serial_omap_add_console_port(up);
  1460. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1461. if (ret != 0)
  1462. goto err_add_port;
  1463. pm_runtime_mark_last_busy(up->dev);
  1464. pm_runtime_put_autosuspend(up->dev);
  1465. return 0;
  1466. err_add_port:
  1467. pm_runtime_put(&pdev->dev);
  1468. pm_runtime_disable(&pdev->dev);
  1469. err_ioremap:
  1470. err_rs485:
  1471. err_port_line:
  1472. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1473. pdev->id, __func__, ret);
  1474. return ret;
  1475. }
  1476. static int serial_omap_remove(struct platform_device *dev)
  1477. {
  1478. struct uart_omap_port *up = platform_get_drvdata(dev);
  1479. pm_runtime_put_sync(up->dev);
  1480. pm_runtime_disable(up->dev);
  1481. uart_remove_one_port(&serial_omap_reg, &up->port);
  1482. pm_qos_remove_request(&up->pm_qos_request);
  1483. return 0;
  1484. }
  1485. /*
  1486. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1487. * The access to uart register after MDR1 Access
  1488. * causes UART to corrupt data.
  1489. *
  1490. * Need a delay =
  1491. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1492. * give 10 times as much
  1493. */
  1494. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1495. {
  1496. u8 timeout = 255;
  1497. serial_out(up, UART_OMAP_MDR1, mdr1);
  1498. udelay(2);
  1499. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1500. UART_FCR_CLEAR_RCVR);
  1501. /*
  1502. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1503. * TX_FIFO_E bit is 1.
  1504. */
  1505. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1506. (UART_LSR_THRE | UART_LSR_DR))) {
  1507. timeout--;
  1508. if (!timeout) {
  1509. /* Should *never* happen. we warn and carry on */
  1510. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1511. serial_in(up, UART_LSR));
  1512. break;
  1513. }
  1514. udelay(1);
  1515. }
  1516. }
  1517. #ifdef CONFIG_PM_RUNTIME
  1518. static void serial_omap_restore_context(struct uart_omap_port *up)
  1519. {
  1520. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1521. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1522. else
  1523. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1524. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1525. serial_out(up, UART_EFR, UART_EFR_ECB);
  1526. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1527. serial_out(up, UART_IER, 0x0);
  1528. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1529. serial_out(up, UART_DLL, up->dll);
  1530. serial_out(up, UART_DLM, up->dlh);
  1531. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1532. serial_out(up, UART_IER, up->ier);
  1533. serial_out(up, UART_FCR, up->fcr);
  1534. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1535. serial_out(up, UART_MCR, up->mcr);
  1536. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1537. serial_out(up, UART_OMAP_SCR, up->scr);
  1538. serial_out(up, UART_EFR, up->efr);
  1539. serial_out(up, UART_LCR, up->lcr);
  1540. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1541. serial_omap_mdr1_errataset(up, up->mdr1);
  1542. else
  1543. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1544. serial_out(up, UART_OMAP_WER, up->wer);
  1545. }
  1546. static int serial_omap_runtime_suspend(struct device *dev)
  1547. {
  1548. struct uart_omap_port *up = dev_get_drvdata(dev);
  1549. if (!up)
  1550. return -EINVAL;
  1551. /*
  1552. * When using 'no_console_suspend', the console UART must not be
  1553. * suspended. Since driver suspend is managed by runtime suspend,
  1554. * preventing runtime suspend (by returning error) will keep device
  1555. * active during suspend.
  1556. */
  1557. if (up->is_suspending && !console_suspend_enabled &&
  1558. uart_console(&up->port))
  1559. return -EBUSY;
  1560. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1561. if (device_may_wakeup(dev)) {
  1562. if (!up->wakeups_enabled) {
  1563. serial_omap_enable_wakeup(up, true);
  1564. up->wakeups_enabled = true;
  1565. }
  1566. } else {
  1567. if (up->wakeups_enabled) {
  1568. serial_omap_enable_wakeup(up, false);
  1569. up->wakeups_enabled = false;
  1570. }
  1571. }
  1572. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1573. schedule_work(&up->qos_work);
  1574. return 0;
  1575. }
  1576. static int serial_omap_runtime_resume(struct device *dev)
  1577. {
  1578. struct uart_omap_port *up = dev_get_drvdata(dev);
  1579. int loss_cnt = serial_omap_get_context_loss_count(up);
  1580. if (loss_cnt < 0) {
  1581. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1582. loss_cnt);
  1583. serial_omap_restore_context(up);
  1584. } else if (up->context_loss_cnt != loss_cnt) {
  1585. serial_omap_restore_context(up);
  1586. }
  1587. up->latency = up->calc_latency;
  1588. schedule_work(&up->qos_work);
  1589. return 0;
  1590. }
  1591. #endif
  1592. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1593. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1594. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1595. serial_omap_runtime_resume, NULL)
  1596. .prepare = serial_omap_prepare,
  1597. .complete = serial_omap_complete,
  1598. };
  1599. #if defined(CONFIG_OF)
  1600. static const struct of_device_id omap_serial_of_match[] = {
  1601. { .compatible = "ti,omap2-uart" },
  1602. { .compatible = "ti,omap3-uart" },
  1603. { .compatible = "ti,omap4-uart" },
  1604. {},
  1605. };
  1606. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1607. #endif
  1608. static struct platform_driver serial_omap_driver = {
  1609. .probe = serial_omap_probe,
  1610. .remove = serial_omap_remove,
  1611. .driver = {
  1612. .name = DRIVER_NAME,
  1613. .pm = &serial_omap_dev_pm_ops,
  1614. .of_match_table = of_match_ptr(omap_serial_of_match),
  1615. },
  1616. };
  1617. static int __init serial_omap_init(void)
  1618. {
  1619. int ret;
  1620. ret = uart_register_driver(&serial_omap_reg);
  1621. if (ret != 0)
  1622. return ret;
  1623. ret = platform_driver_register(&serial_omap_driver);
  1624. if (ret != 0)
  1625. uart_unregister_driver(&serial_omap_reg);
  1626. return ret;
  1627. }
  1628. static void __exit serial_omap_exit(void)
  1629. {
  1630. platform_driver_unregister(&serial_omap_driver);
  1631. uart_unregister_driver(&serial_omap_reg);
  1632. }
  1633. module_init(serial_omap_init);
  1634. module_exit(serial_omap_exit);
  1635. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1636. MODULE_LICENSE("GPL");
  1637. MODULE_AUTHOR("Texas Instruments Inc");