8250_pci.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*probe)(struct pci_dev *dev);
  39. int (*init)(struct pci_dev *dev);
  40. int (*setup)(struct serial_private *,
  41. const struct pciserial_board *,
  42. struct uart_8250_port *, int);
  43. void (*exit)(struct pci_dev *dev);
  44. };
  45. #define PCI_NUM_BAR_RESOURCES 6
  46. struct serial_private {
  47. struct pci_dev *dev;
  48. unsigned int nr;
  49. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  50. struct pci_serial_quirk *quirk;
  51. int line[0];
  52. };
  53. static int pci_default_setup(struct serial_private*,
  54. const struct pciserial_board*, struct uart_8250_port *, int);
  55. static void moan_device(const char *str, struct pci_dev *dev)
  56. {
  57. dev_err(&dev->dev,
  58. "%s: %s\n"
  59. "Please send the output of lspci -vv, this\n"
  60. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  61. "manufacturer and name of serial board or\n"
  62. "modem board to rmk+serial@arm.linux.org.uk.\n",
  63. pci_name(dev), str, dev->vendor, dev->device,
  64. dev->subsystem_vendor, dev->subsystem_device);
  65. }
  66. static int
  67. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  68. int bar, int offset, int regshift)
  69. {
  70. struct pci_dev *dev = priv->dev;
  71. unsigned long base, len;
  72. if (bar >= PCI_NUM_BAR_RESOURCES)
  73. return -EINVAL;
  74. base = pci_resource_start(dev, bar);
  75. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  76. len = pci_resource_len(dev, bar);
  77. if (!priv->remapped_bar[bar])
  78. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  79. if (!priv->remapped_bar[bar])
  80. return -ENOMEM;
  81. port->port.iotype = UPIO_MEM;
  82. port->port.iobase = 0;
  83. port->port.mapbase = base + offset;
  84. port->port.membase = priv->remapped_bar[bar] + offset;
  85. port->port.regshift = regshift;
  86. } else {
  87. port->port.iotype = UPIO_PORT;
  88. port->port.iobase = base + offset;
  89. port->port.mapbase = 0;
  90. port->port.membase = NULL;
  91. port->port.regshift = 0;
  92. }
  93. return 0;
  94. }
  95. /*
  96. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  97. */
  98. static int addidata_apci7800_setup(struct serial_private *priv,
  99. const struct pciserial_board *board,
  100. struct uart_8250_port *port, int idx)
  101. {
  102. unsigned int bar = 0, offset = board->first_offset;
  103. bar = FL_GET_BASE(board->flags);
  104. if (idx < 2) {
  105. offset += idx * board->uart_offset;
  106. } else if ((idx >= 2) && (idx < 4)) {
  107. bar += 1;
  108. offset += ((idx - 2) * board->uart_offset);
  109. } else if ((idx >= 4) && (idx < 6)) {
  110. bar += 2;
  111. offset += ((idx - 4) * board->uart_offset);
  112. } else if (idx >= 6) {
  113. bar += 3;
  114. offset += ((idx - 6) * board->uart_offset);
  115. }
  116. return setup_port(priv, port, bar, offset, board->reg_shift);
  117. }
  118. /*
  119. * AFAVLAB uses a different mixture of BARs and offsets
  120. * Not that ugly ;) -- HW
  121. */
  122. static int
  123. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  124. struct uart_8250_port *port, int idx)
  125. {
  126. unsigned int bar, offset = board->first_offset;
  127. bar = FL_GET_BASE(board->flags);
  128. if (idx < 4)
  129. bar += idx;
  130. else {
  131. bar = 4;
  132. offset += (idx - 4) * board->uart_offset;
  133. }
  134. return setup_port(priv, port, bar, offset, board->reg_shift);
  135. }
  136. /*
  137. * HP's Remote Management Console. The Diva chip came in several
  138. * different versions. N-class, L2000 and A500 have two Diva chips, each
  139. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  140. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  141. * one Diva chip, but it has been expanded to 5 UARTs.
  142. */
  143. static int pci_hp_diva_init(struct pci_dev *dev)
  144. {
  145. int rc = 0;
  146. switch (dev->subsystem_device) {
  147. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  148. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  149. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  150. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  151. rc = 3;
  152. break;
  153. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  154. rc = 2;
  155. break;
  156. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  157. rc = 4;
  158. break;
  159. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  160. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  161. rc = 1;
  162. break;
  163. }
  164. return rc;
  165. }
  166. /*
  167. * HP's Diva chip puts the 4th/5th serial port further out, and
  168. * some serial ports are supposed to be hidden on certain models.
  169. */
  170. static int
  171. pci_hp_diva_setup(struct serial_private *priv,
  172. const struct pciserial_board *board,
  173. struct uart_8250_port *port, int idx)
  174. {
  175. unsigned int offset = board->first_offset;
  176. unsigned int bar = FL_GET_BASE(board->flags);
  177. switch (priv->dev->subsystem_device) {
  178. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  179. if (idx == 3)
  180. idx++;
  181. break;
  182. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  183. if (idx > 0)
  184. idx++;
  185. if (idx > 2)
  186. idx++;
  187. break;
  188. }
  189. if (idx > 2)
  190. offset = 0x18;
  191. offset += idx * board->uart_offset;
  192. return setup_port(priv, port, bar, offset, board->reg_shift);
  193. }
  194. /*
  195. * Added for EKF Intel i960 serial boards
  196. */
  197. static int pci_inteli960ni_init(struct pci_dev *dev)
  198. {
  199. unsigned long oldval;
  200. if (!(dev->subsystem_device & 0x1000))
  201. return -ENODEV;
  202. /* is firmware started? */
  203. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  204. if (oldval == 0x00001000L) { /* RESET value */
  205. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  206. return -ENODEV;
  207. }
  208. return 0;
  209. }
  210. /*
  211. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  212. * that the card interrupt be explicitly enabled or disabled. This
  213. * seems to be mainly needed on card using the PLX which also use I/O
  214. * mapped memory.
  215. */
  216. static int pci_plx9050_init(struct pci_dev *dev)
  217. {
  218. u8 irq_config;
  219. void __iomem *p;
  220. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  221. moan_device("no memory in bar 0", dev);
  222. return 0;
  223. }
  224. irq_config = 0x41;
  225. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  226. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  227. irq_config = 0x43;
  228. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  229. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  230. /*
  231. * As the megawolf cards have the int pins active
  232. * high, and have 2 UART chips, both ints must be
  233. * enabled on the 9050. Also, the UARTS are set in
  234. * 16450 mode by default, so we have to enable the
  235. * 16C950 'enhanced' mode so that we can use the
  236. * deep FIFOs
  237. */
  238. irq_config = 0x5b;
  239. /*
  240. * enable/disable interrupts
  241. */
  242. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  243. if (p == NULL)
  244. return -ENOMEM;
  245. writel(irq_config, p + 0x4c);
  246. /*
  247. * Read the register back to ensure that it took effect.
  248. */
  249. readl(p + 0x4c);
  250. iounmap(p);
  251. return 0;
  252. }
  253. static void pci_plx9050_exit(struct pci_dev *dev)
  254. {
  255. u8 __iomem *p;
  256. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  257. return;
  258. /*
  259. * disable interrupts
  260. */
  261. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  262. if (p != NULL) {
  263. writel(0, p + 0x4c);
  264. /*
  265. * Read the register back to ensure that it took effect.
  266. */
  267. readl(p + 0x4c);
  268. iounmap(p);
  269. }
  270. }
  271. #define NI8420_INT_ENABLE_REG 0x38
  272. #define NI8420_INT_ENABLE_BIT 0x2000
  273. static void pci_ni8420_exit(struct pci_dev *dev)
  274. {
  275. void __iomem *p;
  276. unsigned long base, len;
  277. unsigned int bar = 0;
  278. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  279. moan_device("no memory in bar", dev);
  280. return;
  281. }
  282. base = pci_resource_start(dev, bar);
  283. len = pci_resource_len(dev, bar);
  284. p = ioremap_nocache(base, len);
  285. if (p == NULL)
  286. return;
  287. /* Disable the CPU Interrupt */
  288. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  289. p + NI8420_INT_ENABLE_REG);
  290. iounmap(p);
  291. }
  292. /* MITE registers */
  293. #define MITE_IOWBSR1 0xc4
  294. #define MITE_IOWCR1 0xf4
  295. #define MITE_LCIMR1 0x08
  296. #define MITE_LCIMR2 0x10
  297. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  298. static void pci_ni8430_exit(struct pci_dev *dev)
  299. {
  300. void __iomem *p;
  301. unsigned long base, len;
  302. unsigned int bar = 0;
  303. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  304. moan_device("no memory in bar", dev);
  305. return;
  306. }
  307. base = pci_resource_start(dev, bar);
  308. len = pci_resource_len(dev, bar);
  309. p = ioremap_nocache(base, len);
  310. if (p == NULL)
  311. return;
  312. /* Disable the CPU Interrupt */
  313. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  314. iounmap(p);
  315. }
  316. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  317. static int
  318. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  319. struct uart_8250_port *port, int idx)
  320. {
  321. unsigned int bar, offset = board->first_offset;
  322. bar = 0;
  323. if (idx < 4) {
  324. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  325. offset += idx * board->uart_offset;
  326. } else if (idx < 8) {
  327. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  328. offset += idx * board->uart_offset + 0xC00;
  329. } else /* we have only 8 ports on PMC-OCTALPRO */
  330. return 1;
  331. return setup_port(priv, port, bar, offset, board->reg_shift);
  332. }
  333. /*
  334. * This does initialization for PMC OCTALPRO cards:
  335. * maps the device memory, resets the UARTs (needed, bc
  336. * if the module is removed and inserted again, the card
  337. * is in the sleep mode) and enables global interrupt.
  338. */
  339. /* global control register offset for SBS PMC-OctalPro */
  340. #define OCT_REG_CR_OFF 0x500
  341. static int sbs_init(struct pci_dev *dev)
  342. {
  343. u8 __iomem *p;
  344. p = pci_ioremap_bar(dev, 0);
  345. if (p == NULL)
  346. return -ENOMEM;
  347. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  348. writeb(0x10, p + OCT_REG_CR_OFF);
  349. udelay(50);
  350. writeb(0x0, p + OCT_REG_CR_OFF);
  351. /* Set bit-2 (INTENABLE) of Control Register */
  352. writeb(0x4, p + OCT_REG_CR_OFF);
  353. iounmap(p);
  354. return 0;
  355. }
  356. /*
  357. * Disables the global interrupt of PMC-OctalPro
  358. */
  359. static void sbs_exit(struct pci_dev *dev)
  360. {
  361. u8 __iomem *p;
  362. p = pci_ioremap_bar(dev, 0);
  363. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  364. if (p != NULL)
  365. writeb(0, p + OCT_REG_CR_OFF);
  366. iounmap(p);
  367. }
  368. /*
  369. * SIIG serial cards have an PCI interface chip which also controls
  370. * the UART clocking frequency. Each UART can be clocked independently
  371. * (except cards equipped with 4 UARTs) and initial clocking settings
  372. * are stored in the EEPROM chip. It can cause problems because this
  373. * version of serial driver doesn't support differently clocked UART's
  374. * on single PCI card. To prevent this, initialization functions set
  375. * high frequency clocking for all UART's on given card. It is safe (I
  376. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  377. * with other OSes (like M$ DOS).
  378. *
  379. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  380. *
  381. * There is two family of SIIG serial cards with different PCI
  382. * interface chip and different configuration methods:
  383. * - 10x cards have control registers in IO and/or memory space;
  384. * - 20x cards have control registers in standard PCI configuration space.
  385. *
  386. * Note: all 10x cards have PCI device ids 0x10..
  387. * all 20x cards have PCI device ids 0x20..
  388. *
  389. * There are also Quartet Serial cards which use Oxford Semiconductor
  390. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  391. *
  392. * Note: some SIIG cards are probed by the parport_serial object.
  393. */
  394. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  395. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  396. static int pci_siig10x_init(struct pci_dev *dev)
  397. {
  398. u16 data;
  399. void __iomem *p;
  400. switch (dev->device & 0xfff8) {
  401. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  402. data = 0xffdf;
  403. break;
  404. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  405. data = 0xf7ff;
  406. break;
  407. default: /* 1S1P, 4S */
  408. data = 0xfffb;
  409. break;
  410. }
  411. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  412. if (p == NULL)
  413. return -ENOMEM;
  414. writew(readw(p + 0x28) & data, p + 0x28);
  415. readw(p + 0x28);
  416. iounmap(p);
  417. return 0;
  418. }
  419. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  420. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  421. static int pci_siig20x_init(struct pci_dev *dev)
  422. {
  423. u8 data;
  424. /* Change clock frequency for the first UART. */
  425. pci_read_config_byte(dev, 0x6f, &data);
  426. pci_write_config_byte(dev, 0x6f, data & 0xef);
  427. /* If this card has 2 UART, we have to do the same with second UART. */
  428. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  429. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  430. pci_read_config_byte(dev, 0x73, &data);
  431. pci_write_config_byte(dev, 0x73, data & 0xef);
  432. }
  433. return 0;
  434. }
  435. static int pci_siig_init(struct pci_dev *dev)
  436. {
  437. unsigned int type = dev->device & 0xff00;
  438. if (type == 0x1000)
  439. return pci_siig10x_init(dev);
  440. else if (type == 0x2000)
  441. return pci_siig20x_init(dev);
  442. moan_device("Unknown SIIG card", dev);
  443. return -ENODEV;
  444. }
  445. static int pci_siig_setup(struct serial_private *priv,
  446. const struct pciserial_board *board,
  447. struct uart_8250_port *port, int idx)
  448. {
  449. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  450. if (idx > 3) {
  451. bar = 4;
  452. offset = (idx - 4) * 8;
  453. }
  454. return setup_port(priv, port, bar, offset, 0);
  455. }
  456. /*
  457. * Timedia has an explosion of boards, and to avoid the PCI table from
  458. * growing *huge*, we use this function to collapse some 70 entries
  459. * in the PCI table into one, for sanity's and compactness's sake.
  460. */
  461. static const unsigned short timedia_single_port[] = {
  462. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  463. };
  464. static const unsigned short timedia_dual_port[] = {
  465. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  466. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  467. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  468. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  469. 0xD079, 0
  470. };
  471. static const unsigned short timedia_quad_port[] = {
  472. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  473. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  474. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  475. 0xB157, 0
  476. };
  477. static const unsigned short timedia_eight_port[] = {
  478. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  479. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  480. };
  481. static const struct timedia_struct {
  482. int num;
  483. const unsigned short *ids;
  484. } timedia_data[] = {
  485. { 1, timedia_single_port },
  486. { 2, timedia_dual_port },
  487. { 4, timedia_quad_port },
  488. { 8, timedia_eight_port }
  489. };
  490. /*
  491. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  492. * listing them individually, this driver merely grabs them all with
  493. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  494. * and should be left free to be claimed by parport_serial instead.
  495. */
  496. static int pci_timedia_probe(struct pci_dev *dev)
  497. {
  498. /*
  499. * Check the third digit of the subdevice ID
  500. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  501. */
  502. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  503. dev_info(&dev->dev,
  504. "ignoring Timedia subdevice %04x for parport_serial\n",
  505. dev->subsystem_device);
  506. return -ENODEV;
  507. }
  508. return 0;
  509. }
  510. static int pci_timedia_init(struct pci_dev *dev)
  511. {
  512. const unsigned short *ids;
  513. int i, j;
  514. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  515. ids = timedia_data[i].ids;
  516. for (j = 0; ids[j]; j++)
  517. if (dev->subsystem_device == ids[j])
  518. return timedia_data[i].num;
  519. }
  520. return 0;
  521. }
  522. /*
  523. * Timedia/SUNIX uses a mixture of BARs and offsets
  524. * Ugh, this is ugly as all hell --- TYT
  525. */
  526. static int
  527. pci_timedia_setup(struct serial_private *priv,
  528. const struct pciserial_board *board,
  529. struct uart_8250_port *port, int idx)
  530. {
  531. unsigned int bar = 0, offset = board->first_offset;
  532. switch (idx) {
  533. case 0:
  534. bar = 0;
  535. break;
  536. case 1:
  537. offset = board->uart_offset;
  538. bar = 0;
  539. break;
  540. case 2:
  541. bar = 1;
  542. break;
  543. case 3:
  544. offset = board->uart_offset;
  545. /* FALLTHROUGH */
  546. case 4: /* BAR 2 */
  547. case 5: /* BAR 3 */
  548. case 6: /* BAR 4 */
  549. case 7: /* BAR 5 */
  550. bar = idx - 2;
  551. }
  552. return setup_port(priv, port, bar, offset, board->reg_shift);
  553. }
  554. /*
  555. * Some Titan cards are also a little weird
  556. */
  557. static int
  558. titan_400l_800l_setup(struct serial_private *priv,
  559. const struct pciserial_board *board,
  560. struct uart_8250_port *port, int idx)
  561. {
  562. unsigned int bar, offset = board->first_offset;
  563. switch (idx) {
  564. case 0:
  565. bar = 1;
  566. break;
  567. case 1:
  568. bar = 2;
  569. break;
  570. default:
  571. bar = 4;
  572. offset = (idx - 2) * board->uart_offset;
  573. }
  574. return setup_port(priv, port, bar, offset, board->reg_shift);
  575. }
  576. static int pci_xircom_init(struct pci_dev *dev)
  577. {
  578. msleep(100);
  579. return 0;
  580. }
  581. static int pci_ni8420_init(struct pci_dev *dev)
  582. {
  583. void __iomem *p;
  584. unsigned long base, len;
  585. unsigned int bar = 0;
  586. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  587. moan_device("no memory in bar", dev);
  588. return 0;
  589. }
  590. base = pci_resource_start(dev, bar);
  591. len = pci_resource_len(dev, bar);
  592. p = ioremap_nocache(base, len);
  593. if (p == NULL)
  594. return -ENOMEM;
  595. /* Enable CPU Interrupt */
  596. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  597. p + NI8420_INT_ENABLE_REG);
  598. iounmap(p);
  599. return 0;
  600. }
  601. #define MITE_IOWBSR1_WSIZE 0xa
  602. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  603. #define MITE_IOWBSR1_WENAB (1 << 7)
  604. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  605. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  606. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  607. static int pci_ni8430_init(struct pci_dev *dev)
  608. {
  609. void __iomem *p;
  610. unsigned long base, len;
  611. u32 device_window;
  612. unsigned int bar = 0;
  613. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  614. moan_device("no memory in bar", dev);
  615. return 0;
  616. }
  617. base = pci_resource_start(dev, bar);
  618. len = pci_resource_len(dev, bar);
  619. p = ioremap_nocache(base, len);
  620. if (p == NULL)
  621. return -ENOMEM;
  622. /* Set device window address and size in BAR0 */
  623. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  624. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  625. writel(device_window, p + MITE_IOWBSR1);
  626. /* Set window access to go to RAMSEL IO address space */
  627. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  628. p + MITE_IOWCR1);
  629. /* Enable IO Bus Interrupt 0 */
  630. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  631. /* Enable CPU Interrupt */
  632. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  633. iounmap(p);
  634. return 0;
  635. }
  636. /* UART Port Control Register */
  637. #define NI8430_PORTCON 0x0f
  638. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  639. static int
  640. pci_ni8430_setup(struct serial_private *priv,
  641. const struct pciserial_board *board,
  642. struct uart_8250_port *port, int idx)
  643. {
  644. void __iomem *p;
  645. unsigned long base, len;
  646. unsigned int bar, offset = board->first_offset;
  647. if (idx >= board->num_ports)
  648. return 1;
  649. bar = FL_GET_BASE(board->flags);
  650. offset += idx * board->uart_offset;
  651. base = pci_resource_start(priv->dev, bar);
  652. len = pci_resource_len(priv->dev, bar);
  653. p = ioremap_nocache(base, len);
  654. /* enable the transceiver */
  655. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  656. p + offset + NI8430_PORTCON);
  657. iounmap(p);
  658. return setup_port(priv, port, bar, offset, board->reg_shift);
  659. }
  660. static int pci_netmos_9900_setup(struct serial_private *priv,
  661. const struct pciserial_board *board,
  662. struct uart_8250_port *port, int idx)
  663. {
  664. unsigned int bar;
  665. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  666. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. dev_dbg(&dev->dev,
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. /* Quatech devices have their own extra interface features */
  890. struct quatech_feature {
  891. u16 devid;
  892. bool amcc;
  893. };
  894. #define QPCR_TEST_FOR1 0x3F
  895. #define QPCR_TEST_GET1 0x00
  896. #define QPCR_TEST_FOR2 0x40
  897. #define QPCR_TEST_GET2 0x40
  898. #define QPCR_TEST_FOR3 0x80
  899. #define QPCR_TEST_GET3 0x40
  900. #define QPCR_TEST_FOR4 0xC0
  901. #define QPCR_TEST_GET4 0x80
  902. #define QOPR_CLOCK_X1 0x0000
  903. #define QOPR_CLOCK_X2 0x0001
  904. #define QOPR_CLOCK_X4 0x0002
  905. #define QOPR_CLOCK_X8 0x0003
  906. #define QOPR_CLOCK_RATE_MASK 0x0003
  907. static struct quatech_feature quatech_cards[] = {
  908. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  909. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  910. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  911. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  912. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  913. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  914. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  915. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  916. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  917. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  918. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  919. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  920. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  921. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  922. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  923. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  925. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  926. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  927. { 0, }
  928. };
  929. static int pci_quatech_amcc(u16 devid)
  930. {
  931. struct quatech_feature *qf = &quatech_cards[0];
  932. while (qf->devid) {
  933. if (qf->devid == devid)
  934. return qf->amcc;
  935. qf++;
  936. }
  937. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  938. return 0;
  939. };
  940. static int pci_quatech_rqopr(struct uart_8250_port *port)
  941. {
  942. unsigned long base = port->port.iobase;
  943. u8 LCR, val;
  944. LCR = inb(base + UART_LCR);
  945. outb(0xBF, base + UART_LCR);
  946. val = inb(base + UART_SCR);
  947. outb(LCR, base + UART_LCR);
  948. return val;
  949. }
  950. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  951. {
  952. unsigned long base = port->port.iobase;
  953. u8 LCR, val;
  954. LCR = inb(base + UART_LCR);
  955. outb(0xBF, base + UART_LCR);
  956. val = inb(base + UART_SCR);
  957. outb(qopr, base + UART_SCR);
  958. outb(LCR, base + UART_LCR);
  959. }
  960. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  961. {
  962. unsigned long base = port->port.iobase;
  963. u8 LCR, val, qmcr;
  964. LCR = inb(base + UART_LCR);
  965. outb(0xBF, base + UART_LCR);
  966. val = inb(base + UART_SCR);
  967. outb(val | 0x10, base + UART_SCR);
  968. qmcr = inb(base + UART_MCR);
  969. outb(val, base + UART_SCR);
  970. outb(LCR, base + UART_LCR);
  971. return qmcr;
  972. }
  973. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. outb(qmcr, base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. }
  985. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  986. {
  987. unsigned long base = port->port.iobase;
  988. u8 LCR, val;
  989. LCR = inb(base + UART_LCR);
  990. outb(0xBF, base + UART_LCR);
  991. val = inb(base + UART_SCR);
  992. if (val & 0x20) {
  993. outb(0x80, UART_LCR);
  994. if (!(inb(UART_SCR) & 0x20)) {
  995. outb(LCR, base + UART_LCR);
  996. return 1;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. static int pci_quatech_test(struct uart_8250_port *port)
  1002. {
  1003. u8 reg;
  1004. u8 qopr = pci_quatech_rqopr(port);
  1005. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1006. reg = pci_quatech_rqopr(port) & 0xC0;
  1007. if (reg != QPCR_TEST_GET1)
  1008. return -EINVAL;
  1009. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1010. reg = pci_quatech_rqopr(port) & 0xC0;
  1011. if (reg != QPCR_TEST_GET2)
  1012. return -EINVAL;
  1013. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1014. reg = pci_quatech_rqopr(port) & 0xC0;
  1015. if (reg != QPCR_TEST_GET3)
  1016. return -EINVAL;
  1017. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1018. reg = pci_quatech_rqopr(port) & 0xC0;
  1019. if (reg != QPCR_TEST_GET4)
  1020. return -EINVAL;
  1021. pci_quatech_wqopr(port, qopr);
  1022. return 0;
  1023. }
  1024. static int pci_quatech_clock(struct uart_8250_port *port)
  1025. {
  1026. u8 qopr, reg, set;
  1027. unsigned long clock;
  1028. if (pci_quatech_test(port) < 0)
  1029. return 1843200;
  1030. qopr = pci_quatech_rqopr(port);
  1031. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1032. reg = pci_quatech_rqopr(port);
  1033. if (reg & QOPR_CLOCK_X8) {
  1034. clock = 1843200;
  1035. goto out;
  1036. }
  1037. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1038. reg = pci_quatech_rqopr(port);
  1039. if (!(reg & QOPR_CLOCK_X8)) {
  1040. clock = 1843200;
  1041. goto out;
  1042. }
  1043. reg &= QOPR_CLOCK_X8;
  1044. if (reg == QOPR_CLOCK_X2) {
  1045. clock = 3685400;
  1046. set = QOPR_CLOCK_X2;
  1047. } else if (reg == QOPR_CLOCK_X4) {
  1048. clock = 7372800;
  1049. set = QOPR_CLOCK_X4;
  1050. } else if (reg == QOPR_CLOCK_X8) {
  1051. clock = 14745600;
  1052. set = QOPR_CLOCK_X8;
  1053. } else {
  1054. clock = 1843200;
  1055. set = QOPR_CLOCK_X1;
  1056. }
  1057. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1058. qopr |= set;
  1059. out:
  1060. pci_quatech_wqopr(port, qopr);
  1061. return clock;
  1062. }
  1063. static int pci_quatech_rs422(struct uart_8250_port *port)
  1064. {
  1065. u8 qmcr;
  1066. int rs422 = 0;
  1067. if (!pci_quatech_has_qmcr(port))
  1068. return 0;
  1069. qmcr = pci_quatech_rqmcr(port);
  1070. pci_quatech_wqmcr(port, 0xFF);
  1071. if (pci_quatech_rqmcr(port))
  1072. rs422 = 1;
  1073. pci_quatech_wqmcr(port, qmcr);
  1074. return rs422;
  1075. }
  1076. static int pci_quatech_init(struct pci_dev *dev)
  1077. {
  1078. if (pci_quatech_amcc(dev->device)) {
  1079. unsigned long base = pci_resource_start(dev, 0);
  1080. if (base) {
  1081. u32 tmp;
  1082. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1083. tmp = inl(base + 0x3c);
  1084. outl(tmp | 0x01000000, base + 0x3c);
  1085. outl(tmp &= ~0x01000000, base + 0x3c);
  1086. }
  1087. }
  1088. return 0;
  1089. }
  1090. static int pci_quatech_setup(struct serial_private *priv,
  1091. const struct pciserial_board *board,
  1092. struct uart_8250_port *port, int idx)
  1093. {
  1094. /* Needed by pci_quatech calls below */
  1095. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1096. /* Set up the clocking */
  1097. port->port.uartclk = pci_quatech_clock(port);
  1098. /* For now just warn about RS422 */
  1099. if (pci_quatech_rs422(port))
  1100. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1101. return pci_default_setup(priv, board, port, idx);
  1102. }
  1103. static void pci_quatech_exit(struct pci_dev *dev)
  1104. {
  1105. }
  1106. static int pci_default_setup(struct serial_private *priv,
  1107. const struct pciserial_board *board,
  1108. struct uart_8250_port *port, int idx)
  1109. {
  1110. unsigned int bar, offset = board->first_offset, maxnr;
  1111. bar = FL_GET_BASE(board->flags);
  1112. if (board->flags & FL_BASE_BARS)
  1113. bar += idx;
  1114. else
  1115. offset += idx * board->uart_offset;
  1116. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1117. (board->reg_shift + 3);
  1118. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1119. return 1;
  1120. return setup_port(priv, port, bar, offset, board->reg_shift);
  1121. }
  1122. static int pci_pericom_setup(struct serial_private *priv,
  1123. const struct pciserial_board *board,
  1124. struct uart_8250_port *port, int idx)
  1125. {
  1126. unsigned int bar, offset = board->first_offset, maxnr;
  1127. bar = FL_GET_BASE(board->flags);
  1128. if (board->flags & FL_BASE_BARS)
  1129. bar += idx;
  1130. else
  1131. offset += idx * board->uart_offset;
  1132. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1133. (board->reg_shift + 3);
  1134. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1135. return 1;
  1136. port->port.uartclk = 14745600;
  1137. return setup_port(priv, port, bar, offset, board->reg_shift);
  1138. }
  1139. static int
  1140. ce4100_serial_setup(struct serial_private *priv,
  1141. const struct pciserial_board *board,
  1142. struct uart_8250_port *port, int idx)
  1143. {
  1144. int ret;
  1145. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1146. port->port.iotype = UPIO_MEM32;
  1147. port->port.type = PORT_XSCALE;
  1148. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1149. port->port.regshift = 2;
  1150. return ret;
  1151. }
  1152. #define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
  1153. #define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
  1154. #define BYT_PRV_CLK 0x800
  1155. #define BYT_PRV_CLK_EN (1 << 0)
  1156. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  1157. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  1158. #define BYT_PRV_CLK_UPDATE (1 << 31)
  1159. #define BYT_GENERAL_REG 0x808
  1160. #define BYT_GENERAL_DIS_RTS_N_OVERRIDE (1 << 3)
  1161. #define BYT_TX_OVF_INT 0x820
  1162. #define BYT_TX_OVF_INT_MASK (1 << 1)
  1163. static void
  1164. byt_set_termios(struct uart_port *p, struct ktermios *termios,
  1165. struct ktermios *old)
  1166. {
  1167. unsigned int baud = tty_termios_baud_rate(termios);
  1168. unsigned int m = 6912;
  1169. unsigned int n = 15625;
  1170. u32 reg;
  1171. /* For baud rates 1M, 2M, 3M and 4M the dividers must be adjusted. */
  1172. if (baud == 1000000 || baud == 2000000 || baud == 4000000) {
  1173. m = 64;
  1174. n = 100;
  1175. p->uartclk = 64000000;
  1176. } else if (baud == 3000000) {
  1177. m = 48;
  1178. n = 100;
  1179. p->uartclk = 48000000;
  1180. } else {
  1181. p->uartclk = 44236800;
  1182. }
  1183. /* Reset the clock */
  1184. reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
  1185. writel(reg, p->membase + BYT_PRV_CLK);
  1186. reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
  1187. writel(reg, p->membase + BYT_PRV_CLK);
  1188. /*
  1189. * If auto-handshake mechanism is not enabled,
  1190. * disable rts_n override
  1191. */
  1192. reg = readl(p->membase + BYT_GENERAL_REG);
  1193. reg &= ~BYT_GENERAL_DIS_RTS_N_OVERRIDE;
  1194. if (termios->c_cflag & CRTSCTS)
  1195. reg |= BYT_GENERAL_DIS_RTS_N_OVERRIDE;
  1196. writel(reg, p->membase + BYT_GENERAL_REG);
  1197. serial8250_do_set_termios(p, termios, old);
  1198. }
  1199. static bool byt_dma_filter(struct dma_chan *chan, void *param)
  1200. {
  1201. return chan->chan_id == *(int *)param;
  1202. }
  1203. static int
  1204. byt_serial_setup(struct serial_private *priv,
  1205. const struct pciserial_board *board,
  1206. struct uart_8250_port *port, int idx)
  1207. {
  1208. struct uart_8250_dma *dma;
  1209. int ret;
  1210. dma = devm_kzalloc(port->port.dev, sizeof(*dma), GFP_KERNEL);
  1211. if (!dma)
  1212. return -ENOMEM;
  1213. switch (priv->dev->device) {
  1214. case PCI_DEVICE_ID_INTEL_BYT_UART1:
  1215. dma->rx_chan_id = 3;
  1216. dma->tx_chan_id = 2;
  1217. break;
  1218. case PCI_DEVICE_ID_INTEL_BYT_UART2:
  1219. dma->rx_chan_id = 5;
  1220. dma->tx_chan_id = 4;
  1221. break;
  1222. default:
  1223. return -EINVAL;
  1224. }
  1225. dma->rxconf.slave_id = dma->rx_chan_id;
  1226. dma->rxconf.src_maxburst = 16;
  1227. dma->txconf.slave_id = dma->tx_chan_id;
  1228. dma->txconf.dst_maxburst = 16;
  1229. dma->fn = byt_dma_filter;
  1230. dma->rx_param = &dma->rx_chan_id;
  1231. dma->tx_param = &dma->tx_chan_id;
  1232. ret = pci_default_setup(priv, board, port, idx);
  1233. port->port.iotype = UPIO_MEM;
  1234. port->port.type = PORT_16550A;
  1235. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1236. port->port.set_termios = byt_set_termios;
  1237. port->port.fifosize = 64;
  1238. port->tx_loadsz = 64;
  1239. port->dma = dma;
  1240. port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
  1241. /* Disable Tx counter interrupts */
  1242. writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
  1243. return ret;
  1244. }
  1245. static int
  1246. pci_omegapci_setup(struct serial_private *priv,
  1247. const struct pciserial_board *board,
  1248. struct uart_8250_port *port, int idx)
  1249. {
  1250. return setup_port(priv, port, 2, idx * 8, 0);
  1251. }
  1252. static int
  1253. pci_brcm_trumanage_setup(struct serial_private *priv,
  1254. const struct pciserial_board *board,
  1255. struct uart_8250_port *port, int idx)
  1256. {
  1257. int ret = pci_default_setup(priv, board, port, idx);
  1258. port->port.type = PORT_BRCM_TRUMANAGE;
  1259. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1260. return ret;
  1261. }
  1262. static int pci_fintek_setup(struct serial_private *priv,
  1263. const struct pciserial_board *board,
  1264. struct uart_8250_port *port, int idx)
  1265. {
  1266. struct pci_dev *pdev = priv->dev;
  1267. unsigned long base;
  1268. unsigned long iobase;
  1269. unsigned long ciobase = 0;
  1270. u8 config_base;
  1271. /*
  1272. * We are supposed to be able to read these from the PCI config space,
  1273. * but the values there don't seem to match what we need to use, so
  1274. * just use these hard-coded values for now, as they are correct.
  1275. */
  1276. switch (idx) {
  1277. case 0: iobase = 0xe000; config_base = 0x40; break;
  1278. case 1: iobase = 0xe008; config_base = 0x48; break;
  1279. case 2: iobase = 0xe010; config_base = 0x50; break;
  1280. case 3: iobase = 0xe018; config_base = 0x58; break;
  1281. case 4: iobase = 0xe020; config_base = 0x60; break;
  1282. case 5: iobase = 0xe028; config_base = 0x68; break;
  1283. case 6: iobase = 0xe030; config_base = 0x70; break;
  1284. case 7: iobase = 0xe038; config_base = 0x78; break;
  1285. case 8: iobase = 0xe040; config_base = 0x80; break;
  1286. case 9: iobase = 0xe048; config_base = 0x88; break;
  1287. case 10: iobase = 0xe050; config_base = 0x90; break;
  1288. case 11: iobase = 0xe058; config_base = 0x98; break;
  1289. default:
  1290. /* Unknown number of ports, get out of here */
  1291. return -EINVAL;
  1292. }
  1293. if (idx < 4) {
  1294. base = pci_resource_start(priv->dev, 3);
  1295. ciobase = (int)(base + (0x8 * idx));
  1296. }
  1297. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx ciobase=0x%lx config_base=0x%2x\n",
  1298. __func__, idx, iobase, ciobase, config_base);
  1299. /* Enable UART I/O port */
  1300. pci_write_config_byte(pdev, config_base + 0x00, 0x01);
  1301. /* Select 128-byte FIFO and 8x FIFO threshold */
  1302. pci_write_config_byte(pdev, config_base + 0x01, 0x33);
  1303. /* LSB UART */
  1304. pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
  1305. /* MSB UART */
  1306. pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
  1307. /* irq number, this usually fails, but the spec says to do it anyway. */
  1308. pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
  1309. port->port.iotype = UPIO_PORT;
  1310. port->port.iobase = iobase;
  1311. port->port.mapbase = 0;
  1312. port->port.membase = NULL;
  1313. port->port.regshift = 0;
  1314. return 0;
  1315. }
  1316. static int skip_tx_en_setup(struct serial_private *priv,
  1317. const struct pciserial_board *board,
  1318. struct uart_8250_port *port, int idx)
  1319. {
  1320. port->port.flags |= UPF_NO_TXEN_TEST;
  1321. dev_dbg(&priv->dev->dev,
  1322. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1323. priv->dev->vendor, priv->dev->device,
  1324. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1325. return pci_default_setup(priv, board, port, idx);
  1326. }
  1327. static void kt_handle_break(struct uart_port *p)
  1328. {
  1329. struct uart_8250_port *up =
  1330. container_of(p, struct uart_8250_port, port);
  1331. /*
  1332. * On receipt of a BI, serial device in Intel ME (Intel
  1333. * management engine) needs to have its fifos cleared for sane
  1334. * SOL (Serial Over Lan) output.
  1335. */
  1336. serial8250_clear_and_reinit_fifos(up);
  1337. }
  1338. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1339. {
  1340. struct uart_8250_port *up =
  1341. container_of(p, struct uart_8250_port, port);
  1342. unsigned int val;
  1343. /*
  1344. * When the Intel ME (management engine) gets reset its serial
  1345. * port registers could return 0 momentarily. Functions like
  1346. * serial8250_console_write, read and save the IER, perform
  1347. * some operation and then restore it. In order to avoid
  1348. * setting IER register inadvertently to 0, if the value read
  1349. * is 0, double check with ier value in uart_8250_port and use
  1350. * that instead. up->ier should be the same value as what is
  1351. * currently configured.
  1352. */
  1353. val = inb(p->iobase + offset);
  1354. if (offset == UART_IER) {
  1355. if (val == 0)
  1356. val = up->ier;
  1357. }
  1358. return val;
  1359. }
  1360. static int kt_serial_setup(struct serial_private *priv,
  1361. const struct pciserial_board *board,
  1362. struct uart_8250_port *port, int idx)
  1363. {
  1364. port->port.flags |= UPF_BUG_THRE;
  1365. port->port.serial_in = kt_serial_in;
  1366. port->port.handle_break = kt_handle_break;
  1367. return skip_tx_en_setup(priv, board, port, idx);
  1368. }
  1369. static int pci_eg20t_init(struct pci_dev *dev)
  1370. {
  1371. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1372. return -ENODEV;
  1373. #else
  1374. return 0;
  1375. #endif
  1376. }
  1377. static int
  1378. pci_xr17c154_setup(struct serial_private *priv,
  1379. const struct pciserial_board *board,
  1380. struct uart_8250_port *port, int idx)
  1381. {
  1382. port->port.flags |= UPF_EXAR_EFR;
  1383. return pci_default_setup(priv, board, port, idx);
  1384. }
  1385. static int
  1386. pci_xr17v35x_setup(struct serial_private *priv,
  1387. const struct pciserial_board *board,
  1388. struct uart_8250_port *port, int idx)
  1389. {
  1390. u8 __iomem *p;
  1391. p = pci_ioremap_bar(priv->dev, 0);
  1392. if (p == NULL)
  1393. return -ENOMEM;
  1394. port->port.flags |= UPF_EXAR_EFR;
  1395. /*
  1396. * Setup Multipurpose Input/Output pins.
  1397. */
  1398. if (idx == 0) {
  1399. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1400. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1401. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1402. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1403. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1404. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1405. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1406. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1407. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1408. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1409. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1410. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1411. }
  1412. writeb(0x00, p + UART_EXAR_8XMODE);
  1413. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1414. writeb(128, p + UART_EXAR_TXTRG);
  1415. writeb(128, p + UART_EXAR_RXTRG);
  1416. iounmap(p);
  1417. return pci_default_setup(priv, board, port, idx);
  1418. }
  1419. #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
  1420. #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
  1421. #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
  1422. #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
  1423. static int
  1424. pci_fastcom335_setup(struct serial_private *priv,
  1425. const struct pciserial_board *board,
  1426. struct uart_8250_port *port, int idx)
  1427. {
  1428. u8 __iomem *p;
  1429. p = pci_ioremap_bar(priv->dev, 0);
  1430. if (p == NULL)
  1431. return -ENOMEM;
  1432. port->port.flags |= UPF_EXAR_EFR;
  1433. /*
  1434. * Setup Multipurpose Input/Output pins.
  1435. */
  1436. if (idx == 0) {
  1437. switch (priv->dev->device) {
  1438. case PCI_DEVICE_ID_COMMTECH_4222PCI335:
  1439. case PCI_DEVICE_ID_COMMTECH_4224PCI335:
  1440. writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
  1441. writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
  1442. writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
  1443. break;
  1444. case PCI_DEVICE_ID_COMMTECH_2324PCI335:
  1445. case PCI_DEVICE_ID_COMMTECH_2328PCI335:
  1446. writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
  1447. writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
  1448. writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
  1449. break;
  1450. }
  1451. writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
  1452. writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
  1453. writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
  1454. }
  1455. writeb(0x00, p + UART_EXAR_8XMODE);
  1456. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1457. writeb(32, p + UART_EXAR_TXTRG);
  1458. writeb(32, p + UART_EXAR_RXTRG);
  1459. iounmap(p);
  1460. return pci_default_setup(priv, board, port, idx);
  1461. }
  1462. static int
  1463. pci_wch_ch353_setup(struct serial_private *priv,
  1464. const struct pciserial_board *board,
  1465. struct uart_8250_port *port, int idx)
  1466. {
  1467. port->port.flags |= UPF_FIXED_TYPE;
  1468. port->port.type = PORT_16550A;
  1469. return pci_default_setup(priv, board, port, idx);
  1470. }
  1471. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1472. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1473. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1474. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1475. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1476. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1477. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1478. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1479. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1480. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1481. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1482. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1483. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1484. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1485. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1486. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1487. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1488. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1489. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1490. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1491. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1492. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1493. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1494. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1495. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1496. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1497. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1498. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1499. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1500. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1501. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1502. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1503. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1504. #define PCI_VENDOR_ID_WCH 0x4348
  1505. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1506. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1507. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1508. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1509. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1510. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1511. #define PCI_VENDOR_ID_ASIX 0x9710
  1512. #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
  1513. #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
  1514. #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
  1515. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1516. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1517. #define PCI_VENDOR_ID_SUNIX 0x1fd4
  1518. #define PCI_DEVICE_ID_SUNIX_1999 0x1999
  1519. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1520. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1521. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1522. /*
  1523. * Master list of serial port init/setup/exit quirks.
  1524. * This does not describe the general nature of the port.
  1525. * (ie, baud base, number and location of ports, etc)
  1526. *
  1527. * This list is ordered alphabetically by vendor then device.
  1528. * Specific entries must come before more generic entries.
  1529. */
  1530. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1531. /*
  1532. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1533. */
  1534. {
  1535. .vendor = PCI_VENDOR_ID_AMCC,
  1536. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1537. .subvendor = PCI_ANY_ID,
  1538. .subdevice = PCI_ANY_ID,
  1539. .setup = addidata_apci7800_setup,
  1540. },
  1541. /*
  1542. * AFAVLAB cards - these may be called via parport_serial
  1543. * It is not clear whether this applies to all products.
  1544. */
  1545. {
  1546. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1547. .device = PCI_ANY_ID,
  1548. .subvendor = PCI_ANY_ID,
  1549. .subdevice = PCI_ANY_ID,
  1550. .setup = afavlab_setup,
  1551. },
  1552. /*
  1553. * HP Diva
  1554. */
  1555. {
  1556. .vendor = PCI_VENDOR_ID_HP,
  1557. .device = PCI_DEVICE_ID_HP_DIVA,
  1558. .subvendor = PCI_ANY_ID,
  1559. .subdevice = PCI_ANY_ID,
  1560. .init = pci_hp_diva_init,
  1561. .setup = pci_hp_diva_setup,
  1562. },
  1563. /*
  1564. * Intel
  1565. */
  1566. {
  1567. .vendor = PCI_VENDOR_ID_INTEL,
  1568. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1569. .subvendor = 0xe4bf,
  1570. .subdevice = PCI_ANY_ID,
  1571. .init = pci_inteli960ni_init,
  1572. .setup = pci_default_setup,
  1573. },
  1574. {
  1575. .vendor = PCI_VENDOR_ID_INTEL,
  1576. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1577. .subvendor = PCI_ANY_ID,
  1578. .subdevice = PCI_ANY_ID,
  1579. .setup = skip_tx_en_setup,
  1580. },
  1581. {
  1582. .vendor = PCI_VENDOR_ID_INTEL,
  1583. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1584. .subvendor = PCI_ANY_ID,
  1585. .subdevice = PCI_ANY_ID,
  1586. .setup = skip_tx_en_setup,
  1587. },
  1588. {
  1589. .vendor = PCI_VENDOR_ID_INTEL,
  1590. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1591. .subvendor = PCI_ANY_ID,
  1592. .subdevice = PCI_ANY_ID,
  1593. .setup = skip_tx_en_setup,
  1594. },
  1595. {
  1596. .vendor = PCI_VENDOR_ID_INTEL,
  1597. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1598. .subvendor = PCI_ANY_ID,
  1599. .subdevice = PCI_ANY_ID,
  1600. .setup = ce4100_serial_setup,
  1601. },
  1602. {
  1603. .vendor = PCI_VENDOR_ID_INTEL,
  1604. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1605. .subvendor = PCI_ANY_ID,
  1606. .subdevice = PCI_ANY_ID,
  1607. .setup = kt_serial_setup,
  1608. },
  1609. {
  1610. .vendor = PCI_VENDOR_ID_INTEL,
  1611. .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
  1612. .subvendor = PCI_ANY_ID,
  1613. .subdevice = PCI_ANY_ID,
  1614. .setup = byt_serial_setup,
  1615. },
  1616. {
  1617. .vendor = PCI_VENDOR_ID_INTEL,
  1618. .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
  1619. .subvendor = PCI_ANY_ID,
  1620. .subdevice = PCI_ANY_ID,
  1621. .setup = byt_serial_setup,
  1622. },
  1623. /*
  1624. * ITE
  1625. */
  1626. {
  1627. .vendor = PCI_VENDOR_ID_ITE,
  1628. .device = PCI_DEVICE_ID_ITE_8872,
  1629. .subvendor = PCI_ANY_ID,
  1630. .subdevice = PCI_ANY_ID,
  1631. .init = pci_ite887x_init,
  1632. .setup = pci_default_setup,
  1633. .exit = pci_ite887x_exit,
  1634. },
  1635. /*
  1636. * National Instruments
  1637. */
  1638. {
  1639. .vendor = PCI_VENDOR_ID_NI,
  1640. .device = PCI_DEVICE_ID_NI_PCI23216,
  1641. .subvendor = PCI_ANY_ID,
  1642. .subdevice = PCI_ANY_ID,
  1643. .init = pci_ni8420_init,
  1644. .setup = pci_default_setup,
  1645. .exit = pci_ni8420_exit,
  1646. },
  1647. {
  1648. .vendor = PCI_VENDOR_ID_NI,
  1649. .device = PCI_DEVICE_ID_NI_PCI2328,
  1650. .subvendor = PCI_ANY_ID,
  1651. .subdevice = PCI_ANY_ID,
  1652. .init = pci_ni8420_init,
  1653. .setup = pci_default_setup,
  1654. .exit = pci_ni8420_exit,
  1655. },
  1656. {
  1657. .vendor = PCI_VENDOR_ID_NI,
  1658. .device = PCI_DEVICE_ID_NI_PCI2324,
  1659. .subvendor = PCI_ANY_ID,
  1660. .subdevice = PCI_ANY_ID,
  1661. .init = pci_ni8420_init,
  1662. .setup = pci_default_setup,
  1663. .exit = pci_ni8420_exit,
  1664. },
  1665. {
  1666. .vendor = PCI_VENDOR_ID_NI,
  1667. .device = PCI_DEVICE_ID_NI_PCI2322,
  1668. .subvendor = PCI_ANY_ID,
  1669. .subdevice = PCI_ANY_ID,
  1670. .init = pci_ni8420_init,
  1671. .setup = pci_default_setup,
  1672. .exit = pci_ni8420_exit,
  1673. },
  1674. {
  1675. .vendor = PCI_VENDOR_ID_NI,
  1676. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1677. .subvendor = PCI_ANY_ID,
  1678. .subdevice = PCI_ANY_ID,
  1679. .init = pci_ni8420_init,
  1680. .setup = pci_default_setup,
  1681. .exit = pci_ni8420_exit,
  1682. },
  1683. {
  1684. .vendor = PCI_VENDOR_ID_NI,
  1685. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1686. .subvendor = PCI_ANY_ID,
  1687. .subdevice = PCI_ANY_ID,
  1688. .init = pci_ni8420_init,
  1689. .setup = pci_default_setup,
  1690. .exit = pci_ni8420_exit,
  1691. },
  1692. {
  1693. .vendor = PCI_VENDOR_ID_NI,
  1694. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1695. .subvendor = PCI_ANY_ID,
  1696. .subdevice = PCI_ANY_ID,
  1697. .init = pci_ni8420_init,
  1698. .setup = pci_default_setup,
  1699. .exit = pci_ni8420_exit,
  1700. },
  1701. {
  1702. .vendor = PCI_VENDOR_ID_NI,
  1703. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1704. .subvendor = PCI_ANY_ID,
  1705. .subdevice = PCI_ANY_ID,
  1706. .init = pci_ni8420_init,
  1707. .setup = pci_default_setup,
  1708. .exit = pci_ni8420_exit,
  1709. },
  1710. {
  1711. .vendor = PCI_VENDOR_ID_NI,
  1712. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1713. .subvendor = PCI_ANY_ID,
  1714. .subdevice = PCI_ANY_ID,
  1715. .init = pci_ni8420_init,
  1716. .setup = pci_default_setup,
  1717. .exit = pci_ni8420_exit,
  1718. },
  1719. {
  1720. .vendor = PCI_VENDOR_ID_NI,
  1721. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1722. .subvendor = PCI_ANY_ID,
  1723. .subdevice = PCI_ANY_ID,
  1724. .init = pci_ni8420_init,
  1725. .setup = pci_default_setup,
  1726. .exit = pci_ni8420_exit,
  1727. },
  1728. {
  1729. .vendor = PCI_VENDOR_ID_NI,
  1730. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1731. .subvendor = PCI_ANY_ID,
  1732. .subdevice = PCI_ANY_ID,
  1733. .init = pci_ni8420_init,
  1734. .setup = pci_default_setup,
  1735. .exit = pci_ni8420_exit,
  1736. },
  1737. {
  1738. .vendor = PCI_VENDOR_ID_NI,
  1739. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1740. .subvendor = PCI_ANY_ID,
  1741. .subdevice = PCI_ANY_ID,
  1742. .init = pci_ni8420_init,
  1743. .setup = pci_default_setup,
  1744. .exit = pci_ni8420_exit,
  1745. },
  1746. {
  1747. .vendor = PCI_VENDOR_ID_NI,
  1748. .device = PCI_ANY_ID,
  1749. .subvendor = PCI_ANY_ID,
  1750. .subdevice = PCI_ANY_ID,
  1751. .init = pci_ni8430_init,
  1752. .setup = pci_ni8430_setup,
  1753. .exit = pci_ni8430_exit,
  1754. },
  1755. /* Quatech */
  1756. {
  1757. .vendor = PCI_VENDOR_ID_QUATECH,
  1758. .device = PCI_ANY_ID,
  1759. .subvendor = PCI_ANY_ID,
  1760. .subdevice = PCI_ANY_ID,
  1761. .init = pci_quatech_init,
  1762. .setup = pci_quatech_setup,
  1763. .exit = pci_quatech_exit,
  1764. },
  1765. /*
  1766. * Panacom
  1767. */
  1768. {
  1769. .vendor = PCI_VENDOR_ID_PANACOM,
  1770. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1771. .subvendor = PCI_ANY_ID,
  1772. .subdevice = PCI_ANY_ID,
  1773. .init = pci_plx9050_init,
  1774. .setup = pci_default_setup,
  1775. .exit = pci_plx9050_exit,
  1776. },
  1777. {
  1778. .vendor = PCI_VENDOR_ID_PANACOM,
  1779. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1780. .subvendor = PCI_ANY_ID,
  1781. .subdevice = PCI_ANY_ID,
  1782. .init = pci_plx9050_init,
  1783. .setup = pci_default_setup,
  1784. .exit = pci_plx9050_exit,
  1785. },
  1786. /*
  1787. * Pericom
  1788. */
  1789. {
  1790. .vendor = 0x12d8,
  1791. .device = 0x7952,
  1792. .subvendor = PCI_ANY_ID,
  1793. .subdevice = PCI_ANY_ID,
  1794. .setup = pci_pericom_setup,
  1795. },
  1796. {
  1797. .vendor = 0x12d8,
  1798. .device = 0x7954,
  1799. .subvendor = PCI_ANY_ID,
  1800. .subdevice = PCI_ANY_ID,
  1801. .setup = pci_pericom_setup,
  1802. },
  1803. {
  1804. .vendor = 0x12d8,
  1805. .device = 0x7958,
  1806. .subvendor = PCI_ANY_ID,
  1807. .subdevice = PCI_ANY_ID,
  1808. .setup = pci_pericom_setup,
  1809. },
  1810. /*
  1811. * PLX
  1812. */
  1813. {
  1814. .vendor = PCI_VENDOR_ID_PLX,
  1815. .device = PCI_DEVICE_ID_PLX_9030,
  1816. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1817. .subdevice = PCI_ANY_ID,
  1818. .setup = pci_default_setup,
  1819. },
  1820. {
  1821. .vendor = PCI_VENDOR_ID_PLX,
  1822. .device = PCI_DEVICE_ID_PLX_9050,
  1823. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1824. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1825. .init = pci_plx9050_init,
  1826. .setup = pci_default_setup,
  1827. .exit = pci_plx9050_exit,
  1828. },
  1829. {
  1830. .vendor = PCI_VENDOR_ID_PLX,
  1831. .device = PCI_DEVICE_ID_PLX_9050,
  1832. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1833. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1834. .init = pci_plx9050_init,
  1835. .setup = pci_default_setup,
  1836. .exit = pci_plx9050_exit,
  1837. },
  1838. {
  1839. .vendor = PCI_VENDOR_ID_PLX,
  1840. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1841. .subvendor = PCI_VENDOR_ID_PLX,
  1842. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1843. .init = pci_plx9050_init,
  1844. .setup = pci_default_setup,
  1845. .exit = pci_plx9050_exit,
  1846. },
  1847. /*
  1848. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1849. */
  1850. {
  1851. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1852. .device = PCI_DEVICE_ID_OCTPRO,
  1853. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1854. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1855. .init = sbs_init,
  1856. .setup = sbs_setup,
  1857. .exit = sbs_exit,
  1858. },
  1859. /*
  1860. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1861. */
  1862. {
  1863. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1864. .device = PCI_DEVICE_ID_OCTPRO,
  1865. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1866. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1867. .init = sbs_init,
  1868. .setup = sbs_setup,
  1869. .exit = sbs_exit,
  1870. },
  1871. /*
  1872. * SBS Technologies, Inc., P-Octal 232
  1873. */
  1874. {
  1875. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1876. .device = PCI_DEVICE_ID_OCTPRO,
  1877. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1878. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1879. .init = sbs_init,
  1880. .setup = sbs_setup,
  1881. .exit = sbs_exit,
  1882. },
  1883. /*
  1884. * SBS Technologies, Inc., P-Octal 422
  1885. */
  1886. {
  1887. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1888. .device = PCI_DEVICE_ID_OCTPRO,
  1889. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1890. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1891. .init = sbs_init,
  1892. .setup = sbs_setup,
  1893. .exit = sbs_exit,
  1894. },
  1895. /*
  1896. * SIIG cards - these may be called via parport_serial
  1897. */
  1898. {
  1899. .vendor = PCI_VENDOR_ID_SIIG,
  1900. .device = PCI_ANY_ID,
  1901. .subvendor = PCI_ANY_ID,
  1902. .subdevice = PCI_ANY_ID,
  1903. .init = pci_siig_init,
  1904. .setup = pci_siig_setup,
  1905. },
  1906. /*
  1907. * Titan cards
  1908. */
  1909. {
  1910. .vendor = PCI_VENDOR_ID_TITAN,
  1911. .device = PCI_DEVICE_ID_TITAN_400L,
  1912. .subvendor = PCI_ANY_ID,
  1913. .subdevice = PCI_ANY_ID,
  1914. .setup = titan_400l_800l_setup,
  1915. },
  1916. {
  1917. .vendor = PCI_VENDOR_ID_TITAN,
  1918. .device = PCI_DEVICE_ID_TITAN_800L,
  1919. .subvendor = PCI_ANY_ID,
  1920. .subdevice = PCI_ANY_ID,
  1921. .setup = titan_400l_800l_setup,
  1922. },
  1923. /*
  1924. * Timedia cards
  1925. */
  1926. {
  1927. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1928. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1929. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1930. .subdevice = PCI_ANY_ID,
  1931. .probe = pci_timedia_probe,
  1932. .init = pci_timedia_init,
  1933. .setup = pci_timedia_setup,
  1934. },
  1935. {
  1936. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1937. .device = PCI_ANY_ID,
  1938. .subvendor = PCI_ANY_ID,
  1939. .subdevice = PCI_ANY_ID,
  1940. .setup = pci_timedia_setup,
  1941. },
  1942. /*
  1943. * SUNIX (Timedia) cards
  1944. * Do not "probe" for these cards as there is at least one combination
  1945. * card that should be handled by parport_pc that doesn't match the
  1946. * rule in pci_timedia_probe.
  1947. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1948. * There are some boards with part number SER5037AL that report
  1949. * subdevice ID 0x0002.
  1950. */
  1951. {
  1952. .vendor = PCI_VENDOR_ID_SUNIX,
  1953. .device = PCI_DEVICE_ID_SUNIX_1999,
  1954. .subvendor = PCI_VENDOR_ID_SUNIX,
  1955. .subdevice = PCI_ANY_ID,
  1956. .init = pci_timedia_init,
  1957. .setup = pci_timedia_setup,
  1958. },
  1959. /*
  1960. * Exar cards
  1961. */
  1962. {
  1963. .vendor = PCI_VENDOR_ID_EXAR,
  1964. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1965. .subvendor = PCI_ANY_ID,
  1966. .subdevice = PCI_ANY_ID,
  1967. .setup = pci_xr17c154_setup,
  1968. },
  1969. {
  1970. .vendor = PCI_VENDOR_ID_EXAR,
  1971. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1972. .subvendor = PCI_ANY_ID,
  1973. .subdevice = PCI_ANY_ID,
  1974. .setup = pci_xr17c154_setup,
  1975. },
  1976. {
  1977. .vendor = PCI_VENDOR_ID_EXAR,
  1978. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1979. .subvendor = PCI_ANY_ID,
  1980. .subdevice = PCI_ANY_ID,
  1981. .setup = pci_xr17c154_setup,
  1982. },
  1983. {
  1984. .vendor = PCI_VENDOR_ID_EXAR,
  1985. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1986. .subvendor = PCI_ANY_ID,
  1987. .subdevice = PCI_ANY_ID,
  1988. .setup = pci_xr17v35x_setup,
  1989. },
  1990. {
  1991. .vendor = PCI_VENDOR_ID_EXAR,
  1992. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1993. .subvendor = PCI_ANY_ID,
  1994. .subdevice = PCI_ANY_ID,
  1995. .setup = pci_xr17v35x_setup,
  1996. },
  1997. {
  1998. .vendor = PCI_VENDOR_ID_EXAR,
  1999. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  2000. .subvendor = PCI_ANY_ID,
  2001. .subdevice = PCI_ANY_ID,
  2002. .setup = pci_xr17v35x_setup,
  2003. },
  2004. /*
  2005. * Xircom cards
  2006. */
  2007. {
  2008. .vendor = PCI_VENDOR_ID_XIRCOM,
  2009. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2010. .subvendor = PCI_ANY_ID,
  2011. .subdevice = PCI_ANY_ID,
  2012. .init = pci_xircom_init,
  2013. .setup = pci_default_setup,
  2014. },
  2015. /*
  2016. * Netmos cards - these may be called via parport_serial
  2017. */
  2018. {
  2019. .vendor = PCI_VENDOR_ID_NETMOS,
  2020. .device = PCI_ANY_ID,
  2021. .subvendor = PCI_ANY_ID,
  2022. .subdevice = PCI_ANY_ID,
  2023. .init = pci_netmos_init,
  2024. .setup = pci_netmos_9900_setup,
  2025. },
  2026. /*
  2027. * For Oxford Semiconductor Tornado based devices
  2028. */
  2029. {
  2030. .vendor = PCI_VENDOR_ID_OXSEMI,
  2031. .device = PCI_ANY_ID,
  2032. .subvendor = PCI_ANY_ID,
  2033. .subdevice = PCI_ANY_ID,
  2034. .init = pci_oxsemi_tornado_init,
  2035. .setup = pci_default_setup,
  2036. },
  2037. {
  2038. .vendor = PCI_VENDOR_ID_MAINPINE,
  2039. .device = PCI_ANY_ID,
  2040. .subvendor = PCI_ANY_ID,
  2041. .subdevice = PCI_ANY_ID,
  2042. .init = pci_oxsemi_tornado_init,
  2043. .setup = pci_default_setup,
  2044. },
  2045. {
  2046. .vendor = PCI_VENDOR_ID_DIGI,
  2047. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2048. .subvendor = PCI_SUBVENDOR_ID_IBM,
  2049. .subdevice = PCI_ANY_ID,
  2050. .init = pci_oxsemi_tornado_init,
  2051. .setup = pci_default_setup,
  2052. },
  2053. {
  2054. .vendor = PCI_VENDOR_ID_INTEL,
  2055. .device = 0x8811,
  2056. .subvendor = PCI_ANY_ID,
  2057. .subdevice = PCI_ANY_ID,
  2058. .init = pci_eg20t_init,
  2059. .setup = pci_default_setup,
  2060. },
  2061. {
  2062. .vendor = PCI_VENDOR_ID_INTEL,
  2063. .device = 0x8812,
  2064. .subvendor = PCI_ANY_ID,
  2065. .subdevice = PCI_ANY_ID,
  2066. .init = pci_eg20t_init,
  2067. .setup = pci_default_setup,
  2068. },
  2069. {
  2070. .vendor = PCI_VENDOR_ID_INTEL,
  2071. .device = 0x8813,
  2072. .subvendor = PCI_ANY_ID,
  2073. .subdevice = PCI_ANY_ID,
  2074. .init = pci_eg20t_init,
  2075. .setup = pci_default_setup,
  2076. },
  2077. {
  2078. .vendor = PCI_VENDOR_ID_INTEL,
  2079. .device = 0x8814,
  2080. .subvendor = PCI_ANY_ID,
  2081. .subdevice = PCI_ANY_ID,
  2082. .init = pci_eg20t_init,
  2083. .setup = pci_default_setup,
  2084. },
  2085. {
  2086. .vendor = 0x10DB,
  2087. .device = 0x8027,
  2088. .subvendor = PCI_ANY_ID,
  2089. .subdevice = PCI_ANY_ID,
  2090. .init = pci_eg20t_init,
  2091. .setup = pci_default_setup,
  2092. },
  2093. {
  2094. .vendor = 0x10DB,
  2095. .device = 0x8028,
  2096. .subvendor = PCI_ANY_ID,
  2097. .subdevice = PCI_ANY_ID,
  2098. .init = pci_eg20t_init,
  2099. .setup = pci_default_setup,
  2100. },
  2101. {
  2102. .vendor = 0x10DB,
  2103. .device = 0x8029,
  2104. .subvendor = PCI_ANY_ID,
  2105. .subdevice = PCI_ANY_ID,
  2106. .init = pci_eg20t_init,
  2107. .setup = pci_default_setup,
  2108. },
  2109. {
  2110. .vendor = 0x10DB,
  2111. .device = 0x800C,
  2112. .subvendor = PCI_ANY_ID,
  2113. .subdevice = PCI_ANY_ID,
  2114. .init = pci_eg20t_init,
  2115. .setup = pci_default_setup,
  2116. },
  2117. {
  2118. .vendor = 0x10DB,
  2119. .device = 0x800D,
  2120. .subvendor = PCI_ANY_ID,
  2121. .subdevice = PCI_ANY_ID,
  2122. .init = pci_eg20t_init,
  2123. .setup = pci_default_setup,
  2124. },
  2125. /*
  2126. * Cronyx Omega PCI (PLX-chip based)
  2127. */
  2128. {
  2129. .vendor = PCI_VENDOR_ID_PLX,
  2130. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2131. .subvendor = PCI_ANY_ID,
  2132. .subdevice = PCI_ANY_ID,
  2133. .setup = pci_omegapci_setup,
  2134. },
  2135. /* WCH CH353 2S1P card (16550 clone) */
  2136. {
  2137. .vendor = PCI_VENDOR_ID_WCH,
  2138. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2139. .subvendor = PCI_ANY_ID,
  2140. .subdevice = PCI_ANY_ID,
  2141. .setup = pci_wch_ch353_setup,
  2142. },
  2143. /* WCH CH353 4S card (16550 clone) */
  2144. {
  2145. .vendor = PCI_VENDOR_ID_WCH,
  2146. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2147. .subvendor = PCI_ANY_ID,
  2148. .subdevice = PCI_ANY_ID,
  2149. .setup = pci_wch_ch353_setup,
  2150. },
  2151. /* WCH CH353 2S1PF card (16550 clone) */
  2152. {
  2153. .vendor = PCI_VENDOR_ID_WCH,
  2154. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2155. .subvendor = PCI_ANY_ID,
  2156. .subdevice = PCI_ANY_ID,
  2157. .setup = pci_wch_ch353_setup,
  2158. },
  2159. /* WCH CH352 2S card (16550 clone) */
  2160. {
  2161. .vendor = PCI_VENDOR_ID_WCH,
  2162. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2163. .subvendor = PCI_ANY_ID,
  2164. .subdevice = PCI_ANY_ID,
  2165. .setup = pci_wch_ch353_setup,
  2166. },
  2167. /*
  2168. * ASIX devices with FIFO bug
  2169. */
  2170. {
  2171. .vendor = PCI_VENDOR_ID_ASIX,
  2172. .device = PCI_ANY_ID,
  2173. .subvendor = PCI_ANY_ID,
  2174. .subdevice = PCI_ANY_ID,
  2175. .setup = pci_asix_setup,
  2176. },
  2177. /*
  2178. * Commtech, Inc. Fastcom adapters
  2179. *
  2180. */
  2181. {
  2182. .vendor = PCI_VENDOR_ID_COMMTECH,
  2183. .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
  2184. .subvendor = PCI_ANY_ID,
  2185. .subdevice = PCI_ANY_ID,
  2186. .setup = pci_fastcom335_setup,
  2187. },
  2188. {
  2189. .vendor = PCI_VENDOR_ID_COMMTECH,
  2190. .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
  2191. .subvendor = PCI_ANY_ID,
  2192. .subdevice = PCI_ANY_ID,
  2193. .setup = pci_fastcom335_setup,
  2194. },
  2195. {
  2196. .vendor = PCI_VENDOR_ID_COMMTECH,
  2197. .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
  2198. .subvendor = PCI_ANY_ID,
  2199. .subdevice = PCI_ANY_ID,
  2200. .setup = pci_fastcom335_setup,
  2201. },
  2202. {
  2203. .vendor = PCI_VENDOR_ID_COMMTECH,
  2204. .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
  2205. .subvendor = PCI_ANY_ID,
  2206. .subdevice = PCI_ANY_ID,
  2207. .setup = pci_fastcom335_setup,
  2208. },
  2209. {
  2210. .vendor = PCI_VENDOR_ID_COMMTECH,
  2211. .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
  2212. .subvendor = PCI_ANY_ID,
  2213. .subdevice = PCI_ANY_ID,
  2214. .setup = pci_xr17v35x_setup,
  2215. },
  2216. {
  2217. .vendor = PCI_VENDOR_ID_COMMTECH,
  2218. .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
  2219. .subvendor = PCI_ANY_ID,
  2220. .subdevice = PCI_ANY_ID,
  2221. .setup = pci_xr17v35x_setup,
  2222. },
  2223. {
  2224. .vendor = PCI_VENDOR_ID_COMMTECH,
  2225. .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
  2226. .subvendor = PCI_ANY_ID,
  2227. .subdevice = PCI_ANY_ID,
  2228. .setup = pci_xr17v35x_setup,
  2229. },
  2230. /*
  2231. * Broadcom TruManage (NetXtreme)
  2232. */
  2233. {
  2234. .vendor = PCI_VENDOR_ID_BROADCOM,
  2235. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2236. .subvendor = PCI_ANY_ID,
  2237. .subdevice = PCI_ANY_ID,
  2238. .setup = pci_brcm_trumanage_setup,
  2239. },
  2240. {
  2241. .vendor = 0x1c29,
  2242. .device = 0x1104,
  2243. .subvendor = PCI_ANY_ID,
  2244. .subdevice = PCI_ANY_ID,
  2245. .setup = pci_fintek_setup,
  2246. },
  2247. {
  2248. .vendor = 0x1c29,
  2249. .device = 0x1108,
  2250. .subvendor = PCI_ANY_ID,
  2251. .subdevice = PCI_ANY_ID,
  2252. .setup = pci_fintek_setup,
  2253. },
  2254. {
  2255. .vendor = 0x1c29,
  2256. .device = 0x1112,
  2257. .subvendor = PCI_ANY_ID,
  2258. .subdevice = PCI_ANY_ID,
  2259. .setup = pci_fintek_setup,
  2260. },
  2261. /*
  2262. * Default "match everything" terminator entry
  2263. */
  2264. {
  2265. .vendor = PCI_ANY_ID,
  2266. .device = PCI_ANY_ID,
  2267. .subvendor = PCI_ANY_ID,
  2268. .subdevice = PCI_ANY_ID,
  2269. .setup = pci_default_setup,
  2270. }
  2271. };
  2272. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2273. {
  2274. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2275. }
  2276. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2277. {
  2278. struct pci_serial_quirk *quirk;
  2279. for (quirk = pci_serial_quirks; ; quirk++)
  2280. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2281. quirk_id_matches(quirk->device, dev->device) &&
  2282. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2283. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2284. break;
  2285. return quirk;
  2286. }
  2287. static inline int get_pci_irq(struct pci_dev *dev,
  2288. const struct pciserial_board *board)
  2289. {
  2290. if (board->flags & FL_NOIRQ)
  2291. return 0;
  2292. else
  2293. return dev->irq;
  2294. }
  2295. /*
  2296. * This is the configuration table for all of the PCI serial boards
  2297. * which we support. It is directly indexed by the pci_board_num_t enum
  2298. * value, which is encoded in the pci_device_id PCI probe table's
  2299. * driver_data member.
  2300. *
  2301. * The makeup of these names are:
  2302. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2303. *
  2304. * bn = PCI BAR number
  2305. * bt = Index using PCI BARs
  2306. * n = number of serial ports
  2307. * baud = baud rate
  2308. * offsetinhex = offset for each sequential port (in hex)
  2309. *
  2310. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2311. *
  2312. * Please note: in theory if n = 1, _bt infix should make no difference.
  2313. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2314. */
  2315. enum pci_board_num_t {
  2316. pbn_default = 0,
  2317. pbn_b0_1_115200,
  2318. pbn_b0_2_115200,
  2319. pbn_b0_4_115200,
  2320. pbn_b0_5_115200,
  2321. pbn_b0_8_115200,
  2322. pbn_b0_1_921600,
  2323. pbn_b0_2_921600,
  2324. pbn_b0_4_921600,
  2325. pbn_b0_2_1130000,
  2326. pbn_b0_4_1152000,
  2327. pbn_b0_2_1152000_200,
  2328. pbn_b0_4_1152000_200,
  2329. pbn_b0_8_1152000_200,
  2330. pbn_b0_2_1843200,
  2331. pbn_b0_4_1843200,
  2332. pbn_b0_2_1843200_200,
  2333. pbn_b0_4_1843200_200,
  2334. pbn_b0_8_1843200_200,
  2335. pbn_b0_1_4000000,
  2336. pbn_b0_bt_1_115200,
  2337. pbn_b0_bt_2_115200,
  2338. pbn_b0_bt_4_115200,
  2339. pbn_b0_bt_8_115200,
  2340. pbn_b0_bt_1_460800,
  2341. pbn_b0_bt_2_460800,
  2342. pbn_b0_bt_4_460800,
  2343. pbn_b0_bt_1_921600,
  2344. pbn_b0_bt_2_921600,
  2345. pbn_b0_bt_4_921600,
  2346. pbn_b0_bt_8_921600,
  2347. pbn_b1_1_115200,
  2348. pbn_b1_2_115200,
  2349. pbn_b1_4_115200,
  2350. pbn_b1_8_115200,
  2351. pbn_b1_16_115200,
  2352. pbn_b1_1_921600,
  2353. pbn_b1_2_921600,
  2354. pbn_b1_4_921600,
  2355. pbn_b1_8_921600,
  2356. pbn_b1_2_1250000,
  2357. pbn_b1_bt_1_115200,
  2358. pbn_b1_bt_2_115200,
  2359. pbn_b1_bt_4_115200,
  2360. pbn_b1_bt_2_921600,
  2361. pbn_b1_1_1382400,
  2362. pbn_b1_2_1382400,
  2363. pbn_b1_4_1382400,
  2364. pbn_b1_8_1382400,
  2365. pbn_b2_1_115200,
  2366. pbn_b2_2_115200,
  2367. pbn_b2_4_115200,
  2368. pbn_b2_8_115200,
  2369. pbn_b2_1_460800,
  2370. pbn_b2_4_460800,
  2371. pbn_b2_8_460800,
  2372. pbn_b2_16_460800,
  2373. pbn_b2_1_921600,
  2374. pbn_b2_4_921600,
  2375. pbn_b2_8_921600,
  2376. pbn_b2_8_1152000,
  2377. pbn_b2_bt_1_115200,
  2378. pbn_b2_bt_2_115200,
  2379. pbn_b2_bt_4_115200,
  2380. pbn_b2_bt_2_921600,
  2381. pbn_b2_bt_4_921600,
  2382. pbn_b3_2_115200,
  2383. pbn_b3_4_115200,
  2384. pbn_b3_8_115200,
  2385. pbn_b4_bt_2_921600,
  2386. pbn_b4_bt_4_921600,
  2387. pbn_b4_bt_8_921600,
  2388. /*
  2389. * Board-specific versions.
  2390. */
  2391. pbn_panacom,
  2392. pbn_panacom2,
  2393. pbn_panacom4,
  2394. pbn_plx_romulus,
  2395. pbn_oxsemi,
  2396. pbn_oxsemi_1_4000000,
  2397. pbn_oxsemi_2_4000000,
  2398. pbn_oxsemi_4_4000000,
  2399. pbn_oxsemi_8_4000000,
  2400. pbn_intel_i960,
  2401. pbn_sgi_ioc3,
  2402. pbn_computone_4,
  2403. pbn_computone_6,
  2404. pbn_computone_8,
  2405. pbn_sbsxrsio,
  2406. pbn_exar_XR17C152,
  2407. pbn_exar_XR17C154,
  2408. pbn_exar_XR17C158,
  2409. pbn_exar_XR17V352,
  2410. pbn_exar_XR17V354,
  2411. pbn_exar_XR17V358,
  2412. pbn_exar_ibm_saturn,
  2413. pbn_pasemi_1682M,
  2414. pbn_ni8430_2,
  2415. pbn_ni8430_4,
  2416. pbn_ni8430_8,
  2417. pbn_ni8430_16,
  2418. pbn_ADDIDATA_PCIe_1_3906250,
  2419. pbn_ADDIDATA_PCIe_2_3906250,
  2420. pbn_ADDIDATA_PCIe_4_3906250,
  2421. pbn_ADDIDATA_PCIe_8_3906250,
  2422. pbn_ce4100_1_115200,
  2423. pbn_byt,
  2424. pbn_omegapci,
  2425. pbn_NETMOS9900_2s_115200,
  2426. pbn_brcm_trumanage,
  2427. pbn_fintek_4,
  2428. pbn_fintek_8,
  2429. pbn_fintek_12,
  2430. };
  2431. /*
  2432. * uart_offset - the space between channels
  2433. * reg_shift - describes how the UART registers are mapped
  2434. * to PCI memory by the card.
  2435. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2436. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2437. * in include/linux/serial_reg.h,
  2438. * see first lines of serial_in() and serial_out() in 8250.c
  2439. */
  2440. static struct pciserial_board pci_boards[] = {
  2441. [pbn_default] = {
  2442. .flags = FL_BASE0,
  2443. .num_ports = 1,
  2444. .base_baud = 115200,
  2445. .uart_offset = 8,
  2446. },
  2447. [pbn_b0_1_115200] = {
  2448. .flags = FL_BASE0,
  2449. .num_ports = 1,
  2450. .base_baud = 115200,
  2451. .uart_offset = 8,
  2452. },
  2453. [pbn_b0_2_115200] = {
  2454. .flags = FL_BASE0,
  2455. .num_ports = 2,
  2456. .base_baud = 115200,
  2457. .uart_offset = 8,
  2458. },
  2459. [pbn_b0_4_115200] = {
  2460. .flags = FL_BASE0,
  2461. .num_ports = 4,
  2462. .base_baud = 115200,
  2463. .uart_offset = 8,
  2464. },
  2465. [pbn_b0_5_115200] = {
  2466. .flags = FL_BASE0,
  2467. .num_ports = 5,
  2468. .base_baud = 115200,
  2469. .uart_offset = 8,
  2470. },
  2471. [pbn_b0_8_115200] = {
  2472. .flags = FL_BASE0,
  2473. .num_ports = 8,
  2474. .base_baud = 115200,
  2475. .uart_offset = 8,
  2476. },
  2477. [pbn_b0_1_921600] = {
  2478. .flags = FL_BASE0,
  2479. .num_ports = 1,
  2480. .base_baud = 921600,
  2481. .uart_offset = 8,
  2482. },
  2483. [pbn_b0_2_921600] = {
  2484. .flags = FL_BASE0,
  2485. .num_ports = 2,
  2486. .base_baud = 921600,
  2487. .uart_offset = 8,
  2488. },
  2489. [pbn_b0_4_921600] = {
  2490. .flags = FL_BASE0,
  2491. .num_ports = 4,
  2492. .base_baud = 921600,
  2493. .uart_offset = 8,
  2494. },
  2495. [pbn_b0_2_1130000] = {
  2496. .flags = FL_BASE0,
  2497. .num_ports = 2,
  2498. .base_baud = 1130000,
  2499. .uart_offset = 8,
  2500. },
  2501. [pbn_b0_4_1152000] = {
  2502. .flags = FL_BASE0,
  2503. .num_ports = 4,
  2504. .base_baud = 1152000,
  2505. .uart_offset = 8,
  2506. },
  2507. [pbn_b0_2_1152000_200] = {
  2508. .flags = FL_BASE0,
  2509. .num_ports = 2,
  2510. .base_baud = 1152000,
  2511. .uart_offset = 0x200,
  2512. },
  2513. [pbn_b0_4_1152000_200] = {
  2514. .flags = FL_BASE0,
  2515. .num_ports = 4,
  2516. .base_baud = 1152000,
  2517. .uart_offset = 0x200,
  2518. },
  2519. [pbn_b0_8_1152000_200] = {
  2520. .flags = FL_BASE0,
  2521. .num_ports = 8,
  2522. .base_baud = 1152000,
  2523. .uart_offset = 0x200,
  2524. },
  2525. [pbn_b0_2_1843200] = {
  2526. .flags = FL_BASE0,
  2527. .num_ports = 2,
  2528. .base_baud = 1843200,
  2529. .uart_offset = 8,
  2530. },
  2531. [pbn_b0_4_1843200] = {
  2532. .flags = FL_BASE0,
  2533. .num_ports = 4,
  2534. .base_baud = 1843200,
  2535. .uart_offset = 8,
  2536. },
  2537. [pbn_b0_2_1843200_200] = {
  2538. .flags = FL_BASE0,
  2539. .num_ports = 2,
  2540. .base_baud = 1843200,
  2541. .uart_offset = 0x200,
  2542. },
  2543. [pbn_b0_4_1843200_200] = {
  2544. .flags = FL_BASE0,
  2545. .num_ports = 4,
  2546. .base_baud = 1843200,
  2547. .uart_offset = 0x200,
  2548. },
  2549. [pbn_b0_8_1843200_200] = {
  2550. .flags = FL_BASE0,
  2551. .num_ports = 8,
  2552. .base_baud = 1843200,
  2553. .uart_offset = 0x200,
  2554. },
  2555. [pbn_b0_1_4000000] = {
  2556. .flags = FL_BASE0,
  2557. .num_ports = 1,
  2558. .base_baud = 4000000,
  2559. .uart_offset = 8,
  2560. },
  2561. [pbn_b0_bt_1_115200] = {
  2562. .flags = FL_BASE0|FL_BASE_BARS,
  2563. .num_ports = 1,
  2564. .base_baud = 115200,
  2565. .uart_offset = 8,
  2566. },
  2567. [pbn_b0_bt_2_115200] = {
  2568. .flags = FL_BASE0|FL_BASE_BARS,
  2569. .num_ports = 2,
  2570. .base_baud = 115200,
  2571. .uart_offset = 8,
  2572. },
  2573. [pbn_b0_bt_4_115200] = {
  2574. .flags = FL_BASE0|FL_BASE_BARS,
  2575. .num_ports = 4,
  2576. .base_baud = 115200,
  2577. .uart_offset = 8,
  2578. },
  2579. [pbn_b0_bt_8_115200] = {
  2580. .flags = FL_BASE0|FL_BASE_BARS,
  2581. .num_ports = 8,
  2582. .base_baud = 115200,
  2583. .uart_offset = 8,
  2584. },
  2585. [pbn_b0_bt_1_460800] = {
  2586. .flags = FL_BASE0|FL_BASE_BARS,
  2587. .num_ports = 1,
  2588. .base_baud = 460800,
  2589. .uart_offset = 8,
  2590. },
  2591. [pbn_b0_bt_2_460800] = {
  2592. .flags = FL_BASE0|FL_BASE_BARS,
  2593. .num_ports = 2,
  2594. .base_baud = 460800,
  2595. .uart_offset = 8,
  2596. },
  2597. [pbn_b0_bt_4_460800] = {
  2598. .flags = FL_BASE0|FL_BASE_BARS,
  2599. .num_ports = 4,
  2600. .base_baud = 460800,
  2601. .uart_offset = 8,
  2602. },
  2603. [pbn_b0_bt_1_921600] = {
  2604. .flags = FL_BASE0|FL_BASE_BARS,
  2605. .num_ports = 1,
  2606. .base_baud = 921600,
  2607. .uart_offset = 8,
  2608. },
  2609. [pbn_b0_bt_2_921600] = {
  2610. .flags = FL_BASE0|FL_BASE_BARS,
  2611. .num_ports = 2,
  2612. .base_baud = 921600,
  2613. .uart_offset = 8,
  2614. },
  2615. [pbn_b0_bt_4_921600] = {
  2616. .flags = FL_BASE0|FL_BASE_BARS,
  2617. .num_ports = 4,
  2618. .base_baud = 921600,
  2619. .uart_offset = 8,
  2620. },
  2621. [pbn_b0_bt_8_921600] = {
  2622. .flags = FL_BASE0|FL_BASE_BARS,
  2623. .num_ports = 8,
  2624. .base_baud = 921600,
  2625. .uart_offset = 8,
  2626. },
  2627. [pbn_b1_1_115200] = {
  2628. .flags = FL_BASE1,
  2629. .num_ports = 1,
  2630. .base_baud = 115200,
  2631. .uart_offset = 8,
  2632. },
  2633. [pbn_b1_2_115200] = {
  2634. .flags = FL_BASE1,
  2635. .num_ports = 2,
  2636. .base_baud = 115200,
  2637. .uart_offset = 8,
  2638. },
  2639. [pbn_b1_4_115200] = {
  2640. .flags = FL_BASE1,
  2641. .num_ports = 4,
  2642. .base_baud = 115200,
  2643. .uart_offset = 8,
  2644. },
  2645. [pbn_b1_8_115200] = {
  2646. .flags = FL_BASE1,
  2647. .num_ports = 8,
  2648. .base_baud = 115200,
  2649. .uart_offset = 8,
  2650. },
  2651. [pbn_b1_16_115200] = {
  2652. .flags = FL_BASE1,
  2653. .num_ports = 16,
  2654. .base_baud = 115200,
  2655. .uart_offset = 8,
  2656. },
  2657. [pbn_b1_1_921600] = {
  2658. .flags = FL_BASE1,
  2659. .num_ports = 1,
  2660. .base_baud = 921600,
  2661. .uart_offset = 8,
  2662. },
  2663. [pbn_b1_2_921600] = {
  2664. .flags = FL_BASE1,
  2665. .num_ports = 2,
  2666. .base_baud = 921600,
  2667. .uart_offset = 8,
  2668. },
  2669. [pbn_b1_4_921600] = {
  2670. .flags = FL_BASE1,
  2671. .num_ports = 4,
  2672. .base_baud = 921600,
  2673. .uart_offset = 8,
  2674. },
  2675. [pbn_b1_8_921600] = {
  2676. .flags = FL_BASE1,
  2677. .num_ports = 8,
  2678. .base_baud = 921600,
  2679. .uart_offset = 8,
  2680. },
  2681. [pbn_b1_2_1250000] = {
  2682. .flags = FL_BASE1,
  2683. .num_ports = 2,
  2684. .base_baud = 1250000,
  2685. .uart_offset = 8,
  2686. },
  2687. [pbn_b1_bt_1_115200] = {
  2688. .flags = FL_BASE1|FL_BASE_BARS,
  2689. .num_ports = 1,
  2690. .base_baud = 115200,
  2691. .uart_offset = 8,
  2692. },
  2693. [pbn_b1_bt_2_115200] = {
  2694. .flags = FL_BASE1|FL_BASE_BARS,
  2695. .num_ports = 2,
  2696. .base_baud = 115200,
  2697. .uart_offset = 8,
  2698. },
  2699. [pbn_b1_bt_4_115200] = {
  2700. .flags = FL_BASE1|FL_BASE_BARS,
  2701. .num_ports = 4,
  2702. .base_baud = 115200,
  2703. .uart_offset = 8,
  2704. },
  2705. [pbn_b1_bt_2_921600] = {
  2706. .flags = FL_BASE1|FL_BASE_BARS,
  2707. .num_ports = 2,
  2708. .base_baud = 921600,
  2709. .uart_offset = 8,
  2710. },
  2711. [pbn_b1_1_1382400] = {
  2712. .flags = FL_BASE1,
  2713. .num_ports = 1,
  2714. .base_baud = 1382400,
  2715. .uart_offset = 8,
  2716. },
  2717. [pbn_b1_2_1382400] = {
  2718. .flags = FL_BASE1,
  2719. .num_ports = 2,
  2720. .base_baud = 1382400,
  2721. .uart_offset = 8,
  2722. },
  2723. [pbn_b1_4_1382400] = {
  2724. .flags = FL_BASE1,
  2725. .num_ports = 4,
  2726. .base_baud = 1382400,
  2727. .uart_offset = 8,
  2728. },
  2729. [pbn_b1_8_1382400] = {
  2730. .flags = FL_BASE1,
  2731. .num_ports = 8,
  2732. .base_baud = 1382400,
  2733. .uart_offset = 8,
  2734. },
  2735. [pbn_b2_1_115200] = {
  2736. .flags = FL_BASE2,
  2737. .num_ports = 1,
  2738. .base_baud = 115200,
  2739. .uart_offset = 8,
  2740. },
  2741. [pbn_b2_2_115200] = {
  2742. .flags = FL_BASE2,
  2743. .num_ports = 2,
  2744. .base_baud = 115200,
  2745. .uart_offset = 8,
  2746. },
  2747. [pbn_b2_4_115200] = {
  2748. .flags = FL_BASE2,
  2749. .num_ports = 4,
  2750. .base_baud = 115200,
  2751. .uart_offset = 8,
  2752. },
  2753. [pbn_b2_8_115200] = {
  2754. .flags = FL_BASE2,
  2755. .num_ports = 8,
  2756. .base_baud = 115200,
  2757. .uart_offset = 8,
  2758. },
  2759. [pbn_b2_1_460800] = {
  2760. .flags = FL_BASE2,
  2761. .num_ports = 1,
  2762. .base_baud = 460800,
  2763. .uart_offset = 8,
  2764. },
  2765. [pbn_b2_4_460800] = {
  2766. .flags = FL_BASE2,
  2767. .num_ports = 4,
  2768. .base_baud = 460800,
  2769. .uart_offset = 8,
  2770. },
  2771. [pbn_b2_8_460800] = {
  2772. .flags = FL_BASE2,
  2773. .num_ports = 8,
  2774. .base_baud = 460800,
  2775. .uart_offset = 8,
  2776. },
  2777. [pbn_b2_16_460800] = {
  2778. .flags = FL_BASE2,
  2779. .num_ports = 16,
  2780. .base_baud = 460800,
  2781. .uart_offset = 8,
  2782. },
  2783. [pbn_b2_1_921600] = {
  2784. .flags = FL_BASE2,
  2785. .num_ports = 1,
  2786. .base_baud = 921600,
  2787. .uart_offset = 8,
  2788. },
  2789. [pbn_b2_4_921600] = {
  2790. .flags = FL_BASE2,
  2791. .num_ports = 4,
  2792. .base_baud = 921600,
  2793. .uart_offset = 8,
  2794. },
  2795. [pbn_b2_8_921600] = {
  2796. .flags = FL_BASE2,
  2797. .num_ports = 8,
  2798. .base_baud = 921600,
  2799. .uart_offset = 8,
  2800. },
  2801. [pbn_b2_8_1152000] = {
  2802. .flags = FL_BASE2,
  2803. .num_ports = 8,
  2804. .base_baud = 1152000,
  2805. .uart_offset = 8,
  2806. },
  2807. [pbn_b2_bt_1_115200] = {
  2808. .flags = FL_BASE2|FL_BASE_BARS,
  2809. .num_ports = 1,
  2810. .base_baud = 115200,
  2811. .uart_offset = 8,
  2812. },
  2813. [pbn_b2_bt_2_115200] = {
  2814. .flags = FL_BASE2|FL_BASE_BARS,
  2815. .num_ports = 2,
  2816. .base_baud = 115200,
  2817. .uart_offset = 8,
  2818. },
  2819. [pbn_b2_bt_4_115200] = {
  2820. .flags = FL_BASE2|FL_BASE_BARS,
  2821. .num_ports = 4,
  2822. .base_baud = 115200,
  2823. .uart_offset = 8,
  2824. },
  2825. [pbn_b2_bt_2_921600] = {
  2826. .flags = FL_BASE2|FL_BASE_BARS,
  2827. .num_ports = 2,
  2828. .base_baud = 921600,
  2829. .uart_offset = 8,
  2830. },
  2831. [pbn_b2_bt_4_921600] = {
  2832. .flags = FL_BASE2|FL_BASE_BARS,
  2833. .num_ports = 4,
  2834. .base_baud = 921600,
  2835. .uart_offset = 8,
  2836. },
  2837. [pbn_b3_2_115200] = {
  2838. .flags = FL_BASE3,
  2839. .num_ports = 2,
  2840. .base_baud = 115200,
  2841. .uart_offset = 8,
  2842. },
  2843. [pbn_b3_4_115200] = {
  2844. .flags = FL_BASE3,
  2845. .num_ports = 4,
  2846. .base_baud = 115200,
  2847. .uart_offset = 8,
  2848. },
  2849. [pbn_b3_8_115200] = {
  2850. .flags = FL_BASE3,
  2851. .num_ports = 8,
  2852. .base_baud = 115200,
  2853. .uart_offset = 8,
  2854. },
  2855. [pbn_b4_bt_2_921600] = {
  2856. .flags = FL_BASE4,
  2857. .num_ports = 2,
  2858. .base_baud = 921600,
  2859. .uart_offset = 8,
  2860. },
  2861. [pbn_b4_bt_4_921600] = {
  2862. .flags = FL_BASE4,
  2863. .num_ports = 4,
  2864. .base_baud = 921600,
  2865. .uart_offset = 8,
  2866. },
  2867. [pbn_b4_bt_8_921600] = {
  2868. .flags = FL_BASE4,
  2869. .num_ports = 8,
  2870. .base_baud = 921600,
  2871. .uart_offset = 8,
  2872. },
  2873. /*
  2874. * Entries following this are board-specific.
  2875. */
  2876. /*
  2877. * Panacom - IOMEM
  2878. */
  2879. [pbn_panacom] = {
  2880. .flags = FL_BASE2,
  2881. .num_ports = 2,
  2882. .base_baud = 921600,
  2883. .uart_offset = 0x400,
  2884. .reg_shift = 7,
  2885. },
  2886. [pbn_panacom2] = {
  2887. .flags = FL_BASE2|FL_BASE_BARS,
  2888. .num_ports = 2,
  2889. .base_baud = 921600,
  2890. .uart_offset = 0x400,
  2891. .reg_shift = 7,
  2892. },
  2893. [pbn_panacom4] = {
  2894. .flags = FL_BASE2|FL_BASE_BARS,
  2895. .num_ports = 4,
  2896. .base_baud = 921600,
  2897. .uart_offset = 0x400,
  2898. .reg_shift = 7,
  2899. },
  2900. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2901. [pbn_plx_romulus] = {
  2902. .flags = FL_BASE2,
  2903. .num_ports = 4,
  2904. .base_baud = 921600,
  2905. .uart_offset = 8 << 2,
  2906. .reg_shift = 2,
  2907. .first_offset = 0x03,
  2908. },
  2909. /*
  2910. * This board uses the size of PCI Base region 0 to
  2911. * signal now many ports are available
  2912. */
  2913. [pbn_oxsemi] = {
  2914. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2915. .num_ports = 32,
  2916. .base_baud = 115200,
  2917. .uart_offset = 8,
  2918. },
  2919. [pbn_oxsemi_1_4000000] = {
  2920. .flags = FL_BASE0,
  2921. .num_ports = 1,
  2922. .base_baud = 4000000,
  2923. .uart_offset = 0x200,
  2924. .first_offset = 0x1000,
  2925. },
  2926. [pbn_oxsemi_2_4000000] = {
  2927. .flags = FL_BASE0,
  2928. .num_ports = 2,
  2929. .base_baud = 4000000,
  2930. .uart_offset = 0x200,
  2931. .first_offset = 0x1000,
  2932. },
  2933. [pbn_oxsemi_4_4000000] = {
  2934. .flags = FL_BASE0,
  2935. .num_ports = 4,
  2936. .base_baud = 4000000,
  2937. .uart_offset = 0x200,
  2938. .first_offset = 0x1000,
  2939. },
  2940. [pbn_oxsemi_8_4000000] = {
  2941. .flags = FL_BASE0,
  2942. .num_ports = 8,
  2943. .base_baud = 4000000,
  2944. .uart_offset = 0x200,
  2945. .first_offset = 0x1000,
  2946. },
  2947. /*
  2948. * EKF addition for i960 Boards form EKF with serial port.
  2949. * Max 256 ports.
  2950. */
  2951. [pbn_intel_i960] = {
  2952. .flags = FL_BASE0,
  2953. .num_ports = 32,
  2954. .base_baud = 921600,
  2955. .uart_offset = 8 << 2,
  2956. .reg_shift = 2,
  2957. .first_offset = 0x10000,
  2958. },
  2959. [pbn_sgi_ioc3] = {
  2960. .flags = FL_BASE0|FL_NOIRQ,
  2961. .num_ports = 1,
  2962. .base_baud = 458333,
  2963. .uart_offset = 8,
  2964. .reg_shift = 0,
  2965. .first_offset = 0x20178,
  2966. },
  2967. /*
  2968. * Computone - uses IOMEM.
  2969. */
  2970. [pbn_computone_4] = {
  2971. .flags = FL_BASE0,
  2972. .num_ports = 4,
  2973. .base_baud = 921600,
  2974. .uart_offset = 0x40,
  2975. .reg_shift = 2,
  2976. .first_offset = 0x200,
  2977. },
  2978. [pbn_computone_6] = {
  2979. .flags = FL_BASE0,
  2980. .num_ports = 6,
  2981. .base_baud = 921600,
  2982. .uart_offset = 0x40,
  2983. .reg_shift = 2,
  2984. .first_offset = 0x200,
  2985. },
  2986. [pbn_computone_8] = {
  2987. .flags = FL_BASE0,
  2988. .num_ports = 8,
  2989. .base_baud = 921600,
  2990. .uart_offset = 0x40,
  2991. .reg_shift = 2,
  2992. .first_offset = 0x200,
  2993. },
  2994. [pbn_sbsxrsio] = {
  2995. .flags = FL_BASE0,
  2996. .num_ports = 8,
  2997. .base_baud = 460800,
  2998. .uart_offset = 256,
  2999. .reg_shift = 4,
  3000. },
  3001. /*
  3002. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3003. * Only basic 16550A support.
  3004. * XR17C15[24] are not tested, but they should work.
  3005. */
  3006. [pbn_exar_XR17C152] = {
  3007. .flags = FL_BASE0,
  3008. .num_ports = 2,
  3009. .base_baud = 921600,
  3010. .uart_offset = 0x200,
  3011. },
  3012. [pbn_exar_XR17C154] = {
  3013. .flags = FL_BASE0,
  3014. .num_ports = 4,
  3015. .base_baud = 921600,
  3016. .uart_offset = 0x200,
  3017. },
  3018. [pbn_exar_XR17C158] = {
  3019. .flags = FL_BASE0,
  3020. .num_ports = 8,
  3021. .base_baud = 921600,
  3022. .uart_offset = 0x200,
  3023. },
  3024. [pbn_exar_XR17V352] = {
  3025. .flags = FL_BASE0,
  3026. .num_ports = 2,
  3027. .base_baud = 7812500,
  3028. .uart_offset = 0x400,
  3029. .reg_shift = 0,
  3030. .first_offset = 0,
  3031. },
  3032. [pbn_exar_XR17V354] = {
  3033. .flags = FL_BASE0,
  3034. .num_ports = 4,
  3035. .base_baud = 7812500,
  3036. .uart_offset = 0x400,
  3037. .reg_shift = 0,
  3038. .first_offset = 0,
  3039. },
  3040. [pbn_exar_XR17V358] = {
  3041. .flags = FL_BASE0,
  3042. .num_ports = 8,
  3043. .base_baud = 7812500,
  3044. .uart_offset = 0x400,
  3045. .reg_shift = 0,
  3046. .first_offset = 0,
  3047. },
  3048. [pbn_exar_ibm_saturn] = {
  3049. .flags = FL_BASE0,
  3050. .num_ports = 1,
  3051. .base_baud = 921600,
  3052. .uart_offset = 0x200,
  3053. },
  3054. /*
  3055. * PA Semi PWRficient PA6T-1682M on-chip UART
  3056. */
  3057. [pbn_pasemi_1682M] = {
  3058. .flags = FL_BASE0,
  3059. .num_ports = 1,
  3060. .base_baud = 8333333,
  3061. },
  3062. /*
  3063. * National Instruments 843x
  3064. */
  3065. [pbn_ni8430_16] = {
  3066. .flags = FL_BASE0,
  3067. .num_ports = 16,
  3068. .base_baud = 3686400,
  3069. .uart_offset = 0x10,
  3070. .first_offset = 0x800,
  3071. },
  3072. [pbn_ni8430_8] = {
  3073. .flags = FL_BASE0,
  3074. .num_ports = 8,
  3075. .base_baud = 3686400,
  3076. .uart_offset = 0x10,
  3077. .first_offset = 0x800,
  3078. },
  3079. [pbn_ni8430_4] = {
  3080. .flags = FL_BASE0,
  3081. .num_ports = 4,
  3082. .base_baud = 3686400,
  3083. .uart_offset = 0x10,
  3084. .first_offset = 0x800,
  3085. },
  3086. [pbn_ni8430_2] = {
  3087. .flags = FL_BASE0,
  3088. .num_ports = 2,
  3089. .base_baud = 3686400,
  3090. .uart_offset = 0x10,
  3091. .first_offset = 0x800,
  3092. },
  3093. /*
  3094. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  3095. */
  3096. [pbn_ADDIDATA_PCIe_1_3906250] = {
  3097. .flags = FL_BASE0,
  3098. .num_ports = 1,
  3099. .base_baud = 3906250,
  3100. .uart_offset = 0x200,
  3101. .first_offset = 0x1000,
  3102. },
  3103. [pbn_ADDIDATA_PCIe_2_3906250] = {
  3104. .flags = FL_BASE0,
  3105. .num_ports = 2,
  3106. .base_baud = 3906250,
  3107. .uart_offset = 0x200,
  3108. .first_offset = 0x1000,
  3109. },
  3110. [pbn_ADDIDATA_PCIe_4_3906250] = {
  3111. .flags = FL_BASE0,
  3112. .num_ports = 4,
  3113. .base_baud = 3906250,
  3114. .uart_offset = 0x200,
  3115. .first_offset = 0x1000,
  3116. },
  3117. [pbn_ADDIDATA_PCIe_8_3906250] = {
  3118. .flags = FL_BASE0,
  3119. .num_ports = 8,
  3120. .base_baud = 3906250,
  3121. .uart_offset = 0x200,
  3122. .first_offset = 0x1000,
  3123. },
  3124. [pbn_ce4100_1_115200] = {
  3125. .flags = FL_BASE_BARS,
  3126. .num_ports = 2,
  3127. .base_baud = 921600,
  3128. .reg_shift = 2,
  3129. },
  3130. [pbn_byt] = {
  3131. .flags = FL_BASE0,
  3132. .num_ports = 1,
  3133. .base_baud = 2764800,
  3134. .uart_offset = 0x80,
  3135. .reg_shift = 2,
  3136. },
  3137. [pbn_omegapci] = {
  3138. .flags = FL_BASE0,
  3139. .num_ports = 8,
  3140. .base_baud = 115200,
  3141. .uart_offset = 0x200,
  3142. },
  3143. [pbn_NETMOS9900_2s_115200] = {
  3144. .flags = FL_BASE0,
  3145. .num_ports = 2,
  3146. .base_baud = 115200,
  3147. },
  3148. [pbn_brcm_trumanage] = {
  3149. .flags = FL_BASE0,
  3150. .num_ports = 1,
  3151. .reg_shift = 2,
  3152. .base_baud = 115200,
  3153. },
  3154. [pbn_fintek_4] = {
  3155. .num_ports = 4,
  3156. .uart_offset = 8,
  3157. .base_baud = 115200,
  3158. .first_offset = 0x40,
  3159. },
  3160. [pbn_fintek_8] = {
  3161. .num_ports = 8,
  3162. .uart_offset = 8,
  3163. .base_baud = 115200,
  3164. .first_offset = 0x40,
  3165. },
  3166. [pbn_fintek_12] = {
  3167. .num_ports = 12,
  3168. .uart_offset = 8,
  3169. .base_baud = 115200,
  3170. .first_offset = 0x40,
  3171. },
  3172. };
  3173. static const struct pci_device_id blacklist[] = {
  3174. /* softmodems */
  3175. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3176. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3177. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3178. /* multi-io cards handled by parport_serial */
  3179. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3180. };
  3181. /*
  3182. * Given a complete unknown PCI device, try to use some heuristics to
  3183. * guess what the configuration might be, based on the pitiful PCI
  3184. * serial specs. Returns 0 on success, 1 on failure.
  3185. */
  3186. static int
  3187. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3188. {
  3189. const struct pci_device_id *bldev;
  3190. int num_iomem, num_port, first_port = -1, i;
  3191. /*
  3192. * If it is not a communications device or the programming
  3193. * interface is greater than 6, give up.
  3194. *
  3195. * (Should we try to make guesses for multiport serial devices
  3196. * later?)
  3197. */
  3198. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3199. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3200. (dev->class & 0xff) > 6)
  3201. return -ENODEV;
  3202. /*
  3203. * Do not access blacklisted devices that are known not to
  3204. * feature serial ports or are handled by other modules.
  3205. */
  3206. for (bldev = blacklist;
  3207. bldev < blacklist + ARRAY_SIZE(blacklist);
  3208. bldev++) {
  3209. if (dev->vendor == bldev->vendor &&
  3210. dev->device == bldev->device)
  3211. return -ENODEV;
  3212. }
  3213. num_iomem = num_port = 0;
  3214. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3215. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3216. num_port++;
  3217. if (first_port == -1)
  3218. first_port = i;
  3219. }
  3220. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3221. num_iomem++;
  3222. }
  3223. /*
  3224. * If there is 1 or 0 iomem regions, and exactly one port,
  3225. * use it. We guess the number of ports based on the IO
  3226. * region size.
  3227. */
  3228. if (num_iomem <= 1 && num_port == 1) {
  3229. board->flags = first_port;
  3230. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3231. return 0;
  3232. }
  3233. /*
  3234. * Now guess if we've got a board which indexes by BARs.
  3235. * Each IO BAR should be 8 bytes, and they should follow
  3236. * consecutively.
  3237. */
  3238. first_port = -1;
  3239. num_port = 0;
  3240. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3241. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3242. pci_resource_len(dev, i) == 8 &&
  3243. (first_port == -1 || (first_port + num_port) == i)) {
  3244. num_port++;
  3245. if (first_port == -1)
  3246. first_port = i;
  3247. }
  3248. }
  3249. if (num_port > 1) {
  3250. board->flags = first_port | FL_BASE_BARS;
  3251. board->num_ports = num_port;
  3252. return 0;
  3253. }
  3254. return -ENODEV;
  3255. }
  3256. static inline int
  3257. serial_pci_matches(const struct pciserial_board *board,
  3258. const struct pciserial_board *guessed)
  3259. {
  3260. return
  3261. board->num_ports == guessed->num_ports &&
  3262. board->base_baud == guessed->base_baud &&
  3263. board->uart_offset == guessed->uart_offset &&
  3264. board->reg_shift == guessed->reg_shift &&
  3265. board->first_offset == guessed->first_offset;
  3266. }
  3267. struct serial_private *
  3268. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3269. {
  3270. struct uart_8250_port uart;
  3271. struct serial_private *priv;
  3272. struct pci_serial_quirk *quirk;
  3273. int rc, nr_ports, i;
  3274. nr_ports = board->num_ports;
  3275. /*
  3276. * Find an init and setup quirks.
  3277. */
  3278. quirk = find_quirk(dev);
  3279. /*
  3280. * Run the new-style initialization function.
  3281. * The initialization function returns:
  3282. * <0 - error
  3283. * 0 - use board->num_ports
  3284. * >0 - number of ports
  3285. */
  3286. if (quirk->init) {
  3287. rc = quirk->init(dev);
  3288. if (rc < 0) {
  3289. priv = ERR_PTR(rc);
  3290. goto err_out;
  3291. }
  3292. if (rc)
  3293. nr_ports = rc;
  3294. }
  3295. priv = kzalloc(sizeof(struct serial_private) +
  3296. sizeof(unsigned int) * nr_ports,
  3297. GFP_KERNEL);
  3298. if (!priv) {
  3299. priv = ERR_PTR(-ENOMEM);
  3300. goto err_deinit;
  3301. }
  3302. priv->dev = dev;
  3303. priv->quirk = quirk;
  3304. memset(&uart, 0, sizeof(uart));
  3305. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3306. uart.port.uartclk = board->base_baud * 16;
  3307. uart.port.irq = get_pci_irq(dev, board);
  3308. uart.port.dev = &dev->dev;
  3309. for (i = 0; i < nr_ports; i++) {
  3310. if (quirk->setup(priv, board, &uart, i))
  3311. break;
  3312. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3313. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3314. priv->line[i] = serial8250_register_8250_port(&uart);
  3315. if (priv->line[i] < 0) {
  3316. dev_err(&dev->dev,
  3317. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3318. uart.port.iobase, uart.port.irq,
  3319. uart.port.iotype, priv->line[i]);
  3320. break;
  3321. }
  3322. }
  3323. priv->nr = i;
  3324. return priv;
  3325. err_deinit:
  3326. if (quirk->exit)
  3327. quirk->exit(dev);
  3328. err_out:
  3329. return priv;
  3330. }
  3331. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3332. void pciserial_remove_ports(struct serial_private *priv)
  3333. {
  3334. struct pci_serial_quirk *quirk;
  3335. int i;
  3336. for (i = 0; i < priv->nr; i++)
  3337. serial8250_unregister_port(priv->line[i]);
  3338. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3339. if (priv->remapped_bar[i])
  3340. iounmap(priv->remapped_bar[i]);
  3341. priv->remapped_bar[i] = NULL;
  3342. }
  3343. /*
  3344. * Find the exit quirks.
  3345. */
  3346. quirk = find_quirk(priv->dev);
  3347. if (quirk->exit)
  3348. quirk->exit(priv->dev);
  3349. kfree(priv);
  3350. }
  3351. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3352. void pciserial_suspend_ports(struct serial_private *priv)
  3353. {
  3354. int i;
  3355. for (i = 0; i < priv->nr; i++)
  3356. if (priv->line[i] >= 0)
  3357. serial8250_suspend_port(priv->line[i]);
  3358. /*
  3359. * Ensure that every init quirk is properly torn down
  3360. */
  3361. if (priv->quirk->exit)
  3362. priv->quirk->exit(priv->dev);
  3363. }
  3364. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3365. void pciserial_resume_ports(struct serial_private *priv)
  3366. {
  3367. int i;
  3368. /*
  3369. * Ensure that the board is correctly configured.
  3370. */
  3371. if (priv->quirk->init)
  3372. priv->quirk->init(priv->dev);
  3373. for (i = 0; i < priv->nr; i++)
  3374. if (priv->line[i] >= 0)
  3375. serial8250_resume_port(priv->line[i]);
  3376. }
  3377. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3378. /*
  3379. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3380. * to the arrangement of serial ports on a PCI card.
  3381. */
  3382. static int
  3383. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3384. {
  3385. struct pci_serial_quirk *quirk;
  3386. struct serial_private *priv;
  3387. const struct pciserial_board *board;
  3388. struct pciserial_board tmp;
  3389. int rc;
  3390. quirk = find_quirk(dev);
  3391. if (quirk->probe) {
  3392. rc = quirk->probe(dev);
  3393. if (rc)
  3394. return rc;
  3395. }
  3396. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3397. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3398. ent->driver_data);
  3399. return -EINVAL;
  3400. }
  3401. board = &pci_boards[ent->driver_data];
  3402. rc = pci_enable_device(dev);
  3403. pci_save_state(dev);
  3404. if (rc)
  3405. return rc;
  3406. if (ent->driver_data == pbn_default) {
  3407. /*
  3408. * Use a copy of the pci_board entry for this;
  3409. * avoid changing entries in the table.
  3410. */
  3411. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3412. board = &tmp;
  3413. /*
  3414. * We matched one of our class entries. Try to
  3415. * determine the parameters of this board.
  3416. */
  3417. rc = serial_pci_guess_board(dev, &tmp);
  3418. if (rc)
  3419. goto disable;
  3420. } else {
  3421. /*
  3422. * We matched an explicit entry. If we are able to
  3423. * detect this boards settings with our heuristic,
  3424. * then we no longer need this entry.
  3425. */
  3426. memcpy(&tmp, &pci_boards[pbn_default],
  3427. sizeof(struct pciserial_board));
  3428. rc = serial_pci_guess_board(dev, &tmp);
  3429. if (rc == 0 && serial_pci_matches(board, &tmp))
  3430. moan_device("Redundant entry in serial pci_table.",
  3431. dev);
  3432. }
  3433. priv = pciserial_init_ports(dev, board);
  3434. if (!IS_ERR(priv)) {
  3435. pci_set_drvdata(dev, priv);
  3436. return 0;
  3437. }
  3438. rc = PTR_ERR(priv);
  3439. disable:
  3440. pci_disable_device(dev);
  3441. return rc;
  3442. }
  3443. static void pciserial_remove_one(struct pci_dev *dev)
  3444. {
  3445. struct serial_private *priv = pci_get_drvdata(dev);
  3446. pciserial_remove_ports(priv);
  3447. pci_disable_device(dev);
  3448. }
  3449. #ifdef CONFIG_PM
  3450. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  3451. {
  3452. struct serial_private *priv = pci_get_drvdata(dev);
  3453. if (priv)
  3454. pciserial_suspend_ports(priv);
  3455. pci_save_state(dev);
  3456. pci_set_power_state(dev, pci_choose_state(dev, state));
  3457. return 0;
  3458. }
  3459. static int pciserial_resume_one(struct pci_dev *dev)
  3460. {
  3461. int err;
  3462. struct serial_private *priv = pci_get_drvdata(dev);
  3463. pci_set_power_state(dev, PCI_D0);
  3464. pci_restore_state(dev);
  3465. if (priv) {
  3466. /*
  3467. * The device may have been disabled. Re-enable it.
  3468. */
  3469. err = pci_enable_device(dev);
  3470. /* FIXME: We cannot simply error out here */
  3471. if (err)
  3472. dev_err(&dev->dev, "Unable to re-enable ports, trying to continue.\n");
  3473. pciserial_resume_ports(priv);
  3474. }
  3475. return 0;
  3476. }
  3477. #endif
  3478. static struct pci_device_id serial_pci_tbl[] = {
  3479. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3480. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3481. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3482. pbn_b2_8_921600 },
  3483. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3484. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3485. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3486. pbn_b1_8_1382400 },
  3487. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3488. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3489. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3490. pbn_b1_4_1382400 },
  3491. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3492. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3493. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3494. pbn_b1_2_1382400 },
  3495. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3496. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3497. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3498. pbn_b1_8_1382400 },
  3499. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3500. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3501. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3502. pbn_b1_4_1382400 },
  3503. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3504. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3505. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3506. pbn_b1_2_1382400 },
  3507. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3508. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3509. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3510. pbn_b1_8_921600 },
  3511. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3512. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3513. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3514. pbn_b1_8_921600 },
  3515. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3516. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3517. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3518. pbn_b1_4_921600 },
  3519. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3520. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3521. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3522. pbn_b1_4_921600 },
  3523. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3524. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3525. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3526. pbn_b1_2_921600 },
  3527. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3528. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3529. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3530. pbn_b1_8_921600 },
  3531. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3532. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3533. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3534. pbn_b1_8_921600 },
  3535. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3536. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3537. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3538. pbn_b1_4_921600 },
  3539. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3540. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3541. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3542. pbn_b1_2_1250000 },
  3543. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3544. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3545. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3546. pbn_b0_2_1843200 },
  3547. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3548. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3549. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3550. pbn_b0_4_1843200 },
  3551. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3552. PCI_VENDOR_ID_AFAVLAB,
  3553. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3554. pbn_b0_4_1152000 },
  3555. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3556. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3557. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  3558. pbn_b0_2_1843200_200 },
  3559. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3560. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3561. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  3562. pbn_b0_4_1843200_200 },
  3563. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3564. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3565. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  3566. pbn_b0_8_1843200_200 },
  3567. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3568. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3569. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  3570. pbn_b0_2_1843200_200 },
  3571. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3572. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3573. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  3574. pbn_b0_4_1843200_200 },
  3575. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3576. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3577. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  3578. pbn_b0_8_1843200_200 },
  3579. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3580. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3581. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  3582. pbn_b0_2_1843200_200 },
  3583. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3584. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3585. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  3586. pbn_b0_4_1843200_200 },
  3587. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3588. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3589. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  3590. pbn_b0_8_1843200_200 },
  3591. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3592. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3593. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  3594. pbn_b0_2_1843200_200 },
  3595. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3596. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3597. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  3598. pbn_b0_4_1843200_200 },
  3599. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3600. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3601. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  3602. pbn_b0_8_1843200_200 },
  3603. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3604. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  3605. 0, 0, pbn_exar_ibm_saturn },
  3606. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3608. pbn_b2_bt_1_115200 },
  3609. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3611. pbn_b2_bt_2_115200 },
  3612. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3614. pbn_b2_bt_4_115200 },
  3615. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3617. pbn_b2_bt_2_115200 },
  3618. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3620. pbn_b2_bt_4_115200 },
  3621. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3623. pbn_b2_8_115200 },
  3624. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3625. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3626. pbn_b2_8_460800 },
  3627. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3628. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3629. pbn_b2_8_115200 },
  3630. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3632. pbn_b2_bt_2_115200 },
  3633. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3635. pbn_b2_bt_2_921600 },
  3636. /*
  3637. * VScom SPCOM800, from sl@s.pl
  3638. */
  3639. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3641. pbn_b2_8_921600 },
  3642. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3643. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3644. pbn_b2_4_921600 },
  3645. /* Unknown card - subdevice 0x1584 */
  3646. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3647. PCI_VENDOR_ID_PLX,
  3648. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3649. pbn_b2_4_115200 },
  3650. /* Unknown card - subdevice 0x1588 */
  3651. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3652. PCI_VENDOR_ID_PLX,
  3653. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3654. pbn_b2_8_115200 },
  3655. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3656. PCI_SUBVENDOR_ID_KEYSPAN,
  3657. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3658. pbn_panacom },
  3659. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3661. pbn_panacom4 },
  3662. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3663. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3664. pbn_panacom2 },
  3665. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3666. PCI_VENDOR_ID_ESDGMBH,
  3667. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3668. pbn_b2_4_115200 },
  3669. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3670. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3671. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3672. pbn_b2_4_460800 },
  3673. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3674. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3675. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3676. pbn_b2_8_460800 },
  3677. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3678. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3679. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3680. pbn_b2_16_460800 },
  3681. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3682. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3683. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3684. pbn_b2_16_460800 },
  3685. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3686. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3687. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3688. pbn_b2_4_460800 },
  3689. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3690. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3691. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3692. pbn_b2_8_460800 },
  3693. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3694. PCI_SUBVENDOR_ID_EXSYS,
  3695. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3696. pbn_b2_4_115200 },
  3697. /*
  3698. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3699. * (Exoray@isys.ca)
  3700. */
  3701. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3702. 0x10b5, 0x106a, 0, 0,
  3703. pbn_plx_romulus },
  3704. /*
  3705. * Quatech cards. These actually have configurable clocks but for
  3706. * now we just use the default.
  3707. *
  3708. * 100 series are RS232, 200 series RS422,
  3709. */
  3710. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3712. pbn_b1_4_115200 },
  3713. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3715. pbn_b1_2_115200 },
  3716. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3718. pbn_b2_2_115200 },
  3719. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3721. pbn_b1_2_115200 },
  3722. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3724. pbn_b2_2_115200 },
  3725. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3727. pbn_b1_4_115200 },
  3728. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3730. pbn_b1_8_115200 },
  3731. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3733. pbn_b1_8_115200 },
  3734. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3735. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3736. pbn_b1_4_115200 },
  3737. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3739. pbn_b1_2_115200 },
  3740. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3742. pbn_b1_4_115200 },
  3743. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3745. pbn_b1_2_115200 },
  3746. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3748. pbn_b2_4_115200 },
  3749. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3751. pbn_b2_2_115200 },
  3752. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3754. pbn_b2_1_115200 },
  3755. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3757. pbn_b2_4_115200 },
  3758. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3760. pbn_b2_2_115200 },
  3761. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3763. pbn_b2_1_115200 },
  3764. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3765. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3766. pbn_b0_8_115200 },
  3767. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3768. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3769. 0, 0,
  3770. pbn_b0_4_921600 },
  3771. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3772. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3773. 0, 0,
  3774. pbn_b0_4_1152000 },
  3775. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3777. pbn_b0_bt_2_921600 },
  3778. /*
  3779. * The below card is a little controversial since it is the
  3780. * subject of a PCI vendor/device ID clash. (See
  3781. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3782. * For now just used the hex ID 0x950a.
  3783. */
  3784. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3785. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3786. 0, 0, pbn_b0_2_115200 },
  3787. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3788. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3789. 0, 0, pbn_b0_2_115200 },
  3790. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3792. pbn_b0_2_1130000 },
  3793. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3794. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3795. pbn_b0_1_921600 },
  3796. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3798. pbn_b0_4_115200 },
  3799. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3801. pbn_b0_bt_2_921600 },
  3802. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3803. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3804. pbn_b2_8_1152000 },
  3805. /*
  3806. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3807. */
  3808. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3809. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3810. pbn_b0_1_4000000 },
  3811. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3812. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3813. pbn_b0_1_4000000 },
  3814. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3816. pbn_oxsemi_1_4000000 },
  3817. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3819. pbn_oxsemi_1_4000000 },
  3820. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3821. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3822. pbn_b0_1_4000000 },
  3823. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3825. pbn_b0_1_4000000 },
  3826. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3828. pbn_oxsemi_1_4000000 },
  3829. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3831. pbn_oxsemi_1_4000000 },
  3832. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3834. pbn_b0_1_4000000 },
  3835. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3836. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3837. pbn_b0_1_4000000 },
  3838. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3840. pbn_b0_1_4000000 },
  3841. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3843. pbn_b0_1_4000000 },
  3844. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3846. pbn_oxsemi_2_4000000 },
  3847. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3849. pbn_oxsemi_2_4000000 },
  3850. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3852. pbn_oxsemi_4_4000000 },
  3853. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3855. pbn_oxsemi_4_4000000 },
  3856. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3858. pbn_oxsemi_8_4000000 },
  3859. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3861. pbn_oxsemi_8_4000000 },
  3862. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3864. pbn_oxsemi_1_4000000 },
  3865. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3867. pbn_oxsemi_1_4000000 },
  3868. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3870. pbn_oxsemi_1_4000000 },
  3871. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3873. pbn_oxsemi_1_4000000 },
  3874. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3876. pbn_oxsemi_1_4000000 },
  3877. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3879. pbn_oxsemi_1_4000000 },
  3880. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3882. pbn_oxsemi_1_4000000 },
  3883. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3885. pbn_oxsemi_1_4000000 },
  3886. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3888. pbn_oxsemi_1_4000000 },
  3889. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3891. pbn_oxsemi_1_4000000 },
  3892. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3894. pbn_oxsemi_1_4000000 },
  3895. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3897. pbn_oxsemi_1_4000000 },
  3898. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3900. pbn_oxsemi_1_4000000 },
  3901. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3903. pbn_oxsemi_1_4000000 },
  3904. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3906. pbn_oxsemi_1_4000000 },
  3907. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3909. pbn_oxsemi_1_4000000 },
  3910. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3912. pbn_oxsemi_1_4000000 },
  3913. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3915. pbn_oxsemi_1_4000000 },
  3916. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3918. pbn_oxsemi_1_4000000 },
  3919. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3921. pbn_oxsemi_1_4000000 },
  3922. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3924. pbn_oxsemi_1_4000000 },
  3925. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3927. pbn_oxsemi_1_4000000 },
  3928. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3930. pbn_oxsemi_1_4000000 },
  3931. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3933. pbn_oxsemi_1_4000000 },
  3934. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3936. pbn_oxsemi_1_4000000 },
  3937. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3939. pbn_oxsemi_1_4000000 },
  3940. /*
  3941. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3942. */
  3943. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3944. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3945. pbn_oxsemi_1_4000000 },
  3946. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3947. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3948. pbn_oxsemi_2_4000000 },
  3949. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3950. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3951. pbn_oxsemi_4_4000000 },
  3952. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3953. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3954. pbn_oxsemi_8_4000000 },
  3955. /*
  3956. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3957. */
  3958. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3959. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3960. pbn_oxsemi_2_4000000 },
  3961. /*
  3962. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3963. * from skokodyn@yahoo.com
  3964. */
  3965. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3966. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3967. pbn_sbsxrsio },
  3968. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3969. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3970. pbn_sbsxrsio },
  3971. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3972. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3973. pbn_sbsxrsio },
  3974. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3975. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3976. pbn_sbsxrsio },
  3977. /*
  3978. * Digitan DS560-558, from jimd@esoft.com
  3979. */
  3980. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3982. pbn_b1_1_115200 },
  3983. /*
  3984. * Titan Electronic cards
  3985. * The 400L and 800L have a custom setup quirk.
  3986. */
  3987. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3988. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3989. pbn_b0_1_921600 },
  3990. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3991. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3992. pbn_b0_2_921600 },
  3993. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3994. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3995. pbn_b0_4_921600 },
  3996. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3997. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3998. pbn_b0_4_921600 },
  3999. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  4000. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4001. pbn_b1_1_921600 },
  4002. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  4003. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4004. pbn_b1_bt_2_921600 },
  4005. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  4006. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4007. pbn_b0_bt_4_921600 },
  4008. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  4009. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4010. pbn_b0_bt_8_921600 },
  4011. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  4012. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4013. pbn_b4_bt_2_921600 },
  4014. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  4015. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4016. pbn_b4_bt_4_921600 },
  4017. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  4018. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4019. pbn_b4_bt_8_921600 },
  4020. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  4021. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4022. pbn_b0_4_921600 },
  4023. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  4024. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4025. pbn_b0_4_921600 },
  4026. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  4027. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4028. pbn_b0_4_921600 },
  4029. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  4030. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4031. pbn_oxsemi_1_4000000 },
  4032. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  4033. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4034. pbn_oxsemi_2_4000000 },
  4035. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  4036. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4037. pbn_oxsemi_4_4000000 },
  4038. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  4039. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4040. pbn_oxsemi_8_4000000 },
  4041. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  4042. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4043. pbn_oxsemi_2_4000000 },
  4044. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  4045. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4046. pbn_oxsemi_2_4000000 },
  4047. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  4048. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4049. pbn_b0_bt_2_921600 },
  4050. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  4051. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4052. pbn_b0_4_921600 },
  4053. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  4054. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4055. pbn_b0_4_921600 },
  4056. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  4057. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4058. pbn_b0_4_921600 },
  4059. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  4060. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4061. pbn_b0_4_921600 },
  4062. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  4063. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4064. pbn_b2_1_460800 },
  4065. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  4066. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4067. pbn_b2_1_460800 },
  4068. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  4069. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4070. pbn_b2_1_460800 },
  4071. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  4072. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4073. pbn_b2_bt_2_921600 },
  4074. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  4075. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4076. pbn_b2_bt_2_921600 },
  4077. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  4078. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4079. pbn_b2_bt_2_921600 },
  4080. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  4081. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4082. pbn_b2_bt_4_921600 },
  4083. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  4084. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4085. pbn_b2_bt_4_921600 },
  4086. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  4087. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4088. pbn_b2_bt_4_921600 },
  4089. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  4090. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4091. pbn_b0_1_921600 },
  4092. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  4093. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4094. pbn_b0_1_921600 },
  4095. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  4096. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4097. pbn_b0_1_921600 },
  4098. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  4099. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4100. pbn_b0_bt_2_921600 },
  4101. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  4102. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4103. pbn_b0_bt_2_921600 },
  4104. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  4105. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4106. pbn_b0_bt_2_921600 },
  4107. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  4108. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4109. pbn_b0_bt_4_921600 },
  4110. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  4111. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4112. pbn_b0_bt_4_921600 },
  4113. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  4114. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4115. pbn_b0_bt_4_921600 },
  4116. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  4117. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4118. pbn_b0_bt_8_921600 },
  4119. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  4120. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4121. pbn_b0_bt_8_921600 },
  4122. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  4123. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4124. pbn_b0_bt_8_921600 },
  4125. /*
  4126. * Computone devices submitted by Doug McNash dmcnash@computone.com
  4127. */
  4128. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4129. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  4130. 0, 0, pbn_computone_4 },
  4131. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4132. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  4133. 0, 0, pbn_computone_8 },
  4134. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  4135. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  4136. 0, 0, pbn_computone_6 },
  4137. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  4138. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4139. pbn_oxsemi },
  4140. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  4141. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  4142. pbn_b0_bt_1_921600 },
  4143. /*
  4144. * SUNIX (TIMEDIA)
  4145. */
  4146. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4147. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4148. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  4149. pbn_b0_bt_1_921600 },
  4150. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4151. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4152. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4153. pbn_b0_bt_1_921600 },
  4154. /*
  4155. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4156. */
  4157. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4159. pbn_b0_bt_8_115200 },
  4160. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4161. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4162. pbn_b0_bt_8_115200 },
  4163. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4165. pbn_b0_bt_2_115200 },
  4166. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4168. pbn_b0_bt_2_115200 },
  4169. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4171. pbn_b0_bt_2_115200 },
  4172. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4174. pbn_b0_bt_2_115200 },
  4175. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4177. pbn_b0_bt_2_115200 },
  4178. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4179. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4180. pbn_b0_bt_4_460800 },
  4181. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4182. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4183. pbn_b0_bt_4_460800 },
  4184. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4185. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4186. pbn_b0_bt_2_460800 },
  4187. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4188. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4189. pbn_b0_bt_2_460800 },
  4190. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4191. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4192. pbn_b0_bt_2_460800 },
  4193. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4194. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4195. pbn_b0_bt_1_115200 },
  4196. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4197. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4198. pbn_b0_bt_1_460800 },
  4199. /*
  4200. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4201. * Cards are identified by their subsystem vendor IDs, which
  4202. * (in hex) match the model number.
  4203. *
  4204. * Note that JC140x are RS422/485 cards which require ox950
  4205. * ACR = 0x10, and as such are not currently fully supported.
  4206. */
  4207. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4208. 0x1204, 0x0004, 0, 0,
  4209. pbn_b0_4_921600 },
  4210. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4211. 0x1208, 0x0004, 0, 0,
  4212. pbn_b0_4_921600 },
  4213. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4214. 0x1402, 0x0002, 0, 0,
  4215. pbn_b0_2_921600 }, */
  4216. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4217. 0x1404, 0x0004, 0, 0,
  4218. pbn_b0_4_921600 }, */
  4219. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4220. 0x1208, 0x0004, 0, 0,
  4221. pbn_b0_4_921600 },
  4222. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4223. 0x1204, 0x0004, 0, 0,
  4224. pbn_b0_4_921600 },
  4225. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4226. 0x1208, 0x0004, 0, 0,
  4227. pbn_b0_4_921600 },
  4228. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4229. 0x1208, 0x0004, 0, 0,
  4230. pbn_b0_4_921600 },
  4231. /*
  4232. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4233. */
  4234. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4235. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4236. pbn_b1_1_1382400 },
  4237. /*
  4238. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4239. */
  4240. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4241. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4242. pbn_b1_1_1382400 },
  4243. /*
  4244. * RAStel 2 port modem, gerg@moreton.com.au
  4245. */
  4246. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4247. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4248. pbn_b2_bt_2_115200 },
  4249. /*
  4250. * EKF addition for i960 Boards form EKF with serial port
  4251. */
  4252. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4253. 0xE4BF, PCI_ANY_ID, 0, 0,
  4254. pbn_intel_i960 },
  4255. /*
  4256. * Xircom Cardbus/Ethernet combos
  4257. */
  4258. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4259. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4260. pbn_b0_1_115200 },
  4261. /*
  4262. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4263. */
  4264. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4265. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4266. pbn_b0_1_115200 },
  4267. /*
  4268. * Untested PCI modems, sent in from various folks...
  4269. */
  4270. /*
  4271. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4272. */
  4273. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4274. 0x1048, 0x1500, 0, 0,
  4275. pbn_b1_1_115200 },
  4276. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4277. 0xFF00, 0, 0, 0,
  4278. pbn_sgi_ioc3 },
  4279. /*
  4280. * HP Diva card
  4281. */
  4282. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4283. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4284. pbn_b1_1_115200 },
  4285. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4286. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4287. pbn_b0_5_115200 },
  4288. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4289. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4290. pbn_b2_1_115200 },
  4291. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4292. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4293. pbn_b3_2_115200 },
  4294. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4295. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4296. pbn_b3_4_115200 },
  4297. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4298. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4299. pbn_b3_8_115200 },
  4300. /*
  4301. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  4302. */
  4303. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  4304. PCI_ANY_ID, PCI_ANY_ID,
  4305. 0,
  4306. 0, pbn_exar_XR17C152 },
  4307. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  4308. PCI_ANY_ID, PCI_ANY_ID,
  4309. 0,
  4310. 0, pbn_exar_XR17C154 },
  4311. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  4312. PCI_ANY_ID, PCI_ANY_ID,
  4313. 0,
  4314. 0, pbn_exar_XR17C158 },
  4315. /*
  4316. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  4317. */
  4318. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  4319. PCI_ANY_ID, PCI_ANY_ID,
  4320. 0,
  4321. 0, pbn_exar_XR17V352 },
  4322. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  4323. PCI_ANY_ID, PCI_ANY_ID,
  4324. 0,
  4325. 0, pbn_exar_XR17V354 },
  4326. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  4327. PCI_ANY_ID, PCI_ANY_ID,
  4328. 0,
  4329. 0, pbn_exar_XR17V358 },
  4330. /*
  4331. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4332. */
  4333. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4334. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4335. pbn_b0_1_115200 },
  4336. /*
  4337. * ITE
  4338. */
  4339. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4340. PCI_ANY_ID, PCI_ANY_ID,
  4341. 0, 0,
  4342. pbn_b1_bt_1_115200 },
  4343. /*
  4344. * IntaShield IS-200
  4345. */
  4346. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4347. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4348. pbn_b2_2_115200 },
  4349. /*
  4350. * IntaShield IS-400
  4351. */
  4352. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4353. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4354. pbn_b2_4_115200 },
  4355. /*
  4356. * Perle PCI-RAS cards
  4357. */
  4358. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4359. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4360. 0, 0, pbn_b2_4_921600 },
  4361. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4362. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4363. 0, 0, pbn_b2_8_921600 },
  4364. /*
  4365. * Mainpine series cards: Fairly standard layout but fools
  4366. * parts of the autodetect in some cases and uses otherwise
  4367. * unmatched communications subclasses in the PCI Express case
  4368. */
  4369. { /* RockForceDUO */
  4370. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4371. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4372. 0, 0, pbn_b0_2_115200 },
  4373. { /* RockForceQUATRO */
  4374. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4375. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4376. 0, 0, pbn_b0_4_115200 },
  4377. { /* RockForceDUO+ */
  4378. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4379. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4380. 0, 0, pbn_b0_2_115200 },
  4381. { /* RockForceQUATRO+ */
  4382. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4383. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4384. 0, 0, pbn_b0_4_115200 },
  4385. { /* RockForce+ */
  4386. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4387. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4388. 0, 0, pbn_b0_2_115200 },
  4389. { /* RockForce+ */
  4390. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4391. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4392. 0, 0, pbn_b0_4_115200 },
  4393. { /* RockForceOCTO+ */
  4394. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4395. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4396. 0, 0, pbn_b0_8_115200 },
  4397. { /* RockForceDUO+ */
  4398. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4399. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4400. 0, 0, pbn_b0_2_115200 },
  4401. { /* RockForceQUARTRO+ */
  4402. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4403. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4404. 0, 0, pbn_b0_4_115200 },
  4405. { /* RockForceOCTO+ */
  4406. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4407. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4408. 0, 0, pbn_b0_8_115200 },
  4409. { /* RockForceD1 */
  4410. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4411. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4412. 0, 0, pbn_b0_1_115200 },
  4413. { /* RockForceF1 */
  4414. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4415. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4416. 0, 0, pbn_b0_1_115200 },
  4417. { /* RockForceD2 */
  4418. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4419. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4420. 0, 0, pbn_b0_2_115200 },
  4421. { /* RockForceF2 */
  4422. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4423. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4424. 0, 0, pbn_b0_2_115200 },
  4425. { /* RockForceD4 */
  4426. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4427. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4428. 0, 0, pbn_b0_4_115200 },
  4429. { /* RockForceF4 */
  4430. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4431. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4432. 0, 0, pbn_b0_4_115200 },
  4433. { /* RockForceD8 */
  4434. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4435. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4436. 0, 0, pbn_b0_8_115200 },
  4437. { /* RockForceF8 */
  4438. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4439. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4440. 0, 0, pbn_b0_8_115200 },
  4441. { /* IQ Express D1 */
  4442. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4443. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4444. 0, 0, pbn_b0_1_115200 },
  4445. { /* IQ Express F1 */
  4446. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4447. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4448. 0, 0, pbn_b0_1_115200 },
  4449. { /* IQ Express D2 */
  4450. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4451. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4452. 0, 0, pbn_b0_2_115200 },
  4453. { /* IQ Express F2 */
  4454. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4455. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4456. 0, 0, pbn_b0_2_115200 },
  4457. { /* IQ Express D4 */
  4458. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4459. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4460. 0, 0, pbn_b0_4_115200 },
  4461. { /* IQ Express F4 */
  4462. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4463. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4464. 0, 0, pbn_b0_4_115200 },
  4465. { /* IQ Express D8 */
  4466. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4467. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4468. 0, 0, pbn_b0_8_115200 },
  4469. { /* IQ Express F8 */
  4470. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4471. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4472. 0, 0, pbn_b0_8_115200 },
  4473. /*
  4474. * PA Semi PA6T-1682M on-chip UART
  4475. */
  4476. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4477. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4478. pbn_pasemi_1682M },
  4479. /*
  4480. * National Instruments
  4481. */
  4482. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4483. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4484. pbn_b1_16_115200 },
  4485. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4486. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4487. pbn_b1_8_115200 },
  4488. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4489. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4490. pbn_b1_bt_4_115200 },
  4491. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4492. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4493. pbn_b1_bt_2_115200 },
  4494. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4495. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4496. pbn_b1_bt_4_115200 },
  4497. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4498. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4499. pbn_b1_bt_2_115200 },
  4500. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4501. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4502. pbn_b1_16_115200 },
  4503. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4504. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4505. pbn_b1_8_115200 },
  4506. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4507. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4508. pbn_b1_bt_4_115200 },
  4509. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4510. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4511. pbn_b1_bt_2_115200 },
  4512. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4513. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4514. pbn_b1_bt_4_115200 },
  4515. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4516. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4517. pbn_b1_bt_2_115200 },
  4518. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4519. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4520. pbn_ni8430_2 },
  4521. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4522. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4523. pbn_ni8430_2 },
  4524. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4525. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4526. pbn_ni8430_4 },
  4527. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4528. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4529. pbn_ni8430_4 },
  4530. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4531. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4532. pbn_ni8430_8 },
  4533. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4534. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4535. pbn_ni8430_8 },
  4536. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4537. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4538. pbn_ni8430_16 },
  4539. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4541. pbn_ni8430_16 },
  4542. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4543. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4544. pbn_ni8430_2 },
  4545. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4547. pbn_ni8430_2 },
  4548. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4549. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4550. pbn_ni8430_4 },
  4551. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4552. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4553. pbn_ni8430_4 },
  4554. /*
  4555. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4556. */
  4557. { PCI_VENDOR_ID_ADDIDATA,
  4558. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4559. PCI_ANY_ID,
  4560. PCI_ANY_ID,
  4561. 0,
  4562. 0,
  4563. pbn_b0_4_115200 },
  4564. { PCI_VENDOR_ID_ADDIDATA,
  4565. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4566. PCI_ANY_ID,
  4567. PCI_ANY_ID,
  4568. 0,
  4569. 0,
  4570. pbn_b0_2_115200 },
  4571. { PCI_VENDOR_ID_ADDIDATA,
  4572. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4573. PCI_ANY_ID,
  4574. PCI_ANY_ID,
  4575. 0,
  4576. 0,
  4577. pbn_b0_1_115200 },
  4578. { PCI_VENDOR_ID_AMCC,
  4579. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4580. PCI_ANY_ID,
  4581. PCI_ANY_ID,
  4582. 0,
  4583. 0,
  4584. pbn_b1_8_115200 },
  4585. { PCI_VENDOR_ID_ADDIDATA,
  4586. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4587. PCI_ANY_ID,
  4588. PCI_ANY_ID,
  4589. 0,
  4590. 0,
  4591. pbn_b0_4_115200 },
  4592. { PCI_VENDOR_ID_ADDIDATA,
  4593. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4594. PCI_ANY_ID,
  4595. PCI_ANY_ID,
  4596. 0,
  4597. 0,
  4598. pbn_b0_2_115200 },
  4599. { PCI_VENDOR_ID_ADDIDATA,
  4600. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4601. PCI_ANY_ID,
  4602. PCI_ANY_ID,
  4603. 0,
  4604. 0,
  4605. pbn_b0_1_115200 },
  4606. { PCI_VENDOR_ID_ADDIDATA,
  4607. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4608. PCI_ANY_ID,
  4609. PCI_ANY_ID,
  4610. 0,
  4611. 0,
  4612. pbn_b0_4_115200 },
  4613. { PCI_VENDOR_ID_ADDIDATA,
  4614. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4615. PCI_ANY_ID,
  4616. PCI_ANY_ID,
  4617. 0,
  4618. 0,
  4619. pbn_b0_2_115200 },
  4620. { PCI_VENDOR_ID_ADDIDATA,
  4621. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4622. PCI_ANY_ID,
  4623. PCI_ANY_ID,
  4624. 0,
  4625. 0,
  4626. pbn_b0_1_115200 },
  4627. { PCI_VENDOR_ID_ADDIDATA,
  4628. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4629. PCI_ANY_ID,
  4630. PCI_ANY_ID,
  4631. 0,
  4632. 0,
  4633. pbn_b0_8_115200 },
  4634. { PCI_VENDOR_ID_ADDIDATA,
  4635. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4636. PCI_ANY_ID,
  4637. PCI_ANY_ID,
  4638. 0,
  4639. 0,
  4640. pbn_ADDIDATA_PCIe_4_3906250 },
  4641. { PCI_VENDOR_ID_ADDIDATA,
  4642. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4643. PCI_ANY_ID,
  4644. PCI_ANY_ID,
  4645. 0,
  4646. 0,
  4647. pbn_ADDIDATA_PCIe_2_3906250 },
  4648. { PCI_VENDOR_ID_ADDIDATA,
  4649. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4650. PCI_ANY_ID,
  4651. PCI_ANY_ID,
  4652. 0,
  4653. 0,
  4654. pbn_ADDIDATA_PCIe_1_3906250 },
  4655. { PCI_VENDOR_ID_ADDIDATA,
  4656. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4657. PCI_ANY_ID,
  4658. PCI_ANY_ID,
  4659. 0,
  4660. 0,
  4661. pbn_ADDIDATA_PCIe_8_3906250 },
  4662. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4663. PCI_VENDOR_ID_IBM, 0x0299,
  4664. 0, 0, pbn_b0_bt_2_115200 },
  4665. /*
  4666. * other NetMos 9835 devices are most likely handled by the
  4667. * parport_serial driver, check drivers/parport/parport_serial.c
  4668. * before adding them here.
  4669. */
  4670. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4671. 0xA000, 0x1000,
  4672. 0, 0, pbn_b0_1_115200 },
  4673. /* the 9901 is a rebranded 9912 */
  4674. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4675. 0xA000, 0x1000,
  4676. 0, 0, pbn_b0_1_115200 },
  4677. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4678. 0xA000, 0x1000,
  4679. 0, 0, pbn_b0_1_115200 },
  4680. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4681. 0xA000, 0x1000,
  4682. 0, 0, pbn_b0_1_115200 },
  4683. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4684. 0xA000, 0x1000,
  4685. 0, 0, pbn_b0_1_115200 },
  4686. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4687. 0xA000, 0x3002,
  4688. 0, 0, pbn_NETMOS9900_2s_115200 },
  4689. /*
  4690. * Best Connectivity and Rosewill PCI Multi I/O cards
  4691. */
  4692. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4693. 0xA000, 0x1000,
  4694. 0, 0, pbn_b0_1_115200 },
  4695. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4696. 0xA000, 0x3002,
  4697. 0, 0, pbn_b0_bt_2_115200 },
  4698. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4699. 0xA000, 0x3004,
  4700. 0, 0, pbn_b0_bt_4_115200 },
  4701. /* Intel CE4100 */
  4702. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4704. pbn_ce4100_1_115200 },
  4705. /* Intel BayTrail */
  4706. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
  4707. PCI_ANY_ID, PCI_ANY_ID,
  4708. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4709. pbn_byt },
  4710. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
  4711. PCI_ANY_ID, PCI_ANY_ID,
  4712. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
  4713. pbn_byt },
  4714. /*
  4715. * Cronyx Omega PCI
  4716. */
  4717. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4719. pbn_omegapci },
  4720. /*
  4721. * Broadcom TruManage
  4722. */
  4723. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4725. pbn_brcm_trumanage },
  4726. /*
  4727. * AgeStar as-prs2-009
  4728. */
  4729. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4730. PCI_ANY_ID, PCI_ANY_ID,
  4731. 0, 0, pbn_b0_bt_2_115200 },
  4732. /*
  4733. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4734. * so not listed here.
  4735. */
  4736. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4737. PCI_ANY_ID, PCI_ANY_ID,
  4738. 0, 0, pbn_b0_bt_4_115200 },
  4739. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4740. PCI_ANY_ID, PCI_ANY_ID,
  4741. 0, 0, pbn_b0_bt_2_115200 },
  4742. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
  4743. PCI_ANY_ID, PCI_ANY_ID,
  4744. 0, 0, pbn_b0_bt_2_115200 },
  4745. /*
  4746. * Commtech, Inc. Fastcom adapters
  4747. */
  4748. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
  4749. PCI_ANY_ID, PCI_ANY_ID,
  4750. 0,
  4751. 0, pbn_b0_2_1152000_200 },
  4752. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
  4753. PCI_ANY_ID, PCI_ANY_ID,
  4754. 0,
  4755. 0, pbn_b0_4_1152000_200 },
  4756. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
  4757. PCI_ANY_ID, PCI_ANY_ID,
  4758. 0,
  4759. 0, pbn_b0_4_1152000_200 },
  4760. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
  4761. PCI_ANY_ID, PCI_ANY_ID,
  4762. 0,
  4763. 0, pbn_b0_8_1152000_200 },
  4764. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
  4765. PCI_ANY_ID, PCI_ANY_ID,
  4766. 0,
  4767. 0, pbn_exar_XR17V352 },
  4768. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
  4769. PCI_ANY_ID, PCI_ANY_ID,
  4770. 0,
  4771. 0, pbn_exar_XR17V354 },
  4772. { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
  4773. PCI_ANY_ID, PCI_ANY_ID,
  4774. 0,
  4775. 0, pbn_exar_XR17V358 },
  4776. /* Fintek PCI serial cards */
  4777. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  4778. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  4779. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  4780. /*
  4781. * These entries match devices with class COMMUNICATION_SERIAL,
  4782. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4783. */
  4784. { PCI_ANY_ID, PCI_ANY_ID,
  4785. PCI_ANY_ID, PCI_ANY_ID,
  4786. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4787. 0xffff00, pbn_default },
  4788. { PCI_ANY_ID, PCI_ANY_ID,
  4789. PCI_ANY_ID, PCI_ANY_ID,
  4790. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4791. 0xffff00, pbn_default },
  4792. { PCI_ANY_ID, PCI_ANY_ID,
  4793. PCI_ANY_ID, PCI_ANY_ID,
  4794. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4795. 0xffff00, pbn_default },
  4796. { 0, }
  4797. };
  4798. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4799. pci_channel_state_t state)
  4800. {
  4801. struct serial_private *priv = pci_get_drvdata(dev);
  4802. if (state == pci_channel_io_perm_failure)
  4803. return PCI_ERS_RESULT_DISCONNECT;
  4804. if (priv)
  4805. pciserial_suspend_ports(priv);
  4806. pci_disable_device(dev);
  4807. return PCI_ERS_RESULT_NEED_RESET;
  4808. }
  4809. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4810. {
  4811. int rc;
  4812. rc = pci_enable_device(dev);
  4813. if (rc)
  4814. return PCI_ERS_RESULT_DISCONNECT;
  4815. pci_restore_state(dev);
  4816. pci_save_state(dev);
  4817. return PCI_ERS_RESULT_RECOVERED;
  4818. }
  4819. static void serial8250_io_resume(struct pci_dev *dev)
  4820. {
  4821. struct serial_private *priv = pci_get_drvdata(dev);
  4822. if (priv)
  4823. pciserial_resume_ports(priv);
  4824. }
  4825. static const struct pci_error_handlers serial8250_err_handler = {
  4826. .error_detected = serial8250_io_error_detected,
  4827. .slot_reset = serial8250_io_slot_reset,
  4828. .resume = serial8250_io_resume,
  4829. };
  4830. static struct pci_driver serial_pci_driver = {
  4831. .name = "serial",
  4832. .probe = pciserial_init_one,
  4833. .remove = pciserial_remove_one,
  4834. #ifdef CONFIG_PM
  4835. .suspend = pciserial_suspend_one,
  4836. .resume = pciserial_resume_one,
  4837. #endif
  4838. .id_table = serial_pci_tbl,
  4839. .err_handler = &serial8250_err_handler,
  4840. };
  4841. module_pci_driver(serial_pci_driver);
  4842. MODULE_LICENSE("GPL");
  4843. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4844. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);