pinctrl-tegra124.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137
  1. /*
  2. * Pinctrl data for the NVIDIA Tegra124 pinmux
  3. *
  4. * Copyright (c) 2013, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pinctrl/pinctrl.h>
  19. #include <linux/pinctrl/pinmux.h>
  20. #include "pinctrl-tegra.h"
  21. /*
  22. * Most pins affected by the pinmux can also be GPIOs. Define these first.
  23. * These must match how the GPIO driver names/numbers its pins.
  24. */
  25. #define _GPIO(offset) (offset)
  26. #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0)
  27. #define TEGRA_PIN_UART3_CTS_N_PA1 _GPIO(1)
  28. #define TEGRA_PIN_DAP2_FS_PA2 _GPIO(2)
  29. #define TEGRA_PIN_DAP2_SCLK_PA3 _GPIO(3)
  30. #define TEGRA_PIN_DAP2_DIN_PA4 _GPIO(4)
  31. #define TEGRA_PIN_DAP2_DOUT_PA5 _GPIO(5)
  32. #define TEGRA_PIN_SDMMC3_CLK_PA6 _GPIO(6)
  33. #define TEGRA_PIN_SDMMC3_CMD_PA7 _GPIO(7)
  34. #define TEGRA_PIN_PB0 _GPIO(8)
  35. #define TEGRA_PIN_PB1 _GPIO(9)
  36. #define TEGRA_PIN_SDMMC3_DAT3_PB4 _GPIO(12)
  37. #define TEGRA_PIN_SDMMC3_DAT2_PB5 _GPIO(13)
  38. #define TEGRA_PIN_SDMMC3_DAT1_PB6 _GPIO(14)
  39. #define TEGRA_PIN_SDMMC3_DAT0_PB7 _GPIO(15)
  40. #define TEGRA_PIN_UART3_RTS_N_PC0 _GPIO(16)
  41. #define TEGRA_PIN_UART2_TXD_PC2 _GPIO(18)
  42. #define TEGRA_PIN_UART2_RXD_PC3 _GPIO(19)
  43. #define TEGRA_PIN_GEN1_I2C_SCL_PC4 _GPIO(20)
  44. #define TEGRA_PIN_GEN1_I2C_SDA_PC5 _GPIO(21)
  45. #define TEGRA_PIN_PC7 _GPIO(23)
  46. #define TEGRA_PIN_PG0 _GPIO(48)
  47. #define TEGRA_PIN_PG1 _GPIO(49)
  48. #define TEGRA_PIN_PG2 _GPIO(50)
  49. #define TEGRA_PIN_PG3 _GPIO(51)
  50. #define TEGRA_PIN_PG4 _GPIO(52)
  51. #define TEGRA_PIN_PG5 _GPIO(53)
  52. #define TEGRA_PIN_PG6 _GPIO(54)
  53. #define TEGRA_PIN_PG7 _GPIO(55)
  54. #define TEGRA_PIN_PH0 _GPIO(56)
  55. #define TEGRA_PIN_PH1 _GPIO(57)
  56. #define TEGRA_PIN_PH2 _GPIO(58)
  57. #define TEGRA_PIN_PH3 _GPIO(59)
  58. #define TEGRA_PIN_PH4 _GPIO(60)
  59. #define TEGRA_PIN_PH5 _GPIO(61)
  60. #define TEGRA_PIN_PH6 _GPIO(62)
  61. #define TEGRA_PIN_PH7 _GPIO(63)
  62. #define TEGRA_PIN_PI0 _GPIO(64)
  63. #define TEGRA_PIN_PI1 _GPIO(65)
  64. #define TEGRA_PIN_PI2 _GPIO(66)
  65. #define TEGRA_PIN_PI3 _GPIO(67)
  66. #define TEGRA_PIN_PI4 _GPIO(68)
  67. #define TEGRA_PIN_PI5 _GPIO(69)
  68. #define TEGRA_PIN_PI6 _GPIO(70)
  69. #define TEGRA_PIN_PI7 _GPIO(71)
  70. #define TEGRA_PIN_PJ0 _GPIO(72)
  71. #define TEGRA_PIN_PJ2 _GPIO(74)
  72. #define TEGRA_PIN_UART2_CTS_N_PJ5 _GPIO(77)
  73. #define TEGRA_PIN_UART2_RTS_N_PJ6 _GPIO(78)
  74. #define TEGRA_PIN_PJ7 _GPIO(79)
  75. #define TEGRA_PIN_PK0 _GPIO(80)
  76. #define TEGRA_PIN_PK1 _GPIO(81)
  77. #define TEGRA_PIN_PK2 _GPIO(82)
  78. #define TEGRA_PIN_PK3 _GPIO(83)
  79. #define TEGRA_PIN_PK4 _GPIO(84)
  80. #define TEGRA_PIN_SPDIF_OUT_PK5 _GPIO(85)
  81. #define TEGRA_PIN_SPDIF_IN_PK6 _GPIO(86)
  82. #define TEGRA_PIN_PK7 _GPIO(87)
  83. #define TEGRA_PIN_DAP1_FS_PN0 _GPIO(104)
  84. #define TEGRA_PIN_DAP1_DIN_PN1 _GPIO(105)
  85. #define TEGRA_PIN_DAP1_DOUT_PN2 _GPIO(106)
  86. #define TEGRA_PIN_DAP1_SCLK_PN3 _GPIO(107)
  87. #define TEGRA_PIN_USB_VBUS_EN0_PN4 _GPIO(108)
  88. #define TEGRA_PIN_USB_VBUS_EN1_PN5 _GPIO(109)
  89. #define TEGRA_PIN_HDMI_INT_PN7 _GPIO(111)
  90. #define TEGRA_PIN_ULPI_DATA7_PO0 _GPIO(112)
  91. #define TEGRA_PIN_ULPI_DATA0_PO1 _GPIO(113)
  92. #define TEGRA_PIN_ULPI_DATA1_PO2 _GPIO(114)
  93. #define TEGRA_PIN_ULPI_DATA2_PO3 _GPIO(115)
  94. #define TEGRA_PIN_ULPI_DATA3_PO4 _GPIO(116)
  95. #define TEGRA_PIN_ULPI_DATA4_PO5 _GPIO(117)
  96. #define TEGRA_PIN_ULPI_DATA5_PO6 _GPIO(118)
  97. #define TEGRA_PIN_ULPI_DATA6_PO7 _GPIO(119)
  98. #define TEGRA_PIN_DAP3_FS_PP0 _GPIO(120)
  99. #define TEGRA_PIN_DAP3_DIN_PP1 _GPIO(121)
  100. #define TEGRA_PIN_DAP3_DOUT_PP2 _GPIO(122)
  101. #define TEGRA_PIN_DAP3_SCLK_PP3 _GPIO(123)
  102. #define TEGRA_PIN_DAP4_FS_PP4 _GPIO(124)
  103. #define TEGRA_PIN_DAP4_DIN_PP5 _GPIO(125)
  104. #define TEGRA_PIN_DAP4_DOUT_PP6 _GPIO(126)
  105. #define TEGRA_PIN_DAP4_SCLK_PP7 _GPIO(127)
  106. #define TEGRA_PIN_KB_COL0_PQ0 _GPIO(128)
  107. #define TEGRA_PIN_KB_COL1_PQ1 _GPIO(129)
  108. #define TEGRA_PIN_KB_COL2_PQ2 _GPIO(130)
  109. #define TEGRA_PIN_KB_COL3_PQ3 _GPIO(131)
  110. #define TEGRA_PIN_KB_COL4_PQ4 _GPIO(132)
  111. #define TEGRA_PIN_KB_COL5_PQ5 _GPIO(133)
  112. #define TEGRA_PIN_KB_COL6_PQ6 _GPIO(134)
  113. #define TEGRA_PIN_KB_COL7_PQ7 _GPIO(135)
  114. #define TEGRA_PIN_KB_ROW0_PR0 _GPIO(136)
  115. #define TEGRA_PIN_KB_ROW1_PR1 _GPIO(137)
  116. #define TEGRA_PIN_KB_ROW2_PR2 _GPIO(138)
  117. #define TEGRA_PIN_KB_ROW3_PR3 _GPIO(139)
  118. #define TEGRA_PIN_KB_ROW4_PR4 _GPIO(140)
  119. #define TEGRA_PIN_KB_ROW5_PR5 _GPIO(141)
  120. #define TEGRA_PIN_KB_ROW6_PR6 _GPIO(142)
  121. #define TEGRA_PIN_KB_ROW7_PR7 _GPIO(143)
  122. #define TEGRA_PIN_KB_ROW8_PS0 _GPIO(144)
  123. #define TEGRA_PIN_KB_ROW9_PS1 _GPIO(145)
  124. #define TEGRA_PIN_KB_ROW10_PS2 _GPIO(146)
  125. #define TEGRA_PIN_KB_ROW11_PS3 _GPIO(147)
  126. #define TEGRA_PIN_KB_ROW12_PS4 _GPIO(148)
  127. #define TEGRA_PIN_KB_ROW13_PS5 _GPIO(149)
  128. #define TEGRA_PIN_KB_ROW14_PS6 _GPIO(150)
  129. #define TEGRA_PIN_KB_ROW15_PS7 _GPIO(151)
  130. #define TEGRA_PIN_KB_ROW16_PT0 _GPIO(152)
  131. #define TEGRA_PIN_KB_ROW17_PT1 _GPIO(153)
  132. #define TEGRA_PIN_GEN2_I2C_SCL_PT5 _GPIO(157)
  133. #define TEGRA_PIN_GEN2_I2C_SDA_PT6 _GPIO(158)
  134. #define TEGRA_PIN_SDMMC4_CMD_PT7 _GPIO(159)
  135. #define TEGRA_PIN_PU0 _GPIO(160)
  136. #define TEGRA_PIN_PU1 _GPIO(161)
  137. #define TEGRA_PIN_PU2 _GPIO(162)
  138. #define TEGRA_PIN_PU3 _GPIO(163)
  139. #define TEGRA_PIN_PU4 _GPIO(164)
  140. #define TEGRA_PIN_PU5 _GPIO(165)
  141. #define TEGRA_PIN_PU6 _GPIO(166)
  142. #define TEGRA_PIN_PV0 _GPIO(168)
  143. #define TEGRA_PIN_PV1 _GPIO(169)
  144. #define TEGRA_PIN_SDMMC3_CD_N_PV2 _GPIO(170)
  145. #define TEGRA_PIN_SDMMC1_WP_N_PV3 _GPIO(171)
  146. #define TEGRA_PIN_DDC_SCL_PV4 _GPIO(172)
  147. #define TEGRA_PIN_DDC_SDA_PV5 _GPIO(173)
  148. #define TEGRA_PIN_GPIO_W2_AUD_PW2 _GPIO(178)
  149. #define TEGRA_PIN_GPIO_W3_AUD_PW3 _GPIO(179)
  150. #define TEGRA_PIN_DAP_MCLK1_PW4 _GPIO(180)
  151. #define TEGRA_PIN_CLK2_OUT_PW5 _GPIO(181)
  152. #define TEGRA_PIN_UART3_TXD_PW6 _GPIO(182)
  153. #define TEGRA_PIN_UART3_RXD_PW7 _GPIO(183)
  154. #define TEGRA_PIN_DVFS_PWM_PX0 _GPIO(184)
  155. #define TEGRA_PIN_GPIO_X1_AUD_PX1 _GPIO(185)
  156. #define TEGRA_PIN_DVFS_CLK_PX2 _GPIO(186)
  157. #define TEGRA_PIN_GPIO_X3_AUD_PX3 _GPIO(187)
  158. #define TEGRA_PIN_GPIO_X4_AUD_PX4 _GPIO(188)
  159. #define TEGRA_PIN_GPIO_X5_AUD_PX5 _GPIO(189)
  160. #define TEGRA_PIN_GPIO_X6_AUD_PX6 _GPIO(190)
  161. #define TEGRA_PIN_GPIO_X7_AUD_PX7 _GPIO(191)
  162. #define TEGRA_PIN_ULPI_CLK_PY0 _GPIO(192)
  163. #define TEGRA_PIN_ULPI_DIR_PY1 _GPIO(193)
  164. #define TEGRA_PIN_ULPI_NXT_PY2 _GPIO(194)
  165. #define TEGRA_PIN_ULPI_STP_PY3 _GPIO(195)
  166. #define TEGRA_PIN_SDMMC1_DAT3_PY4 _GPIO(196)
  167. #define TEGRA_PIN_SDMMC1_DAT2_PY5 _GPIO(197)
  168. #define TEGRA_PIN_SDMMC1_DAT1_PY6 _GPIO(198)
  169. #define TEGRA_PIN_SDMMC1_DAT0_PY7 _GPIO(199)
  170. #define TEGRA_PIN_SDMMC1_CLK_PZ0 _GPIO(200)
  171. #define TEGRA_PIN_SDMMC1_CMD_PZ1 _GPIO(201)
  172. #define TEGRA_PIN_PWR_I2C_SCL_PZ6 _GPIO(206)
  173. #define TEGRA_PIN_PWR_I2C_SDA_PZ7 _GPIO(207)
  174. #define TEGRA_PIN_SDMMC4_DAT0_PAA0 _GPIO(208)
  175. #define TEGRA_PIN_SDMMC4_DAT1_PAA1 _GPIO(209)
  176. #define TEGRA_PIN_SDMMC4_DAT2_PAA2 _GPIO(210)
  177. #define TEGRA_PIN_SDMMC4_DAT3_PAA3 _GPIO(211)
  178. #define TEGRA_PIN_SDMMC4_DAT4_PAA4 _GPIO(212)
  179. #define TEGRA_PIN_SDMMC4_DAT5_PAA5 _GPIO(213)
  180. #define TEGRA_PIN_SDMMC4_DAT6_PAA6 _GPIO(214)
  181. #define TEGRA_PIN_SDMMC4_DAT7_PAA7 _GPIO(215)
  182. #define TEGRA_PIN_PBB0 _GPIO(216)
  183. #define TEGRA_PIN_CAM_I2C_SCL_PBB1 _GPIO(217)
  184. #define TEGRA_PIN_CAM_I2C_SDA_PBB2 _GPIO(218)
  185. #define TEGRA_PIN_PBB3 _GPIO(219)
  186. #define TEGRA_PIN_PBB4 _GPIO(220)
  187. #define TEGRA_PIN_PBB5 _GPIO(221)
  188. #define TEGRA_PIN_PBB6 _GPIO(222)
  189. #define TEGRA_PIN_PBB7 _GPIO(223)
  190. #define TEGRA_PIN_CAM_MCLK_PCC0 _GPIO(224)
  191. #define TEGRA_PIN_PCC1 _GPIO(225)
  192. #define TEGRA_PIN_PCC2 _GPIO(226)
  193. #define TEGRA_PIN_SDMMC4_CLK_PCC4 _GPIO(228)
  194. #define TEGRA_PIN_CLK2_REQ_PCC5 _GPIO(229)
  195. #define TEGRA_PIN_PEX_L0_RST_N_PDD1 _GPIO(233)
  196. #define TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2 _GPIO(234)
  197. #define TEGRA_PIN_PEX_WAKE_N_PDD3 _GPIO(235)
  198. #define TEGRA_PIN_PEX_L1_RST_N_PDD5 _GPIO(237)
  199. #define TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6 _GPIO(238)
  200. #define TEGRA_PIN_CLK3_OUT_PEE0 _GPIO(240)
  201. #define TEGRA_PIN_CLK3_REQ_PEE1 _GPIO(241)
  202. #define TEGRA_PIN_DAP_MCLK1_REQ_PEE2 _GPIO(242)
  203. #define TEGRA_PIN_HDMI_CEC_PEE3 _GPIO(243)
  204. #define TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4 _GPIO(244)
  205. #define TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5 _GPIO(245)
  206. #define TEGRA_PIN_DP_HPD_PFF0 _GPIO(248)
  207. #define TEGRA_PIN_USB_VBUS_EN2_PFF1 _GPIO(249)
  208. #define TEGRA_PIN_PFF2 _GPIO(250)
  209. /* All non-GPIO pins follow */
  210. #define NUM_GPIOS (TEGRA_PIN_PFF2 + 1)
  211. #define _PIN(offset) (NUM_GPIOS + (offset))
  212. /* Non-GPIO pins */
  213. #define TEGRA_PIN_CORE_PWR_REQ _PIN(0)
  214. #define TEGRA_PIN_CPU_PWR_REQ _PIN(1)
  215. #define TEGRA_PIN_PWR_INT_N _PIN(2)
  216. #define TEGRA_PIN_GMI_CLK_LB _PIN(3)
  217. #define TEGRA_PIN_RESET_OUT_N _PIN(4)
  218. #define TEGRA_PIN_OWR _PIN(5)
  219. #define TEGRA_PIN_CLK_32K_IN _PIN(6)
  220. #define TEGRA_PIN_JTAG_RTCK _PIN(7)
  221. static const struct pinctrl_pin_desc tegra124_pins[] = {
  222. PINCTRL_PIN(TEGRA_PIN_CLK_32K_OUT_PA0, "CLK_32K_OUT PA0"),
  223. PINCTRL_PIN(TEGRA_PIN_UART3_CTS_N_PA1, "UART3_CTS_N PA1"),
  224. PINCTRL_PIN(TEGRA_PIN_DAP2_FS_PA2, "DAP2_FS PA2"),
  225. PINCTRL_PIN(TEGRA_PIN_DAP2_SCLK_PA3, "DAP2_SCLK PA3"),
  226. PINCTRL_PIN(TEGRA_PIN_DAP2_DIN_PA4, "DAP2_DIN PA4"),
  227. PINCTRL_PIN(TEGRA_PIN_DAP2_DOUT_PA5, "DAP2_DOUT PA5"),
  228. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_PA6, "SDMMC3_CLK PA6"),
  229. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CMD_PA7, "SDMMC3_CMD PA7"),
  230. PINCTRL_PIN(TEGRA_PIN_PB0, "PB0"),
  231. PINCTRL_PIN(TEGRA_PIN_PB1, "PB1"),
  232. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT3_PB4, "SDMMC3_DAT3 PB4"),
  233. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT2_PB5, "SDMMC3_DAT2 PB5"),
  234. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT1_PB6, "SDMMC3_DAT1 PB6"),
  235. PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT0_PB7, "SDMMC3_DAT0 PB7"),
  236. PINCTRL_PIN(TEGRA_PIN_UART3_RTS_N_PC0, "UART3_RTS_N PC0"),
  237. PINCTRL_PIN(TEGRA_PIN_UART2_TXD_PC2, "UART2_TXD PC2"),
  238. PINCTRL_PIN(TEGRA_PIN_UART2_RXD_PC3, "UART2_RXD PC3"),
  239. PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SCL_PC4, "GEN1_I2C_SCL PC4"),
  240. PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SDA_PC5, "GEN1_I2C_SDA PC5"),
  241. PINCTRL_PIN(TEGRA_PIN_PC7, "PC7"),
  242. PINCTRL_PIN(TEGRA_PIN_PG0, "PG0"),
  243. PINCTRL_PIN(TEGRA_PIN_PG1, "PG1"),
  244. PINCTRL_PIN(TEGRA_PIN_PG2, "PG2"),
  245. PINCTRL_PIN(TEGRA_PIN_PG3, "PG3"),
  246. PINCTRL_PIN(TEGRA_PIN_PG4, "PG4"),
  247. PINCTRL_PIN(TEGRA_PIN_PG5, "PG5"),
  248. PINCTRL_PIN(TEGRA_PIN_PG6, "PG6"),
  249. PINCTRL_PIN(TEGRA_PIN_PG7, "PG7"),
  250. PINCTRL_PIN(TEGRA_PIN_PH0, "PH0"),
  251. PINCTRL_PIN(TEGRA_PIN_PH1, "PH1"),
  252. PINCTRL_PIN(TEGRA_PIN_PH2, "PH2"),
  253. PINCTRL_PIN(TEGRA_PIN_PH3, "PH3"),
  254. PINCTRL_PIN(TEGRA_PIN_PH4, "PH4"),
  255. PINCTRL_PIN(TEGRA_PIN_PH5, "PH5"),
  256. PINCTRL_PIN(TEGRA_PIN_PH6, "PH6"),
  257. PINCTRL_PIN(TEGRA_PIN_PH7, "PH7"),
  258. PINCTRL_PIN(TEGRA_PIN_PI0, "PI0"),
  259. PINCTRL_PIN(TEGRA_PIN_PI1, "PI1"),
  260. PINCTRL_PIN(TEGRA_PIN_PI2, "PI2"),
  261. PINCTRL_PIN(TEGRA_PIN_PI3, "PI3"),
  262. PINCTRL_PIN(TEGRA_PIN_PI4, "PI4"),
  263. PINCTRL_PIN(TEGRA_PIN_PI5, "PI5"),
  264. PINCTRL_PIN(TEGRA_PIN_PI6, "PI6"),
  265. PINCTRL_PIN(TEGRA_PIN_PI7, "PI7"),
  266. PINCTRL_PIN(TEGRA_PIN_PJ0, "PJ0"),
  267. PINCTRL_PIN(TEGRA_PIN_PJ2, "PJ2"),
  268. PINCTRL_PIN(TEGRA_PIN_UART2_CTS_N_PJ5, "UART2_CTS_N PJ5"),
  269. PINCTRL_PIN(TEGRA_PIN_UART2_RTS_N_PJ6, "UART2_RTS_N PJ6"),
  270. PINCTRL_PIN(TEGRA_PIN_PJ7, "PJ7"),
  271. PINCTRL_PIN(TEGRA_PIN_PK0, "PK0"),
  272. PINCTRL_PIN(TEGRA_PIN_PK1, "PK1"),
  273. PINCTRL_PIN(TEGRA_PIN_PK2, "PK2"),
  274. PINCTRL_PIN(TEGRA_PIN_PK3, "PK3"),
  275. PINCTRL_PIN(TEGRA_PIN_PK4, "PK4"),
  276. PINCTRL_PIN(TEGRA_PIN_SPDIF_OUT_PK5, "SPDIF_OUT PK5"),
  277. PINCTRL_PIN(TEGRA_PIN_SPDIF_IN_PK6, "SPDIF_IN PK6"),
  278. PINCTRL_PIN(TEGRA_PIN_PK7, "PK7"),
  279. PINCTRL_PIN(TEGRA_PIN_DAP1_FS_PN0, "DAP1_FS PN0"),
  280. PINCTRL_PIN(TEGRA_PIN_DAP1_DIN_PN1, "DAP1_DIN PN1"),
  281. PINCTRL_PIN(TEGRA_PIN_DAP1_DOUT_PN2, "DAP1_DOUT PN2"),
  282. PINCTRL_PIN(TEGRA_PIN_DAP1_SCLK_PN3, "DAP1_SCLK PN3"),
  283. PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN0_PN4, "USB_VBUS_EN0 PN4"),
  284. PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN1_PN5, "USB_VBUS_EN1 PN5"),
  285. PINCTRL_PIN(TEGRA_PIN_HDMI_INT_PN7, "HDMI_INT PN7"),
  286. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA7_PO0, "ULPI_DATA7 PO0"),
  287. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA0_PO1, "ULPI_DATA0 PO1"),
  288. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA1_PO2, "ULPI_DATA1 PO2"),
  289. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA2_PO3, "ULPI_DATA2 PO3"),
  290. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA3_PO4, "ULPI_DATA3 PO4"),
  291. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA4_PO5, "ULPI_DATA4 PO5"),
  292. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA5_PO6, "ULPI_DATA5 PO6"),
  293. PINCTRL_PIN(TEGRA_PIN_ULPI_DATA6_PO7, "ULPI_DATA6 PO7"),
  294. PINCTRL_PIN(TEGRA_PIN_DAP3_FS_PP0, "DAP3_FS PP0"),
  295. PINCTRL_PIN(TEGRA_PIN_DAP3_DIN_PP1, "DAP3_DIN PP1"),
  296. PINCTRL_PIN(TEGRA_PIN_DAP3_DOUT_PP2, "DAP3_DOUT PP2"),
  297. PINCTRL_PIN(TEGRA_PIN_DAP3_SCLK_PP3, "DAP3_SCLK PP3"),
  298. PINCTRL_PIN(TEGRA_PIN_DAP4_FS_PP4, "DAP4_FS PP4"),
  299. PINCTRL_PIN(TEGRA_PIN_DAP4_DIN_PP5, "DAP4_DIN PP5"),
  300. PINCTRL_PIN(TEGRA_PIN_DAP4_DOUT_PP6, "DAP4_DOUT PP6"),
  301. PINCTRL_PIN(TEGRA_PIN_DAP4_SCLK_PP7, "DAP4_SCLK PP7"),
  302. PINCTRL_PIN(TEGRA_PIN_KB_COL0_PQ0, "KB_COL0 PQ0"),
  303. PINCTRL_PIN(TEGRA_PIN_KB_COL1_PQ1, "KB_COL1 PQ1"),
  304. PINCTRL_PIN(TEGRA_PIN_KB_COL2_PQ2, "KB_COL2 PQ2"),
  305. PINCTRL_PIN(TEGRA_PIN_KB_COL3_PQ3, "KB_COL3 PQ3"),
  306. PINCTRL_PIN(TEGRA_PIN_KB_COL4_PQ4, "KB_COL4 PQ4"),
  307. PINCTRL_PIN(TEGRA_PIN_KB_COL5_PQ5, "KB_COL5 PQ5"),
  308. PINCTRL_PIN(TEGRA_PIN_KB_COL6_PQ6, "KB_COL6 PQ6"),
  309. PINCTRL_PIN(TEGRA_PIN_KB_COL7_PQ7, "KB_COL7 PQ7"),
  310. PINCTRL_PIN(TEGRA_PIN_KB_ROW0_PR0, "KB_ROW0 PR0"),
  311. PINCTRL_PIN(TEGRA_PIN_KB_ROW1_PR1, "KB_ROW1 PR1"),
  312. PINCTRL_PIN(TEGRA_PIN_KB_ROW2_PR2, "KB_ROW2 PR2"),
  313. PINCTRL_PIN(TEGRA_PIN_KB_ROW3_PR3, "KB_ROW3 PR3"),
  314. PINCTRL_PIN(TEGRA_PIN_KB_ROW4_PR4, "KB_ROW4 PR4"),
  315. PINCTRL_PIN(TEGRA_PIN_KB_ROW5_PR5, "KB_ROW5 PR5"),
  316. PINCTRL_PIN(TEGRA_PIN_KB_ROW6_PR6, "KB_ROW6 PR6"),
  317. PINCTRL_PIN(TEGRA_PIN_KB_ROW7_PR7, "KB_ROW7 PR7"),
  318. PINCTRL_PIN(TEGRA_PIN_KB_ROW8_PS0, "KB_ROW8 PS0"),
  319. PINCTRL_PIN(TEGRA_PIN_KB_ROW9_PS1, "KB_ROW9 PS1"),
  320. PINCTRL_PIN(TEGRA_PIN_KB_ROW10_PS2, "KB_ROW10 PS2"),
  321. PINCTRL_PIN(TEGRA_PIN_KB_ROW11_PS3, "KB_ROW10 PS3"),
  322. PINCTRL_PIN(TEGRA_PIN_KB_ROW12_PS4, "KB_ROW10 PS4"),
  323. PINCTRL_PIN(TEGRA_PIN_KB_ROW13_PS5, "KB_ROW10 PS5"),
  324. PINCTRL_PIN(TEGRA_PIN_KB_ROW14_PS6, "KB_ROW10 PS6"),
  325. PINCTRL_PIN(TEGRA_PIN_KB_ROW15_PS7, "KB_ROW10 PS7"),
  326. PINCTRL_PIN(TEGRA_PIN_KB_ROW16_PT0, "KB_ROW10 PT0"),
  327. PINCTRL_PIN(TEGRA_PIN_KB_ROW17_PT1, "KB_ROW10 PT1"),
  328. PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SCL_PT5, "GEN2_I2C_SCL PT5"),
  329. PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SDA_PT6, "GEN2_I2C_SDA PT6"),
  330. PINCTRL_PIN(TEGRA_PIN_SDMMC4_CMD_PT7, "SDMMC4_CMD PT7"),
  331. PINCTRL_PIN(TEGRA_PIN_PU0, "PU0"),
  332. PINCTRL_PIN(TEGRA_PIN_PU1, "PU1"),
  333. PINCTRL_PIN(TEGRA_PIN_PU2, "PU2"),
  334. PINCTRL_PIN(TEGRA_PIN_PU3, "PU3"),
  335. PINCTRL_PIN(TEGRA_PIN_PU4, "PU4"),
  336. PINCTRL_PIN(TEGRA_PIN_PU5, "PU5"),
  337. PINCTRL_PIN(TEGRA_PIN_PU6, "PU6"),
  338. PINCTRL_PIN(TEGRA_PIN_PV0, "PV0"),
  339. PINCTRL_PIN(TEGRA_PIN_PV1, "PV1"),
  340. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CD_N_PV2, "SDMMC3_CD_N PV2"),
  341. PINCTRL_PIN(TEGRA_PIN_SDMMC1_WP_N_PV3, "SDMMC1_WP_N PV3"),
  342. PINCTRL_PIN(TEGRA_PIN_DDC_SCL_PV4, "DDC_SCL PV4"),
  343. PINCTRL_PIN(TEGRA_PIN_DDC_SDA_PV5, "DDC_SDA PV5"),
  344. PINCTRL_PIN(TEGRA_PIN_GPIO_W2_AUD_PW2, "GPIO_W2_AUD PW2"),
  345. PINCTRL_PIN(TEGRA_PIN_GPIO_W3_AUD_PW3, "GPIO_W3_AUD PW3"),
  346. PINCTRL_PIN(TEGRA_PIN_DAP_MCLK1_PW4, "DAP_MCLK1 PW4"),
  347. PINCTRL_PIN(TEGRA_PIN_CLK2_OUT_PW5, "CLK2_OUT PW5"),
  348. PINCTRL_PIN(TEGRA_PIN_UART3_TXD_PW6, "UART3_TXD PW6"),
  349. PINCTRL_PIN(TEGRA_PIN_UART3_RXD_PW7, "UART3_RXD PW7"),
  350. PINCTRL_PIN(TEGRA_PIN_DVFS_PWM_PX0, "DVFS_PWM PX0"),
  351. PINCTRL_PIN(TEGRA_PIN_GPIO_X1_AUD_PX1, "GPIO_X1_AUD PX1"),
  352. PINCTRL_PIN(TEGRA_PIN_DVFS_CLK_PX2, "DVFS_CLK PX2"),
  353. PINCTRL_PIN(TEGRA_PIN_GPIO_X3_AUD_PX3, "GPIO_X3_AUD PX3"),
  354. PINCTRL_PIN(TEGRA_PIN_GPIO_X4_AUD_PX4, "GPIO_X4_AUD PX4"),
  355. PINCTRL_PIN(TEGRA_PIN_GPIO_X5_AUD_PX5, "GPIO_X5_AUD PX5"),
  356. PINCTRL_PIN(TEGRA_PIN_GPIO_X6_AUD_PX6, "GPIO_X6_AUD PX6"),
  357. PINCTRL_PIN(TEGRA_PIN_GPIO_X7_AUD_PX7, "GPIO_X7_AUD PX7"),
  358. PINCTRL_PIN(TEGRA_PIN_ULPI_CLK_PY0, "ULPI_CLK PY0"),
  359. PINCTRL_PIN(TEGRA_PIN_ULPI_DIR_PY1, "ULPI_DIR PY1"),
  360. PINCTRL_PIN(TEGRA_PIN_ULPI_NXT_PY2, "ULPI_NXT PY2"),
  361. PINCTRL_PIN(TEGRA_PIN_ULPI_STP_PY3, "ULPI_STP PY3"),
  362. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT3_PY4, "SDMMC1_DAT3 PY4"),
  363. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT2_PY5, "SDMMC1_DAT2 PY5"),
  364. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT1_PY6, "SDMMC1_DAT1 PY6"),
  365. PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT0_PY7, "SDMMC1_DAT0 PY7"),
  366. PINCTRL_PIN(TEGRA_PIN_SDMMC1_CLK_PZ0, "SDMMC1_CLK PZ0"),
  367. PINCTRL_PIN(TEGRA_PIN_SDMMC1_CMD_PZ1, "SDMMC1_CMD PZ1"),
  368. PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SCL_PZ6, "PWR_I2C_SCL PZ6"),
  369. PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SDA_PZ7, "PWR_I2C_SDA PZ7"),
  370. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT0_PAA0, "SDMMC4_DAT0 PAA0"),
  371. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT1_PAA1, "SDMMC4_DAT1 PAA1"),
  372. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT2_PAA2, "SDMMC4_DAT2 PAA2"),
  373. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT3_PAA3, "SDMMC4_DAT3 PAA3"),
  374. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT4_PAA4, "SDMMC4_DAT4 PAA4"),
  375. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT5_PAA5, "SDMMC4_DAT5 PAA5"),
  376. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT6_PAA6, "SDMMC4_DAT6 PAA6"),
  377. PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT7_PAA7, "SDMMC4_DAT7 PAA7"),
  378. PINCTRL_PIN(TEGRA_PIN_PBB0, "PBB0"),
  379. PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SCL_PBB1, "CAM_I2C_SCL PBB1"),
  380. PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SDA_PBB2, "CAM_I2C_SDA PBB2"),
  381. PINCTRL_PIN(TEGRA_PIN_PBB3, "PBB3"),
  382. PINCTRL_PIN(TEGRA_PIN_PBB4, "PBB4"),
  383. PINCTRL_PIN(TEGRA_PIN_PBB5, "PBB5"),
  384. PINCTRL_PIN(TEGRA_PIN_PBB6, "PBB6"),
  385. PINCTRL_PIN(TEGRA_PIN_PBB7, "PBB7"),
  386. PINCTRL_PIN(TEGRA_PIN_CAM_MCLK_PCC0, "CAM_MCLK PCC0"),
  387. PINCTRL_PIN(TEGRA_PIN_PCC1, "PCC1"),
  388. PINCTRL_PIN(TEGRA_PIN_PCC2, "PCC2"),
  389. PINCTRL_PIN(TEGRA_PIN_SDMMC4_CLK_PCC4, "SDMMC4_CLK PCC4"),
  390. PINCTRL_PIN(TEGRA_PIN_CLK2_REQ_PCC5, "CLK2_REQ PCC5"),
  391. PINCTRL_PIN(TEGRA_PIN_PEX_L0_RST_N_PDD1, "PEX_L0_RST_N PDD1"),
  392. PINCTRL_PIN(TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2, "PEX_L0_CLKREQ_N PDD2"),
  393. PINCTRL_PIN(TEGRA_PIN_PEX_WAKE_N_PDD3, "PEX_WAKE_N PDD3"),
  394. PINCTRL_PIN(TEGRA_PIN_PEX_L1_RST_N_PDD5, "PEX_L1_RST_N PDD5"),
  395. PINCTRL_PIN(TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6, "PEX_L1_CLKREQ_N PDD6"),
  396. PINCTRL_PIN(TEGRA_PIN_CLK3_OUT_PEE0, "CLK3_OUT PEE0"),
  397. PINCTRL_PIN(TEGRA_PIN_CLK3_REQ_PEE1, "CLK3_REQ PEE1"),
  398. PINCTRL_PIN(TEGRA_PIN_DAP_MCLK1_REQ_PEE2, "DAP_MCLK1_REQ PEE2"),
  399. PINCTRL_PIN(TEGRA_PIN_HDMI_CEC_PEE3, "HDMI_CEC PEE3"),
  400. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4, "SDMMC3_CLK_LB_OUT PEE4"),
  401. PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5, "SDMMC3_CLK_LB_IN PEE5"),
  402. PINCTRL_PIN(TEGRA_PIN_CORE_PWR_REQ, "CORE_PWR_REQ"),
  403. PINCTRL_PIN(TEGRA_PIN_CPU_PWR_REQ, "CPU_PWR_REQ"),
  404. PINCTRL_PIN(TEGRA_PIN_OWR, "OWR"),
  405. PINCTRL_PIN(TEGRA_PIN_PWR_INT_N, "PWR_INT_N"),
  406. PINCTRL_PIN(TEGRA_PIN_RESET_OUT_N, "RESET_OUT_N"),
  407. PINCTRL_PIN(TEGRA_PIN_DP_HPD_PFF0, "DP_HPD PFF0"),
  408. PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN2_PFF1, "USB_VBUS_EN2 PFF1"),
  409. PINCTRL_PIN(TEGRA_PIN_PFF2, "PFF2"),
  410. PINCTRL_PIN(TEGRA_PIN_CLK_32K_IN, "CLK_32K_IN"),
  411. PINCTRL_PIN(TEGRA_PIN_GMI_CLK_LB, "GMI_CLK_LB"),
  412. PINCTRL_PIN(TEGRA_PIN_JTAG_RTCK, "JTAG_RTCK"),
  413. };
  414. static const unsigned clk_32k_out_pa0_pins[] = {
  415. TEGRA_PIN_CLK_32K_OUT_PA0,
  416. };
  417. static const unsigned uart3_cts_n_pa1_pins[] = {
  418. TEGRA_PIN_UART3_CTS_N_PA1,
  419. };
  420. static const unsigned dap2_fs_pa2_pins[] = {
  421. TEGRA_PIN_DAP2_FS_PA2,
  422. };
  423. static const unsigned dap2_sclk_pa3_pins[] = {
  424. TEGRA_PIN_DAP2_SCLK_PA3,
  425. };
  426. static const unsigned dap2_din_pa4_pins[] = {
  427. TEGRA_PIN_DAP2_DIN_PA4,
  428. };
  429. static const unsigned dap2_dout_pa5_pins[] = {
  430. TEGRA_PIN_DAP2_DOUT_PA5,
  431. };
  432. static const unsigned sdmmc3_clk_pa6_pins[] = {
  433. TEGRA_PIN_SDMMC3_CLK_PA6,
  434. };
  435. static const unsigned sdmmc3_cmd_pa7_pins[] = {
  436. TEGRA_PIN_SDMMC3_CMD_PA7,
  437. };
  438. static const unsigned pb0_pins[] = {
  439. TEGRA_PIN_PB0,
  440. };
  441. static const unsigned pb1_pins[] = {
  442. TEGRA_PIN_PB1,
  443. };
  444. static const unsigned sdmmc3_dat3_pb4_pins[] = {
  445. TEGRA_PIN_SDMMC3_DAT3_PB4,
  446. };
  447. static const unsigned sdmmc3_dat2_pb5_pins[] = {
  448. TEGRA_PIN_SDMMC3_DAT2_PB5,
  449. };
  450. static const unsigned sdmmc3_dat1_pb6_pins[] = {
  451. TEGRA_PIN_SDMMC3_DAT1_PB6,
  452. };
  453. static const unsigned sdmmc3_dat0_pb7_pins[] = {
  454. TEGRA_PIN_SDMMC3_DAT0_PB7,
  455. };
  456. static const unsigned uart3_rts_n_pc0_pins[] = {
  457. TEGRA_PIN_UART3_RTS_N_PC0,
  458. };
  459. static const unsigned uart2_txd_pc2_pins[] = {
  460. TEGRA_PIN_UART2_TXD_PC2,
  461. };
  462. static const unsigned uart2_rxd_pc3_pins[] = {
  463. TEGRA_PIN_UART2_RXD_PC3,
  464. };
  465. static const unsigned gen1_i2c_scl_pc4_pins[] = {
  466. TEGRA_PIN_GEN1_I2C_SCL_PC4,
  467. };
  468. static const unsigned gen1_i2c_sda_pc5_pins[] = {
  469. TEGRA_PIN_GEN1_I2C_SDA_PC5,
  470. };
  471. static const unsigned pc7_pins[] = {
  472. TEGRA_PIN_PC7,
  473. };
  474. static const unsigned pg0_pins[] = {
  475. TEGRA_PIN_PG0,
  476. };
  477. static const unsigned pg1_pins[] = {
  478. TEGRA_PIN_PG1,
  479. };
  480. static const unsigned pg2_pins[] = {
  481. TEGRA_PIN_PG2,
  482. };
  483. static const unsigned pg3_pins[] = {
  484. TEGRA_PIN_PG3,
  485. };
  486. static const unsigned pg4_pins[] = {
  487. TEGRA_PIN_PG4,
  488. };
  489. static const unsigned pg5_pins[] = {
  490. TEGRA_PIN_PG5,
  491. };
  492. static const unsigned pg6_pins[] = {
  493. TEGRA_PIN_PG6,
  494. };
  495. static const unsigned pg7_pins[] = {
  496. TEGRA_PIN_PG7,
  497. };
  498. static const unsigned ph0_pins[] = {
  499. TEGRA_PIN_PH0,
  500. };
  501. static const unsigned ph1_pins[] = {
  502. TEGRA_PIN_PH1,
  503. };
  504. static const unsigned ph2_pins[] = {
  505. TEGRA_PIN_PH2,
  506. };
  507. static const unsigned ph3_pins[] = {
  508. TEGRA_PIN_PH3,
  509. };
  510. static const unsigned ph4_pins[] = {
  511. TEGRA_PIN_PH4,
  512. };
  513. static const unsigned ph5_pins[] = {
  514. TEGRA_PIN_PH5,
  515. };
  516. static const unsigned ph6_pins[] = {
  517. TEGRA_PIN_PH6,
  518. };
  519. static const unsigned ph7_pins[] = {
  520. TEGRA_PIN_PH7,
  521. };
  522. static const unsigned pi0_pins[] = {
  523. TEGRA_PIN_PI0,
  524. };
  525. static const unsigned pi1_pins[] = {
  526. TEGRA_PIN_PI1,
  527. };
  528. static const unsigned pi2_pins[] = {
  529. TEGRA_PIN_PI2,
  530. };
  531. static const unsigned pi3_pins[] = {
  532. TEGRA_PIN_PI3,
  533. };
  534. static const unsigned pi4_pins[] = {
  535. TEGRA_PIN_PI4,
  536. };
  537. static const unsigned pi5_pins[] = {
  538. TEGRA_PIN_PI5,
  539. };
  540. static const unsigned pi6_pins[] = {
  541. TEGRA_PIN_PI6,
  542. };
  543. static const unsigned pi7_pins[] = {
  544. TEGRA_PIN_PI7,
  545. };
  546. static const unsigned pj0_pins[] = {
  547. TEGRA_PIN_PJ0,
  548. };
  549. static const unsigned pj2_pins[] = {
  550. TEGRA_PIN_PJ2,
  551. };
  552. static const unsigned uart2_cts_n_pj5_pins[] = {
  553. TEGRA_PIN_UART2_CTS_N_PJ5,
  554. };
  555. static const unsigned uart2_rts_n_pj6_pins[] = {
  556. TEGRA_PIN_UART2_RTS_N_PJ6,
  557. };
  558. static const unsigned pj7_pins[] = {
  559. TEGRA_PIN_PJ7,
  560. };
  561. static const unsigned pk0_pins[] = {
  562. TEGRA_PIN_PK0,
  563. };
  564. static const unsigned pk1_pins[] = {
  565. TEGRA_PIN_PK1,
  566. };
  567. static const unsigned pk2_pins[] = {
  568. TEGRA_PIN_PK2,
  569. };
  570. static const unsigned pk3_pins[] = {
  571. TEGRA_PIN_PK3,
  572. };
  573. static const unsigned pk4_pins[] = {
  574. TEGRA_PIN_PK4,
  575. };
  576. static const unsigned spdif_out_pk5_pins[] = {
  577. TEGRA_PIN_SPDIF_OUT_PK5,
  578. };
  579. static const unsigned spdif_in_pk6_pins[] = {
  580. TEGRA_PIN_SPDIF_IN_PK6,
  581. };
  582. static const unsigned pk7_pins[] = {
  583. TEGRA_PIN_PK7,
  584. };
  585. static const unsigned dap1_fs_pn0_pins[] = {
  586. TEGRA_PIN_DAP1_FS_PN0,
  587. };
  588. static const unsigned dap1_din_pn1_pins[] = {
  589. TEGRA_PIN_DAP1_DIN_PN1,
  590. };
  591. static const unsigned dap1_dout_pn2_pins[] = {
  592. TEGRA_PIN_DAP1_DOUT_PN2,
  593. };
  594. static const unsigned dap1_sclk_pn3_pins[] = {
  595. TEGRA_PIN_DAP1_SCLK_PN3,
  596. };
  597. static const unsigned usb_vbus_en0_pn4_pins[] = {
  598. TEGRA_PIN_USB_VBUS_EN0_PN4,
  599. };
  600. static const unsigned usb_vbus_en1_pn5_pins[] = {
  601. TEGRA_PIN_USB_VBUS_EN1_PN5,
  602. };
  603. static const unsigned hdmi_int_pn7_pins[] = {
  604. TEGRA_PIN_HDMI_INT_PN7,
  605. };
  606. static const unsigned ulpi_data7_po0_pins[] = {
  607. TEGRA_PIN_ULPI_DATA7_PO0,
  608. };
  609. static const unsigned ulpi_data0_po1_pins[] = {
  610. TEGRA_PIN_ULPI_DATA0_PO1,
  611. };
  612. static const unsigned ulpi_data1_po2_pins[] = {
  613. TEGRA_PIN_ULPI_DATA1_PO2,
  614. };
  615. static const unsigned ulpi_data2_po3_pins[] = {
  616. TEGRA_PIN_ULPI_DATA2_PO3,
  617. };
  618. static const unsigned ulpi_data3_po4_pins[] = {
  619. TEGRA_PIN_ULPI_DATA3_PO4,
  620. };
  621. static const unsigned ulpi_data4_po5_pins[] = {
  622. TEGRA_PIN_ULPI_DATA4_PO5,
  623. };
  624. static const unsigned ulpi_data5_po6_pins[] = {
  625. TEGRA_PIN_ULPI_DATA5_PO6,
  626. };
  627. static const unsigned ulpi_data6_po7_pins[] = {
  628. TEGRA_PIN_ULPI_DATA6_PO7,
  629. };
  630. static const unsigned dap3_fs_pp0_pins[] = {
  631. TEGRA_PIN_DAP3_FS_PP0,
  632. };
  633. static const unsigned dap3_din_pp1_pins[] = {
  634. TEGRA_PIN_DAP3_DIN_PP1,
  635. };
  636. static const unsigned dap3_dout_pp2_pins[] = {
  637. TEGRA_PIN_DAP3_DOUT_PP2,
  638. };
  639. static const unsigned dap3_sclk_pp3_pins[] = {
  640. TEGRA_PIN_DAP3_SCLK_PP3,
  641. };
  642. static const unsigned dap4_fs_pp4_pins[] = {
  643. TEGRA_PIN_DAP4_FS_PP4,
  644. };
  645. static const unsigned dap4_din_pp5_pins[] = {
  646. TEGRA_PIN_DAP4_DIN_PP5,
  647. };
  648. static const unsigned dap4_dout_pp6_pins[] = {
  649. TEGRA_PIN_DAP4_DOUT_PP6,
  650. };
  651. static const unsigned dap4_sclk_pp7_pins[] = {
  652. TEGRA_PIN_DAP4_SCLK_PP7,
  653. };
  654. static const unsigned kb_col0_pq0_pins[] = {
  655. TEGRA_PIN_KB_COL0_PQ0,
  656. };
  657. static const unsigned kb_col1_pq1_pins[] = {
  658. TEGRA_PIN_KB_COL1_PQ1,
  659. };
  660. static const unsigned kb_col2_pq2_pins[] = {
  661. TEGRA_PIN_KB_COL2_PQ2,
  662. };
  663. static const unsigned kb_col3_pq3_pins[] = {
  664. TEGRA_PIN_KB_COL3_PQ3,
  665. };
  666. static const unsigned kb_col4_pq4_pins[] = {
  667. TEGRA_PIN_KB_COL4_PQ4,
  668. };
  669. static const unsigned kb_col5_pq5_pins[] = {
  670. TEGRA_PIN_KB_COL5_PQ5,
  671. };
  672. static const unsigned kb_col6_pq6_pins[] = {
  673. TEGRA_PIN_KB_COL6_PQ6,
  674. };
  675. static const unsigned kb_col7_pq7_pins[] = {
  676. TEGRA_PIN_KB_COL7_PQ7,
  677. };
  678. static const unsigned kb_row0_pr0_pins[] = {
  679. TEGRA_PIN_KB_ROW0_PR0,
  680. };
  681. static const unsigned kb_row1_pr1_pins[] = {
  682. TEGRA_PIN_KB_ROW1_PR1,
  683. };
  684. static const unsigned kb_row2_pr2_pins[] = {
  685. TEGRA_PIN_KB_ROW2_PR2,
  686. };
  687. static const unsigned kb_row3_pr3_pins[] = {
  688. TEGRA_PIN_KB_ROW3_PR3,
  689. };
  690. static const unsigned kb_row4_pr4_pins[] = {
  691. TEGRA_PIN_KB_ROW4_PR4,
  692. };
  693. static const unsigned kb_row5_pr5_pins[] = {
  694. TEGRA_PIN_KB_ROW5_PR5,
  695. };
  696. static const unsigned kb_row6_pr6_pins[] = {
  697. TEGRA_PIN_KB_ROW6_PR6,
  698. };
  699. static const unsigned kb_row7_pr7_pins[] = {
  700. TEGRA_PIN_KB_ROW7_PR7,
  701. };
  702. static const unsigned kb_row8_ps0_pins[] = {
  703. TEGRA_PIN_KB_ROW8_PS0,
  704. };
  705. static const unsigned kb_row9_ps1_pins[] = {
  706. TEGRA_PIN_KB_ROW9_PS1,
  707. };
  708. static const unsigned kb_row10_ps2_pins[] = {
  709. TEGRA_PIN_KB_ROW10_PS2,
  710. };
  711. static const unsigned kb_row11_ps3_pins[] = {
  712. TEGRA_PIN_KB_ROW11_PS3,
  713. };
  714. static const unsigned kb_row12_ps4_pins[] = {
  715. TEGRA_PIN_KB_ROW12_PS4,
  716. };
  717. static const unsigned kb_row13_ps5_pins[] = {
  718. TEGRA_PIN_KB_ROW13_PS5,
  719. };
  720. static const unsigned kb_row14_ps6_pins[] = {
  721. TEGRA_PIN_KB_ROW14_PS6,
  722. };
  723. static const unsigned kb_row15_ps7_pins[] = {
  724. TEGRA_PIN_KB_ROW15_PS7,
  725. };
  726. static const unsigned kb_row16_pt0_pins[] = {
  727. TEGRA_PIN_KB_ROW16_PT0,
  728. };
  729. static const unsigned kb_row17_pt1_pins[] = {
  730. TEGRA_PIN_KB_ROW17_PT1,
  731. };
  732. static const unsigned gen2_i2c_scl_pt5_pins[] = {
  733. TEGRA_PIN_GEN2_I2C_SCL_PT5,
  734. };
  735. static const unsigned gen2_i2c_sda_pt6_pins[] = {
  736. TEGRA_PIN_GEN2_I2C_SDA_PT6,
  737. };
  738. static const unsigned sdmmc4_cmd_pt7_pins[] = {
  739. TEGRA_PIN_SDMMC4_CMD_PT7,
  740. };
  741. static const unsigned pu0_pins[] = {
  742. TEGRA_PIN_PU0,
  743. };
  744. static const unsigned pu1_pins[] = {
  745. TEGRA_PIN_PU1,
  746. };
  747. static const unsigned pu2_pins[] = {
  748. TEGRA_PIN_PU2,
  749. };
  750. static const unsigned pu3_pins[] = {
  751. TEGRA_PIN_PU3,
  752. };
  753. static const unsigned pu4_pins[] = {
  754. TEGRA_PIN_PU4,
  755. };
  756. static const unsigned pu5_pins[] = {
  757. TEGRA_PIN_PU5,
  758. };
  759. static const unsigned pu6_pins[] = {
  760. TEGRA_PIN_PU6,
  761. };
  762. static const unsigned pv0_pins[] = {
  763. TEGRA_PIN_PV0,
  764. };
  765. static const unsigned pv1_pins[] = {
  766. TEGRA_PIN_PV1,
  767. };
  768. static const unsigned sdmmc3_cd_n_pv2_pins[] = {
  769. TEGRA_PIN_SDMMC3_CD_N_PV2,
  770. };
  771. static const unsigned sdmmc1_wp_n_pv3_pins[] = {
  772. TEGRA_PIN_SDMMC1_WP_N_PV3,
  773. };
  774. static const unsigned ddc_scl_pv4_pins[] = {
  775. TEGRA_PIN_DDC_SCL_PV4,
  776. };
  777. static const unsigned ddc_sda_pv5_pins[] = {
  778. TEGRA_PIN_DDC_SDA_PV5,
  779. };
  780. static const unsigned gpio_w2_aud_pw2_pins[] = {
  781. TEGRA_PIN_GPIO_W2_AUD_PW2,
  782. };
  783. static const unsigned gpio_w3_aud_pw3_pins[] = {
  784. TEGRA_PIN_GPIO_W3_AUD_PW3,
  785. };
  786. static const unsigned dap_mclk1_pw4_pins[] = {
  787. TEGRA_PIN_DAP_MCLK1_PW4,
  788. };
  789. static const unsigned clk2_out_pw5_pins[] = {
  790. TEGRA_PIN_CLK2_OUT_PW5,
  791. };
  792. static const unsigned uart3_txd_pw6_pins[] = {
  793. TEGRA_PIN_UART3_TXD_PW6,
  794. };
  795. static const unsigned uart3_rxd_pw7_pins[] = {
  796. TEGRA_PIN_UART3_RXD_PW7,
  797. };
  798. static const unsigned dvfs_pwm_px0_pins[] = {
  799. TEGRA_PIN_DVFS_PWM_PX0,
  800. };
  801. static const unsigned gpio_x1_aud_px1_pins[] = {
  802. TEGRA_PIN_GPIO_X1_AUD_PX1,
  803. };
  804. static const unsigned dvfs_clk_px2_pins[] = {
  805. TEGRA_PIN_DVFS_CLK_PX2,
  806. };
  807. static const unsigned gpio_x3_aud_px3_pins[] = {
  808. TEGRA_PIN_GPIO_X3_AUD_PX3,
  809. };
  810. static const unsigned gpio_x4_aud_px4_pins[] = {
  811. TEGRA_PIN_GPIO_X4_AUD_PX4,
  812. };
  813. static const unsigned gpio_x5_aud_px5_pins[] = {
  814. TEGRA_PIN_GPIO_X5_AUD_PX5,
  815. };
  816. static const unsigned gpio_x6_aud_px6_pins[] = {
  817. TEGRA_PIN_GPIO_X6_AUD_PX6,
  818. };
  819. static const unsigned gpio_x7_aud_px7_pins[] = {
  820. TEGRA_PIN_GPIO_X7_AUD_PX7,
  821. };
  822. static const unsigned ulpi_clk_py0_pins[] = {
  823. TEGRA_PIN_ULPI_CLK_PY0,
  824. };
  825. static const unsigned ulpi_dir_py1_pins[] = {
  826. TEGRA_PIN_ULPI_DIR_PY1,
  827. };
  828. static const unsigned ulpi_nxt_py2_pins[] = {
  829. TEGRA_PIN_ULPI_NXT_PY2,
  830. };
  831. static const unsigned ulpi_stp_py3_pins[] = {
  832. TEGRA_PIN_ULPI_STP_PY3,
  833. };
  834. static const unsigned sdmmc1_dat3_py4_pins[] = {
  835. TEGRA_PIN_SDMMC1_DAT3_PY4,
  836. };
  837. static const unsigned sdmmc1_dat2_py5_pins[] = {
  838. TEGRA_PIN_SDMMC1_DAT2_PY5,
  839. };
  840. static const unsigned sdmmc1_dat1_py6_pins[] = {
  841. TEGRA_PIN_SDMMC1_DAT1_PY6,
  842. };
  843. static const unsigned sdmmc1_dat0_py7_pins[] = {
  844. TEGRA_PIN_SDMMC1_DAT0_PY7,
  845. };
  846. static const unsigned sdmmc1_clk_pz0_pins[] = {
  847. TEGRA_PIN_SDMMC1_CLK_PZ0,
  848. };
  849. static const unsigned sdmmc1_cmd_pz1_pins[] = {
  850. TEGRA_PIN_SDMMC1_CMD_PZ1,
  851. };
  852. static const unsigned pwr_i2c_scl_pz6_pins[] = {
  853. TEGRA_PIN_PWR_I2C_SCL_PZ6,
  854. };
  855. static const unsigned pwr_i2c_sda_pz7_pins[] = {
  856. TEGRA_PIN_PWR_I2C_SDA_PZ7,
  857. };
  858. static const unsigned sdmmc4_dat0_paa0_pins[] = {
  859. TEGRA_PIN_SDMMC4_DAT0_PAA0,
  860. };
  861. static const unsigned sdmmc4_dat1_paa1_pins[] = {
  862. TEGRA_PIN_SDMMC4_DAT1_PAA1,
  863. };
  864. static const unsigned sdmmc4_dat2_paa2_pins[] = {
  865. TEGRA_PIN_SDMMC4_DAT2_PAA2,
  866. };
  867. static const unsigned sdmmc4_dat3_paa3_pins[] = {
  868. TEGRA_PIN_SDMMC4_DAT3_PAA3,
  869. };
  870. static const unsigned sdmmc4_dat4_paa4_pins[] = {
  871. TEGRA_PIN_SDMMC4_DAT4_PAA4,
  872. };
  873. static const unsigned sdmmc4_dat5_paa5_pins[] = {
  874. TEGRA_PIN_SDMMC4_DAT5_PAA5,
  875. };
  876. static const unsigned sdmmc4_dat6_paa6_pins[] = {
  877. TEGRA_PIN_SDMMC4_DAT6_PAA6,
  878. };
  879. static const unsigned sdmmc4_dat7_paa7_pins[] = {
  880. TEGRA_PIN_SDMMC4_DAT7_PAA7,
  881. };
  882. static const unsigned pbb0_pins[] = {
  883. TEGRA_PIN_PBB0,
  884. };
  885. static const unsigned cam_i2c_scl_pbb1_pins[] = {
  886. TEGRA_PIN_CAM_I2C_SCL_PBB1,
  887. };
  888. static const unsigned cam_i2c_sda_pbb2_pins[] = {
  889. TEGRA_PIN_CAM_I2C_SDA_PBB2,
  890. };
  891. static const unsigned pbb3_pins[] = {
  892. TEGRA_PIN_PBB3,
  893. };
  894. static const unsigned pbb4_pins[] = {
  895. TEGRA_PIN_PBB4,
  896. };
  897. static const unsigned pbb5_pins[] = {
  898. TEGRA_PIN_PBB5,
  899. };
  900. static const unsigned pbb6_pins[] = {
  901. TEGRA_PIN_PBB6,
  902. };
  903. static const unsigned pbb7_pins[] = {
  904. TEGRA_PIN_PBB7,
  905. };
  906. static const unsigned cam_mclk_pcc0_pins[] = {
  907. TEGRA_PIN_CAM_MCLK_PCC0,
  908. };
  909. static const unsigned pcc1_pins[] = {
  910. TEGRA_PIN_PCC1,
  911. };
  912. static const unsigned pcc2_pins[] = {
  913. TEGRA_PIN_PCC2,
  914. };
  915. static const unsigned sdmmc4_clk_pcc4_pins[] = {
  916. TEGRA_PIN_SDMMC4_CLK_PCC4,
  917. };
  918. static const unsigned clk2_req_pcc5_pins[] = {
  919. TEGRA_PIN_CLK2_REQ_PCC5,
  920. };
  921. static const unsigned pex_l0_rst_n_pdd1_pins[] = {
  922. TEGRA_PIN_PEX_L0_RST_N_PDD1,
  923. };
  924. static const unsigned pex_l0_clkreq_n_pdd2_pins[] = {
  925. TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
  926. };
  927. static const unsigned pex_wake_n_pdd3_pins[] = {
  928. TEGRA_PIN_PEX_WAKE_N_PDD3,
  929. };
  930. static const unsigned pex_l1_rst_n_pdd5_pins[] = {
  931. TEGRA_PIN_PEX_L1_RST_N_PDD5,
  932. };
  933. static const unsigned pex_l1_clkreq_n_pdd6_pins[] = {
  934. TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
  935. };
  936. static const unsigned clk3_out_pee0_pins[] = {
  937. TEGRA_PIN_CLK3_OUT_PEE0,
  938. };
  939. static const unsigned clk3_req_pee1_pins[] = {
  940. TEGRA_PIN_CLK3_REQ_PEE1,
  941. };
  942. static const unsigned dap_mclk1_req_pee2_pins[] = {
  943. TEGRA_PIN_DAP_MCLK1_REQ_PEE2,
  944. };
  945. static const unsigned hdmi_cec_pee3_pins[] = {
  946. TEGRA_PIN_HDMI_CEC_PEE3,
  947. };
  948. static const unsigned sdmmc3_clk_lb_out_pee4_pins[] = {
  949. TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4,
  950. };
  951. static const unsigned sdmmc3_clk_lb_in_pee5_pins[] = {
  952. TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5,
  953. };
  954. static const unsigned dp_hpd_pff0_pins[] = {
  955. TEGRA_PIN_DP_HPD_PFF0,
  956. };
  957. static const unsigned usb_vbus_en2_pff1_pins[] = {
  958. TEGRA_PIN_USB_VBUS_EN2_PFF1,
  959. };
  960. static const unsigned pff2_pins[] = {
  961. TEGRA_PIN_PFF2,
  962. };
  963. static const unsigned core_pwr_req_pins[] = {
  964. TEGRA_PIN_CORE_PWR_REQ,
  965. };
  966. static const unsigned cpu_pwr_req_pins[] = {
  967. TEGRA_PIN_CPU_PWR_REQ,
  968. };
  969. static const unsigned owr_pins[] = {
  970. TEGRA_PIN_OWR,
  971. };
  972. static const unsigned pwr_int_n_pins[] = {
  973. TEGRA_PIN_PWR_INT_N,
  974. };
  975. static const unsigned reset_out_n_pins[] = {
  976. TEGRA_PIN_RESET_OUT_N,
  977. };
  978. static const unsigned clk_32k_in_pins[] = {
  979. TEGRA_PIN_CLK_32K_IN,
  980. };
  981. static const unsigned gmi_clk_lb_pins[] = {
  982. TEGRA_PIN_GMI_CLK_LB,
  983. };
  984. static const unsigned jtag_rtck_pins[] = {
  985. TEGRA_PIN_JTAG_RTCK,
  986. };
  987. static const unsigned drive_ao1_pins[] = {
  988. TEGRA_PIN_KB_ROW0_PR0,
  989. TEGRA_PIN_KB_ROW1_PR1,
  990. TEGRA_PIN_KB_ROW2_PR2,
  991. TEGRA_PIN_KB_ROW3_PR3,
  992. TEGRA_PIN_KB_ROW4_PR4,
  993. TEGRA_PIN_KB_ROW5_PR5,
  994. TEGRA_PIN_KB_ROW6_PR6,
  995. TEGRA_PIN_KB_ROW7_PR7,
  996. TEGRA_PIN_PWR_I2C_SCL_PZ6,
  997. TEGRA_PIN_PWR_I2C_SDA_PZ7,
  998. };
  999. static const unsigned drive_ao2_pins[] = {
  1000. TEGRA_PIN_CLK_32K_OUT_PA0,
  1001. TEGRA_PIN_CLK_32K_IN,
  1002. TEGRA_PIN_KB_COL0_PQ0,
  1003. TEGRA_PIN_KB_COL1_PQ1,
  1004. TEGRA_PIN_KB_COL2_PQ2,
  1005. TEGRA_PIN_KB_COL3_PQ3,
  1006. TEGRA_PIN_KB_COL4_PQ4,
  1007. TEGRA_PIN_KB_COL5_PQ5,
  1008. TEGRA_PIN_KB_COL6_PQ6,
  1009. TEGRA_PIN_KB_COL7_PQ7,
  1010. TEGRA_PIN_KB_ROW8_PS0,
  1011. TEGRA_PIN_KB_ROW9_PS1,
  1012. TEGRA_PIN_KB_ROW10_PS2,
  1013. TEGRA_PIN_KB_ROW11_PS3,
  1014. TEGRA_PIN_KB_ROW12_PS4,
  1015. TEGRA_PIN_KB_ROW13_PS5,
  1016. TEGRA_PIN_KB_ROW14_PS6,
  1017. TEGRA_PIN_KB_ROW15_PS7,
  1018. TEGRA_PIN_KB_ROW16_PT0,
  1019. TEGRA_PIN_KB_ROW17_PT1,
  1020. TEGRA_PIN_SDMMC3_CD_N_PV2,
  1021. TEGRA_PIN_CORE_PWR_REQ,
  1022. TEGRA_PIN_CPU_PWR_REQ,
  1023. TEGRA_PIN_PWR_INT_N,
  1024. };
  1025. static const unsigned drive_at1_pins[] = {
  1026. TEGRA_PIN_PH0,
  1027. TEGRA_PIN_PH1,
  1028. TEGRA_PIN_PH2,
  1029. TEGRA_PIN_PH3,
  1030. };
  1031. static const unsigned drive_at2_pins[] = {
  1032. TEGRA_PIN_PG0,
  1033. TEGRA_PIN_PG1,
  1034. TEGRA_PIN_PG2,
  1035. TEGRA_PIN_PG3,
  1036. TEGRA_PIN_PG4,
  1037. TEGRA_PIN_PG5,
  1038. TEGRA_PIN_PG6,
  1039. TEGRA_PIN_PG7,
  1040. TEGRA_PIN_PI0,
  1041. TEGRA_PIN_PI1,
  1042. TEGRA_PIN_PI3,
  1043. TEGRA_PIN_PI4,
  1044. TEGRA_PIN_PI7,
  1045. TEGRA_PIN_PK0,
  1046. TEGRA_PIN_PK2,
  1047. };
  1048. static const unsigned drive_at3_pins[] = {
  1049. TEGRA_PIN_PC7,
  1050. TEGRA_PIN_PJ0,
  1051. };
  1052. static const unsigned drive_at4_pins[] = {
  1053. TEGRA_PIN_PB0,
  1054. TEGRA_PIN_PB1,
  1055. TEGRA_PIN_PJ0,
  1056. TEGRA_PIN_PJ7,
  1057. TEGRA_PIN_PK7,
  1058. };
  1059. static const unsigned drive_at5_pins[] = {
  1060. TEGRA_PIN_GEN2_I2C_SCL_PT5,
  1061. TEGRA_PIN_GEN2_I2C_SDA_PT6,
  1062. };
  1063. static const unsigned drive_cdev1_pins[] = {
  1064. TEGRA_PIN_DAP_MCLK1_PW4,
  1065. TEGRA_PIN_DAP_MCLK1_REQ_PEE2,
  1066. };
  1067. static const unsigned drive_cdev2_pins[] = {
  1068. TEGRA_PIN_CLK2_OUT_PW5,
  1069. TEGRA_PIN_CLK2_REQ_PCC5,
  1070. };
  1071. static const unsigned drive_dap1_pins[] = {
  1072. TEGRA_PIN_DAP1_FS_PN0,
  1073. TEGRA_PIN_DAP1_DIN_PN1,
  1074. TEGRA_PIN_DAP1_DOUT_PN2,
  1075. TEGRA_PIN_DAP1_SCLK_PN3,
  1076. };
  1077. static const unsigned drive_dap2_pins[] = {
  1078. TEGRA_PIN_DAP2_FS_PA2,
  1079. TEGRA_PIN_DAP2_SCLK_PA3,
  1080. TEGRA_PIN_DAP2_DIN_PA4,
  1081. TEGRA_PIN_DAP2_DOUT_PA5,
  1082. };
  1083. static const unsigned drive_dap3_pins[] = {
  1084. TEGRA_PIN_DAP3_FS_PP0,
  1085. TEGRA_PIN_DAP3_DIN_PP1,
  1086. TEGRA_PIN_DAP3_DOUT_PP2,
  1087. TEGRA_PIN_DAP3_SCLK_PP3,
  1088. };
  1089. static const unsigned drive_dap4_pins[] = {
  1090. TEGRA_PIN_DAP4_FS_PP4,
  1091. TEGRA_PIN_DAP4_DIN_PP5,
  1092. TEGRA_PIN_DAP4_DOUT_PP6,
  1093. TEGRA_PIN_DAP4_SCLK_PP7,
  1094. };
  1095. static const unsigned drive_dbg_pins[] = {
  1096. TEGRA_PIN_GEN1_I2C_SCL_PC4,
  1097. TEGRA_PIN_GEN1_I2C_SDA_PC5,
  1098. TEGRA_PIN_PU0,
  1099. TEGRA_PIN_PU1,
  1100. TEGRA_PIN_PU2,
  1101. TEGRA_PIN_PU3,
  1102. TEGRA_PIN_PU4,
  1103. TEGRA_PIN_PU5,
  1104. TEGRA_PIN_PU6,
  1105. };
  1106. static const unsigned drive_sdio3_pins[] = {
  1107. TEGRA_PIN_SDMMC3_CLK_PA6,
  1108. TEGRA_PIN_SDMMC3_CMD_PA7,
  1109. TEGRA_PIN_SDMMC3_DAT3_PB4,
  1110. TEGRA_PIN_SDMMC3_DAT2_PB5,
  1111. TEGRA_PIN_SDMMC3_DAT1_PB6,
  1112. TEGRA_PIN_SDMMC3_DAT0_PB7,
  1113. TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4,
  1114. TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5,
  1115. };
  1116. static const unsigned drive_spi_pins[] = {
  1117. TEGRA_PIN_DVFS_PWM_PX0,
  1118. TEGRA_PIN_GPIO_X1_AUD_PX1,
  1119. TEGRA_PIN_DVFS_CLK_PX2,
  1120. TEGRA_PIN_GPIO_X3_AUD_PX3,
  1121. TEGRA_PIN_GPIO_X4_AUD_PX4,
  1122. TEGRA_PIN_GPIO_X5_AUD_PX5,
  1123. TEGRA_PIN_GPIO_X6_AUD_PX6,
  1124. TEGRA_PIN_GPIO_X7_AUD_PX7,
  1125. TEGRA_PIN_GPIO_W2_AUD_PW2,
  1126. TEGRA_PIN_GPIO_W3_AUD_PW3,
  1127. };
  1128. static const unsigned drive_uaa_pins[] = {
  1129. TEGRA_PIN_ULPI_DATA0_PO1,
  1130. TEGRA_PIN_ULPI_DATA1_PO2,
  1131. TEGRA_PIN_ULPI_DATA2_PO3,
  1132. TEGRA_PIN_ULPI_DATA3_PO4,
  1133. };
  1134. static const unsigned drive_uab_pins[] = {
  1135. TEGRA_PIN_ULPI_DATA7_PO0,
  1136. TEGRA_PIN_ULPI_DATA4_PO5,
  1137. TEGRA_PIN_ULPI_DATA5_PO6,
  1138. TEGRA_PIN_ULPI_DATA6_PO7,
  1139. TEGRA_PIN_PV0,
  1140. TEGRA_PIN_PV1,
  1141. };
  1142. static const unsigned drive_uart2_pins[] = {
  1143. TEGRA_PIN_UART2_TXD_PC2,
  1144. TEGRA_PIN_UART2_RXD_PC3,
  1145. TEGRA_PIN_UART2_CTS_N_PJ5,
  1146. TEGRA_PIN_UART2_RTS_N_PJ6,
  1147. };
  1148. static const unsigned drive_uart3_pins[] = {
  1149. TEGRA_PIN_UART3_CTS_N_PA1,
  1150. TEGRA_PIN_UART3_RTS_N_PC0,
  1151. TEGRA_PIN_UART3_TXD_PW6,
  1152. TEGRA_PIN_UART3_RXD_PW7,
  1153. };
  1154. static const unsigned drive_sdio1_pins[] = {
  1155. TEGRA_PIN_SDMMC1_DAT3_PY4,
  1156. TEGRA_PIN_SDMMC1_DAT2_PY5,
  1157. TEGRA_PIN_SDMMC1_DAT1_PY6,
  1158. TEGRA_PIN_SDMMC1_DAT0_PY7,
  1159. TEGRA_PIN_SDMMC1_CLK_PZ0,
  1160. TEGRA_PIN_SDMMC1_CMD_PZ1,
  1161. };
  1162. static const unsigned drive_ddc_pins[] = {
  1163. TEGRA_PIN_DDC_SCL_PV4,
  1164. TEGRA_PIN_DDC_SDA_PV5,
  1165. };
  1166. static const unsigned drive_gma_pins[] = {
  1167. TEGRA_PIN_SDMMC4_CLK_PCC4,
  1168. TEGRA_PIN_SDMMC4_CMD_PT7,
  1169. TEGRA_PIN_SDMMC4_DAT0_PAA0,
  1170. TEGRA_PIN_SDMMC4_DAT1_PAA1,
  1171. TEGRA_PIN_SDMMC4_DAT2_PAA2,
  1172. TEGRA_PIN_SDMMC4_DAT3_PAA3,
  1173. TEGRA_PIN_SDMMC4_DAT4_PAA4,
  1174. TEGRA_PIN_SDMMC4_DAT5_PAA5,
  1175. TEGRA_PIN_SDMMC4_DAT6_PAA6,
  1176. TEGRA_PIN_SDMMC4_DAT7_PAA7,
  1177. };
  1178. static const unsigned drive_gme_pins[] = {
  1179. TEGRA_PIN_PBB0,
  1180. TEGRA_PIN_CAM_I2C_SCL_PBB1,
  1181. TEGRA_PIN_CAM_I2C_SDA_PBB2,
  1182. TEGRA_PIN_PBB3,
  1183. TEGRA_PIN_PCC2,
  1184. };
  1185. static const unsigned drive_gmf_pins[] = {
  1186. TEGRA_PIN_PBB4,
  1187. TEGRA_PIN_PBB5,
  1188. TEGRA_PIN_PBB6,
  1189. TEGRA_PIN_PBB7,
  1190. };
  1191. static const unsigned drive_gmg_pins[] = {
  1192. TEGRA_PIN_CAM_MCLK_PCC0,
  1193. };
  1194. static const unsigned drive_gmh_pins[] = {
  1195. TEGRA_PIN_PCC1,
  1196. };
  1197. static const unsigned drive_owr_pins[] = {
  1198. TEGRA_PIN_SDMMC3_CD_N_PV2,
  1199. TEGRA_PIN_OWR,
  1200. };
  1201. static const unsigned drive_uda_pins[] = {
  1202. TEGRA_PIN_ULPI_CLK_PY0,
  1203. TEGRA_PIN_ULPI_DIR_PY1,
  1204. TEGRA_PIN_ULPI_NXT_PY2,
  1205. TEGRA_PIN_ULPI_STP_PY3,
  1206. };
  1207. static const unsigned drive_gpv_pins[] = {
  1208. TEGRA_PIN_PEX_L0_RST_N_PDD1,
  1209. TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
  1210. TEGRA_PIN_PEX_WAKE_N_PDD3,
  1211. TEGRA_PIN_PEX_L1_RST_N_PDD5,
  1212. TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
  1213. TEGRA_PIN_USB_VBUS_EN2_PFF1,
  1214. TEGRA_PIN_PFF2,
  1215. };
  1216. static const unsigned drive_cec_pins[] = {
  1217. TEGRA_PIN_HDMI_CEC_PEE3,
  1218. };
  1219. static const unsigned drive_dev3_pins[] = {
  1220. TEGRA_PIN_CLK3_OUT_PEE0,
  1221. TEGRA_PIN_CLK3_REQ_PEE1,
  1222. };
  1223. static const unsigned drive_at6_pins[] = {
  1224. TEGRA_PIN_PK1,
  1225. TEGRA_PIN_PK3,
  1226. TEGRA_PIN_PK4,
  1227. TEGRA_PIN_PI2,
  1228. TEGRA_PIN_PI5,
  1229. TEGRA_PIN_PI6,
  1230. TEGRA_PIN_PH4,
  1231. TEGRA_PIN_PH5,
  1232. TEGRA_PIN_PH6,
  1233. TEGRA_PIN_PH7,
  1234. };
  1235. static const unsigned drive_dap5_pins[] = {
  1236. TEGRA_PIN_SPDIF_IN_PK6,
  1237. TEGRA_PIN_SPDIF_OUT_PK5,
  1238. TEGRA_PIN_DP_HPD_PFF0,
  1239. };
  1240. static const unsigned drive_usb_vbus_en_pins[] = {
  1241. TEGRA_PIN_USB_VBUS_EN0_PN4,
  1242. TEGRA_PIN_USB_VBUS_EN1_PN5,
  1243. };
  1244. static const unsigned drive_ao3_pins[] = {
  1245. TEGRA_PIN_RESET_OUT_N,
  1246. };
  1247. static const unsigned drive_ao0_pins[] = {
  1248. TEGRA_PIN_JTAG_RTCK,
  1249. };
  1250. static const unsigned drive_hv0_pins[] = {
  1251. TEGRA_PIN_HDMI_INT_PN7,
  1252. };
  1253. static const unsigned drive_sdio4_pins[] = {
  1254. TEGRA_PIN_SDMMC1_WP_N_PV3,
  1255. };
  1256. static const unsigned drive_ao4_pins[] = {
  1257. TEGRA_PIN_JTAG_RTCK,
  1258. };
  1259. enum tegra_mux {
  1260. TEGRA_MUX_BLINK,
  1261. TEGRA_MUX_CEC,
  1262. TEGRA_MUX_CLDVFS,
  1263. TEGRA_MUX_CLK12,
  1264. TEGRA_MUX_CPU,
  1265. TEGRA_MUX_DAP,
  1266. TEGRA_MUX_DAP1,
  1267. TEGRA_MUX_DAP2,
  1268. TEGRA_MUX_DEV3,
  1269. TEGRA_MUX_DISPLAYA,
  1270. TEGRA_MUX_DISPLAYA_ALT,
  1271. TEGRA_MUX_DISPLAYB,
  1272. TEGRA_MUX_DTV,
  1273. TEGRA_MUX_EXTPERIPH1,
  1274. TEGRA_MUX_EXTPERIPH2,
  1275. TEGRA_MUX_EXTPERIPH3,
  1276. TEGRA_MUX_GMI,
  1277. TEGRA_MUX_GMI_ALT,
  1278. TEGRA_MUX_HDA,
  1279. TEGRA_MUX_HSI,
  1280. TEGRA_MUX_I2C1,
  1281. TEGRA_MUX_I2C2,
  1282. TEGRA_MUX_I2C3,
  1283. TEGRA_MUX_I2C4,
  1284. TEGRA_MUX_I2CPWR,
  1285. TEGRA_MUX_I2S0,
  1286. TEGRA_MUX_I2S1,
  1287. TEGRA_MUX_I2S2,
  1288. TEGRA_MUX_I2S3,
  1289. TEGRA_MUX_I2S4,
  1290. TEGRA_MUX_IRDA,
  1291. TEGRA_MUX_KBC,
  1292. TEGRA_MUX_OWR,
  1293. TEGRA_MUX_PMI,
  1294. TEGRA_MUX_PWM0,
  1295. TEGRA_MUX_PWM1,
  1296. TEGRA_MUX_PWM2,
  1297. TEGRA_MUX_PWM3,
  1298. TEGRA_MUX_PWRON,
  1299. TEGRA_MUX_RESET_OUT_N,
  1300. TEGRA_MUX_RSVD1,
  1301. TEGRA_MUX_RSVD2,
  1302. TEGRA_MUX_RSVD3,
  1303. TEGRA_MUX_RSVD4,
  1304. TEGRA_MUX_SDMMC1,
  1305. TEGRA_MUX_SDMMC2,
  1306. TEGRA_MUX_SDMMC3,
  1307. TEGRA_MUX_SDMMC4,
  1308. TEGRA_MUX_SOC,
  1309. TEGRA_MUX_SPDIF,
  1310. TEGRA_MUX_SPI1,
  1311. TEGRA_MUX_SPI2,
  1312. TEGRA_MUX_SPI3,
  1313. TEGRA_MUX_SPI4,
  1314. TEGRA_MUX_SPI5,
  1315. TEGRA_MUX_SPI6,
  1316. TEGRA_MUX_TRACE,
  1317. TEGRA_MUX_UARTA,
  1318. TEGRA_MUX_UARTB,
  1319. TEGRA_MUX_UARTC,
  1320. TEGRA_MUX_UARTD,
  1321. TEGRA_MUX_ULPI,
  1322. TEGRA_MUX_USB,
  1323. TEGRA_MUX_VGP1,
  1324. TEGRA_MUX_VGP2,
  1325. TEGRA_MUX_VGP3,
  1326. TEGRA_MUX_VGP4,
  1327. TEGRA_MUX_VGP5,
  1328. TEGRA_MUX_VGP6,
  1329. TEGRA_MUX_VI,
  1330. TEGRA_MUX_VI_ALT1,
  1331. TEGRA_MUX_VI_ALT3,
  1332. TEGRA_MUX_VIMCLK2,
  1333. TEGRA_MUX_VIMCLK2_ALT,
  1334. TEGRA_MUX_SATA,
  1335. TEGRA_MUX_CCLA,
  1336. TEGRA_MUX_PE0,
  1337. TEGRA_MUX_PE,
  1338. TEGRA_MUX_PE1,
  1339. TEGRA_MUX_DP,
  1340. TEGRA_MUX_RTCK,
  1341. TEGRA_MUX_SYS,
  1342. TEGRA_MUX_CLK,
  1343. TEGRA_MUX_TMDS,
  1344. };
  1345. static const char * const blink_groups[] = {
  1346. "clk_32k_out_pa0",
  1347. };
  1348. static const char * const cec_groups[] = {
  1349. "hdmi_cec_pee3",
  1350. };
  1351. static const char * const cldvfs_groups[] = {
  1352. "ph2",
  1353. "ph3",
  1354. "kb_row7_pr7",
  1355. "kb_row8_ps0",
  1356. "dvfs_pwm_px0",
  1357. "dvfs_clk_px2",
  1358. };
  1359. static const char * const clk12_groups[] = {
  1360. "sdmmc1_wp_n_pv3",
  1361. "sdmmc1_clk_pz0",
  1362. };
  1363. static const char * const cpu_groups[] = {
  1364. "cpu_pwr_req",
  1365. };
  1366. static const char * const dap_groups[] = {
  1367. "dap_mclk1_pee2",
  1368. "clk2_req_pcc5",
  1369. };
  1370. static const char * const dap1_groups[] = {
  1371. "dap_mclk1_pee2",
  1372. };
  1373. static const char * const dap2_groups[] = {
  1374. "dap_mclk1_pw4",
  1375. "gpio_x4_aud_px4",
  1376. };
  1377. static const char * const dev3_groups[] = {
  1378. "clk3_req_pee1",
  1379. };
  1380. static const char * const displaya_groups[] = {
  1381. "dap3_fs_pp0",
  1382. "dap3_din_pp1",
  1383. "dap3_dout_pp2",
  1384. "ph1",
  1385. "pi4",
  1386. "pbb3",
  1387. "pbb4",
  1388. "pbb5",
  1389. "kb_row3_pr3",
  1390. "kb_row4_pr4",
  1391. "kb_row5_pr5",
  1392. "kb_row6_pr6",
  1393. "kb_col3_pq3",
  1394. "sdmmc3_dat2_pb5",
  1395. };
  1396. static const char * const displaya_alt_groups[] = {
  1397. "kb_row6_pr6",
  1398. };
  1399. static const char * const displayb_groups[] = {
  1400. "dap3_fs_pp0",
  1401. "dap3_din_pp1",
  1402. "dap3_sclk_pp3",
  1403. "pu3",
  1404. "pu4",
  1405. "pu5",
  1406. "pbb3",
  1407. "pbb4",
  1408. "pbb6",
  1409. "kb_row3_pr3",
  1410. "kb_row4_pr4",
  1411. "kb_row5_pr5",
  1412. "kb_row6_pr6",
  1413. "sdmmc3_dat3_pb4",
  1414. };
  1415. static const char * const dtv_groups[] = {
  1416. "uart3_cts_n_pa1",
  1417. "uart3_rts_n_pc0",
  1418. "dap4_fs_pp4",
  1419. "dap4_dout_pp6",
  1420. "pi7",
  1421. "ph0",
  1422. "ph6",
  1423. "ph7",
  1424. };
  1425. static const char * const extperiph1_groups[] = {
  1426. "dap_mclk1_pw4",
  1427. };
  1428. static const char * const extperiph2_groups[] = {
  1429. "clk2_out_pw5",
  1430. };
  1431. static const char * const extperiph3_groups[] = {
  1432. "clk3_out_pee0",
  1433. };
  1434. static const char * const gmi_groups[] = {
  1435. "uart2_cts_n_pj5",
  1436. "uart2_rts_n_pj6",
  1437. "uart3_txd_pw6",
  1438. "uart3_rxd_pw7",
  1439. "uart3_cts_n_pa1",
  1440. "uart3_rts_n_pc0",
  1441. "pu0",
  1442. "pu1",
  1443. "pu2",
  1444. "pu3",
  1445. "pu4",
  1446. "pu5",
  1447. "pu6",
  1448. "dap4_fs_pp4",
  1449. "dap4_din_pp5",
  1450. "dap4_dout_pp6",
  1451. "dap4_sclk_pp7",
  1452. "pc7",
  1453. "pg0",
  1454. "pg1",
  1455. "pg2",
  1456. "pg3",
  1457. "pg4",
  1458. "pg5",
  1459. "pg6",
  1460. "pg7",
  1461. "ph0",
  1462. "ph1",
  1463. "ph2",
  1464. "ph3",
  1465. "ph4",
  1466. "ph5",
  1467. "ph6",
  1468. "ph7",
  1469. "pi0",
  1470. "pi1",
  1471. "pi2",
  1472. "pi3",
  1473. "pi4",
  1474. "pi5",
  1475. "pi6",
  1476. "pi7",
  1477. "pj0",
  1478. "pj2",
  1479. "pk0",
  1480. "pk1",
  1481. "pk2",
  1482. "pk3",
  1483. "pk4",
  1484. "pj7",
  1485. "pb0",
  1486. "pb1",
  1487. "pk7",
  1488. "gen2_i2c_scl_pt5",
  1489. "gen2_i2c_sda_pt6",
  1490. "sdmmc4_dat0_paa0",
  1491. "sdmmc4_dat1_paa1",
  1492. "sdmmc4_dat2_paa2",
  1493. "sdmmc4_dat3_paa3",
  1494. "sdmmc4_dat4_paa4",
  1495. "sdmmc4_dat6_paa6",
  1496. "sdmmc4_dat7_paa7",
  1497. "sdmmc4_clk_pcc4",
  1498. "sdmmc4_cmd_pt7",
  1499. "gmi_clk_lb",
  1500. "dap1_fs_pn0",
  1501. "dap1_din_pn1",
  1502. "dap1_dout_pn2",
  1503. "dap1_sclk_pn3",
  1504. "dap2_fs_pa2",
  1505. "dap2_din_pa4",
  1506. "dap2_dout_pa5",
  1507. "dap2_sclk_pa3",
  1508. "dvfs_pwm_px0",
  1509. "dvfs_clk_px2",
  1510. "gpio_x1_aud_px1",
  1511. "gpio_x3_aud_px3",
  1512. "gpio_x4_aud_px4",
  1513. "gpio_x5_aud_px5",
  1514. "gpio_x6_aud_px6",
  1515. };
  1516. static const char * const gmi_alt_groups[] = {
  1517. "pc7",
  1518. "pk4",
  1519. "pj7",
  1520. };
  1521. static const char * const hda_groups[] = {
  1522. "dap1_fs_pn0",
  1523. "dap1_din_pn1",
  1524. "dap1_dout_pn2",
  1525. "dap1_sclk_pn3",
  1526. "dap2_fs_pa2",
  1527. "dap2_sclk_pa3",
  1528. "dap2_din_pa4",
  1529. "dap2_dout_pa5",
  1530. };
  1531. static const char * const hsi_groups[] = {
  1532. "ulpi_data0_po1",
  1533. "ulpi_data1_po2",
  1534. "ulpi_data2_po3",
  1535. "ulpi_data3_po4",
  1536. "ulpi_data4_po5",
  1537. "ulpi_data5_po6",
  1538. "ulpi_data6_po7",
  1539. "ulpi_data7_po0",
  1540. };
  1541. static const char * const i2c1_groups[] = {
  1542. "gen1_i2c_scl_pc4",
  1543. "gen1_i2c_sda_pc5",
  1544. "gpio_w2_aud_pw2",
  1545. "gpio_w3_aud_pw3",
  1546. };
  1547. static const char * const i2c2_groups[] = {
  1548. "gen2_i2c_scl_pt5",
  1549. "gen2_i2c_sda_pt6",
  1550. };
  1551. static const char * const i2c3_groups[] = {
  1552. "spdif_in_pk6",
  1553. "spdif_out_pk5",
  1554. "cam_i2c_scl_pbb1",
  1555. "cam_i2c_sda_pbb2",
  1556. };
  1557. static const char * const i2c4_groups[] = {
  1558. "ddc_scl_pv4",
  1559. "ddc_sda_pv5",
  1560. };
  1561. static const char * const i2cpwr_groups[] = {
  1562. "pwr_i2c_scl_pz6",
  1563. "pwr_i2c_sda_pz7",
  1564. };
  1565. static const char * const i2s0_groups[] = {
  1566. "dap1_fs_pn0",
  1567. "dap1_din_pn1",
  1568. "dap1_dout_pn2",
  1569. "dap1_sclk_pn3",
  1570. };
  1571. static const char * const i2s1_groups[] = {
  1572. "dap2_fs_pa2",
  1573. "dap2_sclk_pa3",
  1574. "dap2_din_pa4",
  1575. "dap2_dout_pa5",
  1576. };
  1577. static const char * const i2s2_groups[] = {
  1578. "dap3_fs_pp0",
  1579. "dap3_din_pp1",
  1580. "dap3_dout_pp2",
  1581. "dap3_sclk_pp3",
  1582. };
  1583. static const char * const i2s3_groups[] = {
  1584. "dap4_fs_pp4",
  1585. "dap4_din_pp5",
  1586. "dap4_dout_pp6",
  1587. "dap4_sclk_pp7",
  1588. };
  1589. static const char * const i2s4_groups[] = {
  1590. "pcc1",
  1591. "pbb6",
  1592. "pbb7",
  1593. "pcc2",
  1594. };
  1595. static const char * const irda_groups[] = {
  1596. "uart2_rxd_pc3",
  1597. "uart2_txd_pc2",
  1598. "kb_row11_ps3",
  1599. "kb_row12_ps4",
  1600. };
  1601. static const char * const kbc_groups[] = {
  1602. "kb_row0_pr0",
  1603. "kb_row1_pr1",
  1604. "kb_row2_pr2",
  1605. "kb_row3_pr3",
  1606. "kb_row4_pr4",
  1607. "kb_row5_pr5",
  1608. "kb_row6_pr6",
  1609. "kb_row7_pr7",
  1610. "kb_row8_ps0",
  1611. "kb_row9_ps1",
  1612. "kb_row10_ps2",
  1613. "kb_row11_ps3",
  1614. "kb_row12_ps4",
  1615. "kb_row13_ps5",
  1616. "kb_row14_ps6",
  1617. "kb_row15_ps7",
  1618. "kb_row16_pt0",
  1619. "kb_row17_pt1",
  1620. "kb_col0_pq0",
  1621. "kb_col1_pq1",
  1622. "kb_col2_pq2",
  1623. "kb_col3_pq3",
  1624. "kb_col4_pq4",
  1625. "kb_col5_pq5",
  1626. "kb_col6_pq6",
  1627. "kb_col7_pq7",
  1628. };
  1629. static const char * const owr_groups[] = {
  1630. "pu0",
  1631. "kb_col4_pq4",
  1632. "owr",
  1633. "sdmmc3_cd_n_pv2",
  1634. };
  1635. static const char * const pmi_groups[] = {
  1636. "pwr_int_n",
  1637. };
  1638. static const char * const pwm0_groups[] = {
  1639. "sdmmc1_dat2_py5",
  1640. "uart3_rts_n_pc0",
  1641. "pu3",
  1642. "ph0",
  1643. "sdmmc3_dat3_pb4",
  1644. };
  1645. static const char * const pwm1_groups[] = {
  1646. "sdmmc1_dat1_py6",
  1647. "pu4",
  1648. "ph1",
  1649. "sdmmc3_dat2_pb5",
  1650. };
  1651. static const char * const pwm2_groups[] = {
  1652. "pu5",
  1653. "ph2",
  1654. "kb_col3_pq3",
  1655. "sdmmc3_dat1_pb6",
  1656. };
  1657. static const char * const pwm3_groups[] = {
  1658. "pu6",
  1659. "ph3",
  1660. "sdmmc3_cmd_pa7",
  1661. };
  1662. static const char * const pwron_groups[] = {
  1663. "core_pwr_req",
  1664. };
  1665. static const char * const reset_out_n_groups[] = {
  1666. "reset_out_n",
  1667. };
  1668. static const char * const rsvd1_groups[] = {
  1669. "pv0",
  1670. "pv1",
  1671. "hdmi_int_pn7",
  1672. "pu1",
  1673. "pu2",
  1674. "pc7",
  1675. "pi7",
  1676. "pk0",
  1677. "pj0",
  1678. "pj2",
  1679. "pk2",
  1680. "pi3",
  1681. "pi6",
  1682. "pg0",
  1683. "pg1",
  1684. "pg2",
  1685. "pg3",
  1686. "pg4",
  1687. "pg5",
  1688. "pg6",
  1689. "pg7",
  1690. "pi0",
  1691. "pi1",
  1692. "gpio_x7_aud_px7",
  1693. "reset_out_n",
  1694. };
  1695. static const char * const rsvd2_groups[] = {
  1696. "pv0",
  1697. "pv1",
  1698. "sdmmc1_dat0_py7",
  1699. "clk2_out_pw5",
  1700. "clk2_req_pcc5",
  1701. "hdmi_int_pn7",
  1702. "ddc_scl_pv4",
  1703. "ddc_sda_pv5",
  1704. "uart3_txd_pw6",
  1705. "uart3_rxd_pw7",
  1706. "gen1_i2c_scl_pc4",
  1707. "gen1_i2c_sda_pc5",
  1708. "clk2_out_pee0",
  1709. "clk2_req_pee1",
  1710. "pc7",
  1711. "pi5",
  1712. "pj0",
  1713. "pj2",
  1714. "pk4",
  1715. "pk2",
  1716. "pi3",
  1717. "pi6",
  1718. "pg0",
  1719. "pg1",
  1720. "pg5",
  1721. "pg6",
  1722. "pg7",
  1723. "ph4",
  1724. "ph5",
  1725. "pj7",
  1726. "pb0",
  1727. "pb1",
  1728. "pk7",
  1729. "pi0",
  1730. "pi1",
  1731. "gen2_i2c_scl_pt5",
  1732. "gen2_i2c_sda_pt6",
  1733. "sdmmc4_clk_pcc4",
  1734. "sdmmc4_cmd_pt7",
  1735. "sdmmc4_dat7_paa7",
  1736. "pcc1",
  1737. "pbb6",
  1738. "pbb7",
  1739. "pcc2",
  1740. "jtag_rtck",
  1741. "pwr_i2c_scl_pz6",
  1742. "pwr_i2c_sda_pz7",
  1743. "kb_row0_pr0",
  1744. "kb_row1_pr1",
  1745. "kb_row2_pr2",
  1746. "kb_row7_pr7",
  1747. "kb_row8_ps0",
  1748. "kb_row9_ps1",
  1749. "kb_row10_ps2",
  1750. "kb_row11_ps3",
  1751. "kb_row12_ps4",
  1752. "kb_row13_ps5",
  1753. "kb_row14_ps6",
  1754. "kb_col0_pq0",
  1755. "kb_col1_pq1",
  1756. "kb_col2_pq2",
  1757. "kb_col5_pq5",
  1758. "kb_col6_pq6",
  1759. "kb_col7_pq7",
  1760. "core_pwr_req",
  1761. "cpu_pwr_req",
  1762. "pwr_int_n",
  1763. "clk_32k_in",
  1764. "owr",
  1765. "spdif_in_pk6",
  1766. "spdif_out_pk5",
  1767. "gpio_x1_aud_px1",
  1768. "sdmmc3_clk_pa6",
  1769. "sdmmc3_dat0_pb7",
  1770. "pex_l0_rst_n_pdd1",
  1771. "pex_l0_clkreq_n_pdd2",
  1772. "pex_wake_n_pdd3",
  1773. "pex_l1_rst_n_pdd5",
  1774. "pex_l1_clkreq_n_pdd6",
  1775. "hdmi_cec_pee3",
  1776. "gpio_w2_aud_pw2",
  1777. "usb_vbus_en0_pn4",
  1778. "usb_vbus_en1_pn5",
  1779. "sdmmc3_clk_lb_out_pee4",
  1780. "sdmmc3_clk_lb_in_pee5",
  1781. "gmi_clk_lb",
  1782. "reset_out_n",
  1783. "kb_row16_pt0",
  1784. "kb_row17_pt1",
  1785. "dp_hpd_pff0",
  1786. "usb_vbus_en2_pff1",
  1787. "pff2",
  1788. };
  1789. static const char * const rsvd3_groups[] = {
  1790. "dap3_sclk_pp3",
  1791. "pv0",
  1792. "pv1",
  1793. "sdmmc1_clk_pz0",
  1794. "clk2_out_pw5",
  1795. "clk2_req_pcc5",
  1796. "hdmi_int_pn7",
  1797. "ddc_scl_pv4",
  1798. "ddc_sda_pv5",
  1799. "pu6",
  1800. "gen1_i2c_scl_pc4",
  1801. "gen1_i2c_sda_pc5",
  1802. "dap4_din_pp5",
  1803. "dap4_sclk_pp7",
  1804. "clk3_out_pee0",
  1805. "clk3_req_pee1",
  1806. "sdmmc4_dat5_paa5",
  1807. "gpio_pcc1",
  1808. "cam_i2c_scl_pbb1",
  1809. "cam_i2c_sda_pbb2",
  1810. "pbb5",
  1811. "pbb7",
  1812. "jtag_rtck",
  1813. "pwr_i2c_scl_pz6",
  1814. "pwr_i2c_sda_pz7",
  1815. "kb_row0_pr0",
  1816. "kb_row1_pr1",
  1817. "kb_row2_pr2",
  1818. "kb_row4_pr4",
  1819. "kb_row5_pr5",
  1820. "kb_row9_ps1",
  1821. "kb_row10_ps2",
  1822. "kb_row11_ps3",
  1823. "kb_row12_ps4",
  1824. "kb_row15_ps7",
  1825. "clk_32k_out_pa0",
  1826. "core_pwr_req",
  1827. "cpu_pwr_req",
  1828. "pwr_int_n",
  1829. "clk_32k_in",
  1830. "owr",
  1831. "dap_mclk1_pw4",
  1832. "spdif_in_pk6",
  1833. "spdif_out_pk5",
  1834. "sdmmc3_clk_pa6",
  1835. "sdmmc3_dat0_pb7",
  1836. "pex_l0_rst_n_pdd1",
  1837. "pex_l0_clkreq_n_pdd2",
  1838. "pex_wake_n_pdd3",
  1839. "pex_l1_rst_n_pdd5",
  1840. "pex_l1_clkreq_n_pdd6",
  1841. "hdmi_cec_pee3",
  1842. "sdmmc3_cd_n_pv2",
  1843. "usb_vbus_en0_pn4",
  1844. "usb_vbus_en1_pn5",
  1845. "sdmmc3_clk_lb_out_pee4",
  1846. "sdmmc3_clk_lb_in_pee5",
  1847. "reset_out_n",
  1848. "kb_row16_pt0",
  1849. "kb_row17_pt1",
  1850. "dp_hpd_pff0",
  1851. "usb_vbus_en2_pff1",
  1852. "pff2",
  1853. };
  1854. static const char * const rsvd4_groups[] = {
  1855. "dap3_dout_pp2",
  1856. "pv0",
  1857. "pv1",
  1858. "sdmmc1_clk_pz0",
  1859. "clk2_out_pw5",
  1860. "clk2_req_pcc5",
  1861. "hdmi_int_pn7",
  1862. "ddc_scl_pv4",
  1863. "ddc_sda_pv5",
  1864. "uart2_rts_n_pj6",
  1865. "uart2_cts_n_pj5",
  1866. "uart3_txd_pw6",
  1867. "uart3_rxd_pw7",
  1868. "pu0",
  1869. "pu1",
  1870. "pu2",
  1871. "gen1_i2c_scl_pc4",
  1872. "gen1_i2c_sda_pc5",
  1873. "dap4_fs_pp4",
  1874. "dap4_dout_pp6",
  1875. "dap4_din_pp5",
  1876. "dap4_sclk_pp7",
  1877. "clk3_out_pee0",
  1878. "clk3_req_pee1",
  1879. "pi5",
  1880. "pk1",
  1881. "pk2",
  1882. "pg0",
  1883. "pg1",
  1884. "pg2",
  1885. "pg3",
  1886. "ph4",
  1887. "ph5",
  1888. "pb0",
  1889. "pb1",
  1890. "pk7",
  1891. "pi0",
  1892. "pi1",
  1893. "pi2",
  1894. "gen2_i2c_scl_pt5",
  1895. "gen2_i2c_sda_pt6",
  1896. "sdmmc4_cmd_pt7",
  1897. "sdmmc4_dat0_paa0",
  1898. "sdmmc4_dat1_paa1",
  1899. "sdmmc4_dat2_paa2",
  1900. "sdmmc4_dat3_paa3",
  1901. "sdmmc4_dat4_paa4",
  1902. "sdmmc4_dat5_paa5",
  1903. "sdmmc4_dat6_paa6",
  1904. "sdmmc4_dat7_paa7",
  1905. "jtag_rtck",
  1906. "pwr_i2c_scl_pz6",
  1907. "pwr_i2c_sda_pz7",
  1908. "kb_row0_pr0",
  1909. "kb_row1_pr1",
  1910. "kb_row2_pr2",
  1911. "kb_row13_ps5",
  1912. "kb_row14_ps6",
  1913. "kb_row15_ps7",
  1914. "kb_col0_pq0",
  1915. "kb_col1_pq1",
  1916. "kb_col2_pq2",
  1917. "kb_col5_pq5",
  1918. "clk_32k_out_pa0",
  1919. "core_pwr_req",
  1920. "cpu_pwr_req",
  1921. "pwr_int_n",
  1922. "clk_32k_in",
  1923. "owr",
  1924. "dap1_fs_pn0",
  1925. "dap1_din_pn1",
  1926. "dap1_sclk_pn3",
  1927. "dap_mclk1_req_pee2",
  1928. "dap_mclk1_pw5",
  1929. "dap2_fs_pa2",
  1930. "dap2_din_pa4",
  1931. "dap2_dout_pa5",
  1932. "dap2_sclk_pa3",
  1933. "dvfs_pwm_px0",
  1934. "dvfs_clk_px2",
  1935. "gpio_x1_aud_px1",
  1936. "gpio_x3_aud_px3",
  1937. "gpio_x5_aud_px5",
  1938. "gpio_x7_aud_px7",
  1939. "pex_l0_rst_n_pdd1",
  1940. "pex_l0_clkreq_n_pdd2",
  1941. "pex_wake_n_pdd3",
  1942. "pex_l1_rst_n_pdd5",
  1943. "pex_l1_clkreq_n_pdd6",
  1944. "hdmi_cec_pee3",
  1945. "sdmmc3_cd_n_pv2",
  1946. "usb_vbus_en0_pn4",
  1947. "usb_vbus_en1_pn5",
  1948. "sdmmc3_clk_lb_out_pee4",
  1949. "sdmmc3_clk_lb_in_pee5",
  1950. "gmi_clk_lb",
  1951. "dp_hpd_pff0",
  1952. "usb_vbus_en2_pff1",
  1953. "pff2",
  1954. };
  1955. static const char * const sdmmc1_groups[] = {
  1956. "sdmmc1_clk_pz0",
  1957. "sdmmc1_cmd_pz1",
  1958. "sdmmc1_dat3_py4",
  1959. "sdmmc1_dat2_py5",
  1960. "sdmmc1_dat1_py6",
  1961. "sdmmc1_dat0_py7",
  1962. "clk2_out_pw5",
  1963. "clk2_req_pcc",
  1964. "uart3_cts_n_pa1",
  1965. "sdmmc1_wp_n_pv3",
  1966. };
  1967. static const char * const sdmmc2_groups[] = {
  1968. "pi5",
  1969. "pk1",
  1970. "pk3",
  1971. "pk4",
  1972. "pi6",
  1973. "ph4",
  1974. "ph5",
  1975. "ph6",
  1976. "ph7",
  1977. "pi2",
  1978. "cam_mclk_pcc0",
  1979. "pcc1",
  1980. "pbb0",
  1981. "cam_i2c_scl_pbb1",
  1982. "cam_i2c_sda_pbb2",
  1983. "pbb3",
  1984. "pbb4",
  1985. "pbb5",
  1986. "pbb6",
  1987. "pbb7",
  1988. "pcc2",
  1989. "gmi_clk_lb",
  1990. };
  1991. static const char * const sdmmc3_groups[] = {
  1992. "pk0",
  1993. "pcc2",
  1994. "kb_col4_pq4",
  1995. "kb_col5_pq5",
  1996. "sdmmc3_clk_pa6",
  1997. "sdmmc3_cmd_pa7",
  1998. "sdmmc3_dat0_pb7",
  1999. "sdmmc3_dat1_pb6",
  2000. "sdmmc3_dat2_pb5",
  2001. "sdmmc3_dat3_pb4",
  2002. "sdmmc3_cd_n_pv2",
  2003. "sdmmc3_clk_lb_in_pee5",
  2004. "sdmmc3_clk_lb_out_pee4",
  2005. };
  2006. static const char * const sdmmc4_groups[] = {
  2007. "sdmmc4_clk_pcc4",
  2008. "sdmmc4_cmd_pt7",
  2009. "sdmmc4_dat0_paa0",
  2010. "sdmmc4_dat1_paa1",
  2011. "sdmmc4_dat2_paa2",
  2012. "sdmmc4_dat3_paa3",
  2013. "sdmmc4_dat4_paa4",
  2014. "sdmmc4_dat5_paa5",
  2015. "sdmmc4_dat6_paa6",
  2016. "sdmmc4_dat7_paa7",
  2017. };
  2018. static const char * const soc_groups[] = {
  2019. "pk0",
  2020. "pj2",
  2021. "kb_row15_ps7",
  2022. "clk_32k_out_pa0",
  2023. };
  2024. static const char * const spdif_groups[] = {
  2025. "sdmmc1_cmd_pz1",
  2026. "sdmmc1_dat3_py4",
  2027. "uart2_rxd_pc3",
  2028. "uart2_txd_pc2",
  2029. "spdif_in_pk6",
  2030. "spdif_out_pk5",
  2031. };
  2032. static const char * const spi1_groups[] = {
  2033. "ulpi_clk_py0",
  2034. "ulpi_dir_py1",
  2035. "ulpi_nxt_py2",
  2036. "ulpi_stp_py3",
  2037. "gpio_x3_aud_px3",
  2038. "gpio_x4_aud_px4",
  2039. "gpio_x5_aud_px5",
  2040. "gpio_x6_aud_px6",
  2041. "gpio_x7_aud_px7",
  2042. "gpio_w3_aud_pw3",
  2043. };
  2044. static const char * const spi2_groups[] = {
  2045. "ulpi_data4_po5",
  2046. "ulpi_data5_po6",
  2047. "ulpi_data6_po7",
  2048. "ulpi_data7_po0",
  2049. "kb_row13_ps5",
  2050. "kb_row14_ps6",
  2051. "kb_row15_ps7",
  2052. "kb_col0_pq0",
  2053. "kb_col1_pq1",
  2054. "kb_col2_pq2",
  2055. "kb_col6_pq6",
  2056. "kb_col7_pq7",
  2057. "gpio_x4_aud_px4",
  2058. "gpio_x5_aud_px5",
  2059. "gpio_x6_aud_px6",
  2060. "gpio_x7_aud_px7",
  2061. "gpio_w2_aud_pw2",
  2062. "gpio_w3_aud_pw3",
  2063. };
  2064. static const char * const spi3_groups[] = {
  2065. "ulpi_data0_po1",
  2066. "ulpi_data1_po2",
  2067. "ulpi_data2_po3",
  2068. "ulpi_data3_po4",
  2069. "sdmmc4_dat0_paa0",
  2070. "sdmmc4_dat1_paa1",
  2071. "sdmmc4_dat2_paa2",
  2072. "sdmmc4_dat3_paa3",
  2073. "sdmmc4_dat4_paa4",
  2074. "sdmmc4_dat5_paa5",
  2075. "sdmmc4_dat6_paa6",
  2076. "sdmmc3_clk_pa6",
  2077. "sdmmc3_cmd_pa7",
  2078. "sdmmc3_dat0_pb7",
  2079. "sdmmc3_dat1_pb6",
  2080. "sdmmc3_dat2_pb5",
  2081. "sdmmc3_dat3_pb4",
  2082. };
  2083. static const char * const spi4_groups[] = {
  2084. "sdmmc1_cmd_pz1",
  2085. "sdmmc1_dat3_py4",
  2086. "sdmmc1_dat2_py5",
  2087. "sdmmc1_dat1_py6",
  2088. "sdmmc1_dat0_py7",
  2089. "uart2_rxd_pc3",
  2090. "uart2_txd_pc2",
  2091. "uart2_rts_n_pj6",
  2092. "uart2_cts_n_pj5",
  2093. "uart3_txd_pw6",
  2094. "uart3_rxd_pw7",
  2095. "pi3",
  2096. "pg4",
  2097. "pg5",
  2098. "pg6",
  2099. "pg7",
  2100. "ph3",
  2101. "pi4",
  2102. "sdmmc1_wp_n_pv3",
  2103. };
  2104. static const char * const spi5_groups[] = {
  2105. "ulpi_clk_py0",
  2106. "ulpi_dir_py1",
  2107. "ulpi_nxt_py2",
  2108. "ulpi_stp_py3",
  2109. "dap3_fs_pp0",
  2110. "dap3_din_pp1",
  2111. "dap3_dout_pp2",
  2112. "dap3_sclk_pp3",
  2113. };
  2114. static const char * const spi6_groups[] = {
  2115. "dvfs_pwm_px0",
  2116. "gpio_x1_aud_px1",
  2117. "gpio_x3_aud_px3",
  2118. "dvfs_clk_px2",
  2119. "gpio_x6_aud_px6",
  2120. "gpio_w2_aud_pw2",
  2121. "gpio_w3_aud_pw3",
  2122. };
  2123. static const char * const trace_groups[] = {
  2124. "pi2",
  2125. "pi4",
  2126. "pi7",
  2127. "ph0",
  2128. "ph6",
  2129. "ph7",
  2130. "pg2",
  2131. "pg3",
  2132. "pk1",
  2133. "pk3",
  2134. };
  2135. static const char * const uarta_groups[] = {
  2136. "ulpi_data0_po1",
  2137. "ulpi_data1_po2",
  2138. "ulpi_data2_po3",
  2139. "ulpi_data3_po4",
  2140. "ulpi_data4_po5",
  2141. "ulpi_data5_po6",
  2142. "ulpi_data6_po7",
  2143. "ulpi_data7_po0",
  2144. "sdmmc1_cmd_pz1",
  2145. "sdmmc1_dat3_py4",
  2146. "sdmmc1_dat2_py5",
  2147. "sdmmc1_dat1_py6",
  2148. "sdmmc1_dat0_py7",
  2149. "uart2_rxd_pc3",
  2150. "uart2_txd_pc2",
  2151. "uart2_rts_n_pj6",
  2152. "uart2_cts_n_pj5",
  2153. "pu0",
  2154. "pu1",
  2155. "pu2",
  2156. "pu3",
  2157. "pu4",
  2158. "pu5",
  2159. "pu6",
  2160. "kb_row7_pr7",
  2161. "kb_row8_ps0",
  2162. "kb_row9_ps1",
  2163. "kb_row10_ps2",
  2164. "kb_col3_pq3",
  2165. "kb_col4_pq4",
  2166. "sdmmc3_cmd_pa7",
  2167. "sdmmc3_dat1_pb6",
  2168. "sdmmc1_wp_n_pv3",
  2169. };
  2170. static const char * const uartb_groups[] = {
  2171. "uart2_rts_n_pj6",
  2172. "uart2_cts_n_pj5",
  2173. };
  2174. static const char * const uartc_groups[] = {
  2175. "uart3_txd_pw6",
  2176. "uart3_rxd_pw7",
  2177. "uart3_cts_n_pa1",
  2178. "uart3_rts_n_pc0",
  2179. "kb_row16_pt0",
  2180. "kn_row17_pt1",
  2181. };
  2182. static const char * const uartd_groups[] = {
  2183. "ulpi_clk_py0",
  2184. "ulpi_dir_py1",
  2185. "ulpi_nxt_py2",
  2186. "ulpi_stp_py3",
  2187. "pj7",
  2188. "pb0",
  2189. "pb1",
  2190. "pk7",
  2191. "kb_col6_pq6",
  2192. "kb_col7_pq7",
  2193. };
  2194. static const char * const ulpi_groups[] = {
  2195. "ulpi_data0_po1",
  2196. "ulpi_data1_po2",
  2197. "ulpi_data2_po3",
  2198. "ulpi_data3_po4",
  2199. "ulpi_data4_po5",
  2200. "ulpi_data5_po6",
  2201. "ulpi_data6_po7",
  2202. "ulpi_data7_po0",
  2203. "ulpi_clk_py0",
  2204. "ulpi_dir_py1",
  2205. "ulpi_nxt_py2",
  2206. "ulpi_stp_py3",
  2207. };
  2208. static const char * const usb_groups[] = {
  2209. "pj0",
  2210. "usb_vbus_en0_pn4",
  2211. "usb_vbus_en1_pn5",
  2212. "usb_vbus_en2_pff1",
  2213. };
  2214. static const char * const vgp1_groups[] = {
  2215. "cam_i2c_scl_pbb1",
  2216. };
  2217. static const char * const vgp2_groups[] = {
  2218. "cam_i2c_sda_pbb2",
  2219. };
  2220. static const char * const vgp3_groups[] = {
  2221. "pbb3",
  2222. };
  2223. static const char * const vgp4_groups[] = {
  2224. "pbb4",
  2225. };
  2226. static const char * const vgp5_groups[] = {
  2227. "pbb5",
  2228. };
  2229. static const char * const vgp6_groups[] = {
  2230. "pbb0",
  2231. };
  2232. static const char * const vi_groups[] = {
  2233. "cam_mclk_pcc0",
  2234. };
  2235. static const char * const vi_alt1_groups[] = {
  2236. "cam_mclk_pcc0",
  2237. };
  2238. static const char * const vi_alt3_groups[] = {
  2239. "cam_mclk_pcc0",
  2240. };
  2241. static const char * const vimclk2_groups[] = {
  2242. "pbb0",
  2243. };
  2244. static const char * const vimclk2_alt_groups[] = {
  2245. "pbb0",
  2246. };
  2247. static const char * const sata_groups[] = {
  2248. "dap_mclk1_req_pee2",
  2249. "dap1_dout_pn2",
  2250. "pff2",
  2251. };
  2252. static const char * const ccla_groups[] = {
  2253. "pk3",
  2254. };
  2255. static const char * const rtck_groups[] = {
  2256. "jtag_rtck",
  2257. };
  2258. static const char * const sys_groups[] = {
  2259. "kb_row3_pr3",
  2260. };
  2261. static const char * const pe0_groups[] = {
  2262. "pex_l0_rst_n_pdd1",
  2263. "pex_l0_clkreq_n_pdd2",
  2264. };
  2265. static const char * const pe_groups[] = {
  2266. "pex_wake_n_pdd3",
  2267. };
  2268. static const char * const pe1_groups[] = {
  2269. "pex_l1_rst_n_pdd5",
  2270. "pex_l1_clkreq_n_pdd6",
  2271. };
  2272. static const char * const dp_groups[] = {
  2273. "dp_hpd_pff0",
  2274. };
  2275. static const char * const clk_groups[] = {
  2276. "clk_32k_in",
  2277. };
  2278. static const char * const tmds_groups[] = {
  2279. "pg4",
  2280. "ph1",
  2281. "ph2",
  2282. };
  2283. #define FUNCTION(fname) \
  2284. { \
  2285. .name = #fname, \
  2286. .groups = fname##_groups, \
  2287. .ngroups = ARRAY_SIZE(fname##_groups), \
  2288. }
  2289. static const struct tegra_function tegra124_functions[] = {
  2290. FUNCTION(blink),
  2291. FUNCTION(cec),
  2292. FUNCTION(cldvfs),
  2293. FUNCTION(clk12),
  2294. FUNCTION(cpu),
  2295. FUNCTION(dap),
  2296. FUNCTION(dap1),
  2297. FUNCTION(dap2),
  2298. FUNCTION(dev3),
  2299. FUNCTION(displaya),
  2300. FUNCTION(displaya_alt),
  2301. FUNCTION(displayb),
  2302. FUNCTION(dtv),
  2303. FUNCTION(extperiph1),
  2304. FUNCTION(extperiph2),
  2305. FUNCTION(extperiph3),
  2306. FUNCTION(gmi),
  2307. FUNCTION(gmi_alt),
  2308. FUNCTION(hda),
  2309. FUNCTION(hsi),
  2310. FUNCTION(i2c1),
  2311. FUNCTION(i2c2),
  2312. FUNCTION(i2c3),
  2313. FUNCTION(i2c4),
  2314. FUNCTION(i2cpwr),
  2315. FUNCTION(i2s0),
  2316. FUNCTION(i2s1),
  2317. FUNCTION(i2s2),
  2318. FUNCTION(i2s3),
  2319. FUNCTION(i2s4),
  2320. FUNCTION(irda),
  2321. FUNCTION(kbc),
  2322. FUNCTION(owr),
  2323. FUNCTION(pmi),
  2324. FUNCTION(pwm0),
  2325. FUNCTION(pwm1),
  2326. FUNCTION(pwm2),
  2327. FUNCTION(pwm3),
  2328. FUNCTION(pwron),
  2329. FUNCTION(reset_out_n),
  2330. FUNCTION(rsvd1),
  2331. FUNCTION(rsvd2),
  2332. FUNCTION(rsvd3),
  2333. FUNCTION(rsvd4),
  2334. FUNCTION(sdmmc1),
  2335. FUNCTION(sdmmc2),
  2336. FUNCTION(sdmmc3),
  2337. FUNCTION(sdmmc4),
  2338. FUNCTION(soc),
  2339. FUNCTION(spdif),
  2340. FUNCTION(spi1),
  2341. FUNCTION(spi2),
  2342. FUNCTION(spi3),
  2343. FUNCTION(spi4),
  2344. FUNCTION(spi5),
  2345. FUNCTION(spi6),
  2346. FUNCTION(trace),
  2347. FUNCTION(uarta),
  2348. FUNCTION(uartb),
  2349. FUNCTION(uartc),
  2350. FUNCTION(uartd),
  2351. FUNCTION(ulpi),
  2352. FUNCTION(usb),
  2353. FUNCTION(vgp1),
  2354. FUNCTION(vgp2),
  2355. FUNCTION(vgp3),
  2356. FUNCTION(vgp4),
  2357. FUNCTION(vgp5),
  2358. FUNCTION(vgp6),
  2359. FUNCTION(vi),
  2360. FUNCTION(vi_alt1),
  2361. FUNCTION(vi_alt3),
  2362. FUNCTION(vimclk2),
  2363. FUNCTION(vimclk2_alt),
  2364. FUNCTION(sata),
  2365. FUNCTION(ccla),
  2366. FUNCTION(pe0),
  2367. FUNCTION(pe),
  2368. FUNCTION(pe1),
  2369. FUNCTION(dp),
  2370. FUNCTION(rtck),
  2371. FUNCTION(sys),
  2372. FUNCTION(clk),
  2373. FUNCTION(tmds),
  2374. };
  2375. #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */
  2376. #define PINGROUP_REG_A 0x3000 /* bank 1 */
  2377. #define PINGROUP_REG_Y(r) ((r) - PINGROUP_REG_A)
  2378. #define PINGROUP_REG_N(r) -1
  2379. #define PINGROUP(pg_name, f0, f1, f2, f3, f_safe, r, od, ior, rcv_sel) \
  2380. { \
  2381. .name = #pg_name, \
  2382. .pins = pg_name##_pins, \
  2383. .npins = ARRAY_SIZE(pg_name##_pins), \
  2384. .funcs = { \
  2385. TEGRA_MUX_ ## f0, \
  2386. TEGRA_MUX_ ## f1, \
  2387. TEGRA_MUX_ ## f2, \
  2388. TEGRA_MUX_ ## f3, \
  2389. }, \
  2390. .func_safe = TEGRA_MUX_ ## f_safe, \
  2391. .mux_reg = PINGROUP_REG_Y(r), \
  2392. .mux_bank = 1, \
  2393. .mux_bit = 0, \
  2394. .pupd_reg = PINGROUP_REG_Y(r), \
  2395. .pupd_bank = 1, \
  2396. .pupd_bit = 2, \
  2397. .tri_reg = PINGROUP_REG_Y(r), \
  2398. .tri_bank = 1, \
  2399. .tri_bit = 4, \
  2400. .einput_reg = PINGROUP_REG_Y(r), \
  2401. .einput_bank = 1, \
  2402. .einput_bit = 5, \
  2403. .odrain_reg = PINGROUP_REG_##od(r), \
  2404. .odrain_bank = 1, \
  2405. .odrain_bit = 6, \
  2406. .lock_reg = PINGROUP_REG_Y(r), \
  2407. .lock_bank = 1, \
  2408. .lock_bit = 7, \
  2409. .ioreset_reg = PINGROUP_REG_##ior(r), \
  2410. .ioreset_bank = 1, \
  2411. .ioreset_bit = 8, \
  2412. .rcv_sel_reg = PINGROUP_REG_##rcv_sel(r), \
  2413. .rcv_sel_bank = 1, \
  2414. .rcv_sel_bit = 9, \
  2415. .drv_reg = -1, \
  2416. .drvtype_reg = -1, \
  2417. }
  2418. #define DRV_PINGROUP_DVRTYPE_Y(r) ((r) - DRV_PINGROUP_REG_A)
  2419. #define DRV_PINGROUP_DVRTYPE_N(r) -1
  2420. #define DRV_PINGROUP(pg_name, r, hsm_b, schmitt_b, lpmd_b, \
  2421. drvdn_b, drvdn_w, drvup_b, drvup_w, \
  2422. slwr_b, slwr_w, slwf_b, slwf_w, \
  2423. drvtype) \
  2424. { \
  2425. .name = "drive_" #pg_name, \
  2426. .pins = drive_##pg_name##_pins, \
  2427. .npins = ARRAY_SIZE(drive_##pg_name##_pins), \
  2428. .mux_reg = -1, \
  2429. .pupd_reg = -1, \
  2430. .tri_reg = -1, \
  2431. .einput_reg = -1, \
  2432. .odrain_reg = -1, \
  2433. .lock_reg = -1, \
  2434. .ioreset_reg = -1, \
  2435. .rcv_sel_reg = -1, \
  2436. .drv_reg = DRV_PINGROUP_DVRTYPE_Y(r), \
  2437. .drv_bank = 0, \
  2438. .hsm_bit = hsm_b, \
  2439. .schmitt_bit = schmitt_b, \
  2440. .lpmd_bit = lpmd_b, \
  2441. .drvdn_bit = drvdn_b, \
  2442. .drvdn_width = drvdn_w, \
  2443. .drvup_bit = drvup_b, \
  2444. .drvup_width = drvup_w, \
  2445. .slwr_bit = slwr_b, \
  2446. .slwr_width = slwr_w, \
  2447. .slwf_bit = slwf_b, \
  2448. .slwf_width = slwf_w, \
  2449. .drvtype_reg = DRV_PINGROUP_DVRTYPE_##drvtype(r), \
  2450. .drvtype_bank = 0, \
  2451. .drvtype_bit = 6, \
  2452. }
  2453. static const struct tegra_pingroup tegra124_groups[] = {
  2454. /* pg_name, f0, f1, f2, f3, safe, r, od, ior, rcv_sel */
  2455. PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, SPI3, 0x3000, N, N, N),
  2456. PINGROUP(ulpi_data1_po2, SPI3, HSI, UARTA, ULPI, SPI3, 0x3004, N, N, N),
  2457. PINGROUP(ulpi_data2_po3, SPI3, HSI, UARTA, ULPI, SPI3, 0x3008, N, N, N),
  2458. PINGROUP(ulpi_data3_po4, SPI3, HSI, UARTA, ULPI, SPI3, 0x300c, N, N, N),
  2459. PINGROUP(ulpi_data4_po5, SPI2, HSI, UARTA, ULPI, SPI2, 0x3010, N, N, N),
  2460. PINGROUP(ulpi_data5_po6, SPI2, HSI, UARTA, ULPI, SPI2, 0x3014, N, N, N),
  2461. PINGROUP(ulpi_data6_po7, SPI2, HSI, UARTA, ULPI, SPI2, 0x3018, N, N, N),
  2462. PINGROUP(ulpi_data7_po0, SPI2, HSI, UARTA, ULPI, SPI2, 0x301c, N, N, N),
  2463. PINGROUP(ulpi_clk_py0, SPI1, SPI5, UARTD, ULPI, SPI1, 0x3020, N, N, N),
  2464. PINGROUP(ulpi_dir_py1, SPI1, SPI5, UARTD, ULPI, SPI1, 0x3024, N, N, N),
  2465. PINGROUP(ulpi_nxt_py2, SPI1, SPI5, UARTD, ULPI, SPI1, 0x3028, N, N, N),
  2466. PINGROUP(ulpi_stp_py3, SPI1, SPI5, UARTD, ULPI, SPI1, 0x302c, N, N, N),
  2467. PINGROUP(dap3_fs_pp0, I2S2, SPI5, DISPLAYA, DISPLAYB, I2S2, 0x3030, N, N, N),
  2468. PINGROUP(dap3_din_pp1, I2S2, SPI5, DISPLAYA, DISPLAYB, I2S2, 0x3034, N, N, N),
  2469. PINGROUP(dap3_dout_pp2, I2S2, SPI5, DISPLAYA, RSVD4, I2S2, 0x3038, N, N, N),
  2470. PINGROUP(dap3_sclk_pp3, I2S2, SPI5, RSVD3, DISPLAYB, I2S2, 0x303c, N, N, N),
  2471. PINGROUP(pv0, RSVD1, RSVD2, RSVD3, RSVD4, RSVD1, 0x3040, N, N, N),
  2472. PINGROUP(pv1, RSVD1, RSVD2, RSVD3, RSVD4, RSVD1, 0x3044, N, N, N),
  2473. PINGROUP(sdmmc1_clk_pz0, SDMMC1, CLK12, RSVD3, RSVD4, RSVD3, 0x3048, N, N, N),
  2474. PINGROUP(sdmmc1_cmd_pz1, SDMMC1, SPDIF, SPI4, UARTA, SDMMC1, 0x304c, N, N, N),
  2475. PINGROUP(sdmmc1_dat3_py4, SDMMC1, SPDIF, SPI4, UARTA, SDMMC1, 0x3050, N, N, N),
  2476. PINGROUP(sdmmc1_dat2_py5, SDMMC1, PWM0, SPI4, UARTA, SDMMC1, 0x3054, N, N, N),
  2477. PINGROUP(sdmmc1_dat1_py6, SDMMC1, PWM1, SPI4, UARTA, SDMMC1, 0x3058, N, N, N),
  2478. PINGROUP(sdmmc1_dat0_py7, SDMMC1, RSVD2, SPI4, UARTA, SDMMC1, 0x305c, N, N, N),
  2479. PINGROUP(clk2_out_pw5, EXTPERIPH2, RSVD2, RSVD3, RSVD4, EXTPERIPH2, 0x3068, N, N, N),
  2480. PINGROUP(clk2_req_pcc5, DAP, RSVD2, RSVD3, RSVD4, DAP, 0x306c, N, N, N),
  2481. PINGROUP(hdmi_int_pn7, RSVD1, RSVD2, RSVD3, RSVD4, RSVD1, 0x3110, N, N, Y),
  2482. PINGROUP(ddc_scl_pv4, I2C4, RSVD2, RSVD3, RSVD4, I2C4, 0x3114, N, N, Y),
  2483. PINGROUP(ddc_sda_pv5, I2C4, RSVD2, RSVD3, RSVD4, I2C4, 0x3118, N, N, Y),
  2484. PINGROUP(uart2_rxd_pc3, IRDA, SPDIF, UARTA, SPI4, IRDA, 0x3164, N, N, N),
  2485. PINGROUP(uart2_txd_pc2, IRDA, SPDIF, UARTA, SPI4, IRDA, 0x3168, N, N, N),
  2486. PINGROUP(uart2_rts_n_pj6, UARTA, UARTB, GMI, SPI4, UARTA, 0x316c, N, N, N),
  2487. PINGROUP(uart2_cts_n_pj5, UARTA, UARTB, GMI, SPI4, UARTA, 0x3170, N, N, N),
  2488. PINGROUP(uart3_txd_pw6, UARTC, RSVD2, GMI, SPI4, UARTC, 0x3174, N, N, N),
  2489. PINGROUP(uart3_rxd_pw7, UARTC, RSVD2, GMI, SPI4, UARTC, 0x3178, N, N, N),
  2490. PINGROUP(uart3_cts_n_pa1, UARTC, SDMMC1, DTV, GMI, UARTC, 0x317c, N, N, N),
  2491. PINGROUP(uart3_rts_n_pc0, UARTC, PWM0, DTV, GMI, UARTC, 0x3180, N, N, N),
  2492. PINGROUP(pu0, OWR, UARTA, GMI, RSVD4, RSVD4, 0x3184, N, N, N),
  2493. PINGROUP(pu1, RSVD1, UARTA, GMI, RSVD4, RSVD4, 0x3188, N, N, N),
  2494. PINGROUP(pu2, RSVD1, UARTA, GMI, RSVD4, RSVD4, 0x318c, N, N, N),
  2495. PINGROUP(pu3, PWM0, UARTA, GMI, DISPLAYB, PWM0, 0x3190, N, N, N),
  2496. PINGROUP(pu4, PWM1, UARTA, GMI, DISPLAYB, PWM1, 0x3194, N, N, N),
  2497. PINGROUP(pu5, PWM2, UARTA, GMI, DISPLAYB, PWM2, 0x3198, N, N, N),
  2498. PINGROUP(pu6, PWM3, UARTA, RSVD3, GMI, RSVD3, 0x319c, N, N, N),
  2499. PINGROUP(gen1_i2c_scl_pc4, I2C1, RSVD2, RSVD3, RSVD4, I2C1, 0x31a0, Y, N, N),
  2500. PINGROUP(gen1_i2c_sda_pc5, I2C1, RSVD2, RSVD3, RSVD4, I2C1, 0x31a4, Y, N, N),
  2501. PINGROUP(dap4_fs_pp4, I2S3, GMI, DTV, RSVD4, I2S3, 0x31a8, N, N, N),
  2502. PINGROUP(dap4_din_pp5, I2S3, GMI, RSVD3, RSVD4, I2S3, 0x31ac, N, N, N),
  2503. PINGROUP(dap4_dout_pp6, I2S3, GMI, DTV, RSVD4, I2S3, 0x31b0, N, N, N),
  2504. PINGROUP(dap4_sclk_pp7, I2S3, GMI, RSVD3, RSVD4, I2S3, 0x31b4, N, N, N),
  2505. PINGROUP(clk3_out_pee0, EXTPERIPH3, RSVD2, RSVD3, RSVD4, RSVD3, 0x31b8, N, N, N),
  2506. PINGROUP(clk3_req_pee1, DEV3, RSVD2, RSVD3, RSVD4, RSVD4, 0x31bc, N, N, N),
  2507. PINGROUP(pc7, RSVD1, RSVD2, GMI, GMI_ALT, RSVD1, 0x31c0, N, N, N),
  2508. PINGROUP(pi5, SDMMC2, RSVD2, GMI, RSVD4, GMI, 0x31c4, N, N, N),
  2509. PINGROUP(pi7, RSVD1, TRACE, GMI, DTV, RSVD1, 0x31c8, N, N, N),
  2510. PINGROUP(pk0, RSVD1, SDMMC3, GMI, SOC, RSVD1, 0x31cc, N, N, N),
  2511. PINGROUP(pk1, SDMMC2, TRACE, GMI, RSVD4, GMI, 0x31d0, N, N, N),
  2512. PINGROUP(pj0, RSVD1, RSVD2, GMI, USB, RSVD1, 0x31d4, N, N, N),
  2513. PINGROUP(pj2, RSVD1, RSVD2, GMI, SOC, RSVD1, 0x31d8, N, N, N),
  2514. PINGROUP(pk3, SDMMC2, TRACE, GMI, CCLA, GMI, 0x31dc, N, N, N),
  2515. PINGROUP(pk4, SDMMC2, RSVD2, GMI, GMI_ALT, GMI, 0x31e0, N, N, N),
  2516. PINGROUP(pk2, RSVD1, RSVD2, GMI, RSVD4, RSVD4, 0x31e4, N, N, N),
  2517. PINGROUP(pi3, RSVD1, RSVD2, GMI, SPI4, RSVD1, 0x31e8, N, N, N),
  2518. PINGROUP(pi6, RSVD1, RSVD2, GMI, SDMMC2, RSVD1, 0x31ec, N, N, N),
  2519. PINGROUP(pg0, RSVD1, RSVD2, GMI, RSVD4, RSVD4, 0x31f0, N, N, N),
  2520. PINGROUP(pg1, RSVD1, RSVD2, GMI, RSVD4, RSVD4, 0x31f4, N, N, N),
  2521. PINGROUP(pg2, RSVD1, TRACE, GMI, RSVD4, RSVD4, 0x31f8, N, N, N),
  2522. PINGROUP(pg3, RSVD1, TRACE, GMI, RSVD4, RSVD4, 0x31fc, N, N, N),
  2523. PINGROUP(pg4, RSVD1, TMDS, GMI, SPI4, RSVD1, 0x3200, N, N, N),
  2524. PINGROUP(pg5, RSVD1, RSVD2, GMI, SPI4, RSVD1, 0x3204, N, N, N),
  2525. PINGROUP(pg6, RSVD1, RSVD2, GMI, SPI4, RSVD1, 0x3208, N, N, N),
  2526. PINGROUP(pg7, RSVD1, RSVD2, GMI, SPI4, RSVD1, 0x320c, N, N, N),
  2527. PINGROUP(ph0, PWM0, TRACE, GMI, DTV, GMI, 0x3210, N, N, N),
  2528. PINGROUP(ph1, PWM1, TMDS, GMI, DISPLAYA, GMI, 0x3214, N, N, N),
  2529. PINGROUP(ph2, PWM2, TMDS, GMI, CLDVFS, GMI, 0x3218, N, N, N),
  2530. PINGROUP(ph3, PWM3, SPI4, GMI, CLDVFS, GMI, 0x321c, N, N, N),
  2531. PINGROUP(ph4, SDMMC2, RSVD2, GMI, RSVD4, GMI, 0x3220, N, N, N),
  2532. PINGROUP(ph5, SDMMC2, RSVD2, GMI, RSVD4, GMI, 0x3224, N, N, N),
  2533. PINGROUP(ph6, SDMMC2, TRACE, GMI, DTV, GMI, 0x3228, N, N, N),
  2534. PINGROUP(ph7, SDMMC2, TRACE, GMI, DTV, GMI, 0x322c, N, N, N),
  2535. PINGROUP(pj7, UARTD, RSVD2, GMI, GMI_ALT, RSVD2, 0x3230, N, N, N),
  2536. PINGROUP(pb0, UARTD, RSVD2, GMI, RSVD4, RSVD2, 0x3234, N, N, N),
  2537. PINGROUP(pb1, UARTD, RSVD2, GMI, RSVD4, RSVD2, 0x3238, N, N, N),
  2538. PINGROUP(pk7, UARTD, RSVD2, GMI, RSVD4, RSVD2, 0x323c, N, N, N),
  2539. PINGROUP(pi0, RSVD1, RSVD2, GMI, RSVD4, RSVD4, 0x3240, N, N, N),
  2540. PINGROUP(pi1, RSVD1, RSVD2, GMI, RSVD4, RSVD1, 0x3244, N, N, N),
  2541. PINGROUP(pi2, SDMMC2, TRACE, GMI, RSVD4, GMI, 0x3248, N, N, N),
  2542. PINGROUP(pi4, SPI4, TRACE, GMI, DISPLAYA, GMI, 0x324c, N, N, N),
  2543. PINGROUP(gen2_i2c_scl_pt5, I2C2, RSVD2, GMI, RSVD4, RSVD2, 0x3250, Y, N, N),
  2544. PINGROUP(gen2_i2c_sda_pt6, I2C2, RSVD2, GMI, RSVD4, RSVD2, 0x3254, Y, N, N),
  2545. PINGROUP(sdmmc4_clk_pcc4, SDMMC4, RSVD2, GMI, RSVD4, RSVD2, 0x3258, N, Y, N),
  2546. PINGROUP(sdmmc4_cmd_pt7, SDMMC4, RSVD2, GMI, RSVD4, RSVD2, 0x325c, N, Y, N),
  2547. PINGROUP(sdmmc4_dat0_paa0, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x3260, N, Y, N),
  2548. PINGROUP(sdmmc4_dat1_paa1, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x3264, N, Y, N),
  2549. PINGROUP(sdmmc4_dat2_paa2, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x3268, N, Y, N),
  2550. PINGROUP(sdmmc4_dat3_paa3, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x326c, N, Y, N),
  2551. PINGROUP(sdmmc4_dat4_paa4, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x3270, N, Y, N),
  2552. PINGROUP(sdmmc4_dat5_paa5, SDMMC4, SPI3, RSVD3, RSVD4, SDMMC4, 0x3274, N, Y, N),
  2553. PINGROUP(sdmmc4_dat6_paa6, SDMMC4, SPI3, GMI, RSVD4, SDMMC4, 0x3278, N, Y, N),
  2554. PINGROUP(sdmmc4_dat7_paa7, SDMMC4, RSVD1, GMI, RSVD4, SDMMC4, 0x327c, N, Y, N),
  2555. PINGROUP(cam_mclk_pcc0, VI, VI_ALT1, VI_ALT3, SDMMC2, VI, 0x3284, N, N, N),
  2556. PINGROUP(pcc1, I2S4, RSVD1, RSVD3, SDMMC2, I2S4, 0x3288, N, N, N),
  2557. PINGROUP(pbb0, VGP6, VIMCLK2, SDMMC2, VIMCLK2_ALT, VGP6, 0x328c, N, N, N),
  2558. PINGROUP(cam_i2c_scl_pbb1, VGP1, I2C3, RSVD3, SDMMC2, VGP1, 0x3290, Y, N, N),
  2559. PINGROUP(cam_i2c_sda_pbb2, VGP2, I2C3, RSVD3, SDMMC2, VGP2, 0x3294, Y, N, N),
  2560. PINGROUP(pbb3, VGP3, DISPLAYA, DISPLAYB, SDMMC2, VGP3, 0x3298, N, N, N),
  2561. PINGROUP(pbb4, VGP4, DISPLAYA, DISPLAYB, SDMMC2, VGP4, 0x329c, N, N, N),
  2562. PINGROUP(pbb5, VGP5, DISPLAYA, RSVD3, SDMMC2, VGP5, 0x32a0, N, N, N),
  2563. PINGROUP(pbb6, I2S4, RSVD2, DISPLAYB, SDMMC2, I2S4, 0x32a4, N, N, N),
  2564. PINGROUP(pbb7, I2S4, RSVD2, RSVD3, SDMMC2, I2S4, 0x32a8, N, N, N),
  2565. PINGROUP(pcc2, I2S4, RSVD2, SDMMC3, SDMMC2, I2S4, 0x32ac, N, N, N),
  2566. PINGROUP(jtag_rtck, RTCK, RSVD2, RSVD3, RSVD4, RTCK, 0x32b0, N, N, N),
  2567. PINGROUP(pwr_i2c_scl_pz6, I2CPWR, RSVD2, RSVD3, RSVD4, RSVD2, 0x32b4, Y, N, N),
  2568. PINGROUP(pwr_i2c_sda_pz7, I2CPWR, RSVD2, RSVD3, RSVD4, RSVD2, 0x32b8, Y, N, N),
  2569. PINGROUP(kb_row0_pr0, KBC, RSVD2, RSVD3, RSVD4, RSVD4, 0x32bc, N, N, N),
  2570. PINGROUP(kb_row1_pr1, KBC, RSVD2, RSVD3, RSVD4, RSVD4, 0x32c0, N, N, N),
  2571. PINGROUP(kb_row2_pr2, KBC, RSVD2, RSVD3, RSVD4, RSVD4, 0x32c4, N, N, N),
  2572. PINGROUP(kb_row3_pr3, KBC, DISPLAYA, SYS, DISPLAYB, KBC, 0x32c8, N, N, N),
  2573. PINGROUP(kb_row4_pr4, KBC, DISPLAYA, RSVD3, DISPLAYB, RSVD3, 0x32cc, N, N, N),
  2574. PINGROUP(kb_row5_pr5, KBC, DISPLAYA, RSVD3, DISPLAYB, RSVD3, 0x32d0, N, N, N),
  2575. PINGROUP(kb_row6_pr6, KBC, DISPLAYA, DISPLAYA_ALT, DISPLAYB, KBC, 0x32d4, N, N, N),
  2576. PINGROUP(kb_row7_pr7, KBC, RSVD2, CLDVFS, UARTA, RSVD2, 0x32d8, N, N, N),
  2577. PINGROUP(kb_row8_ps0, KBC, RSVD2, CLDVFS, UARTA, RSVD2, 0x32dc, N, N, N),
  2578. PINGROUP(kb_row9_ps1, KBC, RSVD2, RSVD3, UARTA, KBC, 0x32e0, N, N, N),
  2579. PINGROUP(kb_row10_ps2, KBC, RSVD2, RSVD3, UARTA, KBC, 0x32e4, N, N, N),
  2580. PINGROUP(kb_row11_ps3, KBC, RSVD2, RSVD3, IRDA, RSVD3, 0x32e8, N, N, N),
  2581. PINGROUP(kb_row12_ps4, KBC, RSVD2, RSVD3, IRDA, RSVD3, 0x32ec, N, N, N),
  2582. PINGROUP(kb_row13_ps5, KBC, RSVD2, SPI2, RSVD4, RSVD4, 0x32f0, N, N, N),
  2583. PINGROUP(kb_row14_ps6, KBC, RSVD2, SPI2, RSVD4, RSVD4, 0x32f4, N, N, N),
  2584. PINGROUP(kb_row15_ps7, KBC, SOC, RSVD3, RSVD4, KBC, 0x32f8, N, N, N),
  2585. PINGROUP(kb_col0_pq0, KBC, RSVD2, SPI2, RSVD4, RSVD4, 0x32fc, N, N, N),
  2586. PINGROUP(kb_col1_pq1, KBC, RSVD2, SPI2, RSVD4, RSVD4, 0x3300, N, N, N),
  2587. PINGROUP(kb_col2_pq2, KBC, RSVD2, SPI2, RSVD4, RSVD4, 0x3304, N, N, N),
  2588. PINGROUP(kb_col3_pq3, KBC, DISPLAYA, PWM2, UARTA, KBC, 0x3308, N, N, N),
  2589. PINGROUP(kb_col4_pq4, KBC, OWR, SDMMC3, UARTA, KBC, 0x330c, N, N, N),
  2590. PINGROUP(kb_col5_pq5, KBC, RSVD2, SDMMC3, RSVD4, RSVD4, 0x3310, N, N, N),
  2591. PINGROUP(kb_col6_pq6, KBC, RSVD2, SPI2, UARTD, RSVD2, 0x3314, N, N, N),
  2592. PINGROUP(kb_col7_pq7, KBC, RSVD2, SPI2, UARTD, RSVD2, 0x3318, N, N, N),
  2593. PINGROUP(clk_32k_out_pa0, BLINK, SOC, RSVD3, RSVD4, RSVD3, 0x331c, N, N, N),
  2594. PINGROUP(core_pwr_req, PWRON, RSVD2, RSVD3, RSVD4, RSVD2, 0x3324, N, N, N),
  2595. PINGROUP(cpu_pwr_req, CPU, RSVD2, RSVD3, RSVD4, RSVD2, 0x3328, N, N, N),
  2596. PINGROUP(pwr_int_n, PMI, RSVD2, RSVD3, RSVD4, RSVD2, 0x332c, N, N, N),
  2597. PINGROUP(clk_32k_in, CLK, RSVD2, RSVD3, RSVD4, RSVD2, 0x3330, N, N, N),
  2598. PINGROUP(owr, OWR, RSVD2, RSVD3, RSVD4, RSVD2, 0x3334, N, N, Y),
  2599. PINGROUP(dap1_fs_pn0, I2S0, HDA, GMI, RSVD4, RSVD4, 0x3338, N, N, N),
  2600. PINGROUP(dap1_din_pn1, I2S0, HDA, GMI, RSVD4, RSVD4, 0x333c, N, N, N),
  2601. PINGROUP(dap1_dout_pn2, I2S0, HDA, GMI, SATA, I2S0, 0x3340, N, N, N),
  2602. PINGROUP(dap1_sclk_pn3, I2S0, HDA, GMI, RSVD4, I2S0, 0x3344, N, N, N),
  2603. PINGROUP(dap_mclk1_req_pee2, DAP, DAP1, SATA, RSVD4, DAP, 0x3348, N, N, N),
  2604. PINGROUP(dap_mclk1_pw4, EXTPERIPH1, DAP2, RSVD3, RSVD4, RSVD3, 0x334c, N, N, N),
  2605. PINGROUP(spdif_in_pk6, SPDIF, RSVD2, RSVD3, I2C3, RSVD3, 0x3350, N, N, N),
  2606. PINGROUP(spdif_out_pk5, SPDIF, RSVD2, RSVD3, I2C3, RSVD3, 0x3354, N, N, N),
  2607. PINGROUP(dap2_fs_pa2, I2S1, HDA, GMI, RSVD4, I2S1, 0x3358, N, N, N),
  2608. PINGROUP(dap2_din_pa4, I2S1, HDA, GMI, RSVD4, I2S1, 0x335c, N, N, N),
  2609. PINGROUP(dap2_dout_pa5, I2S1, HDA, GMI, RSVD4, I2S1, 0x3360, N, N, N),
  2610. PINGROUP(dap2_sclk_pa3, I2S1, HDA, GMI, RSVD4, I2S1, 0x3364, N, N, N),
  2611. PINGROUP(dvfs_pwm_px0, SPI6, CLDVFS, GMI, RSVD4, SPI6, 0x3368, N, N, N),
  2612. PINGROUP(gpio_x1_aud_px1, SPI6, RSVD2, GMI, RSVD4, SPI6, 0x336c, N, N, N),
  2613. PINGROUP(gpio_x3_aud_px3, SPI6, SPI1, GMI, RSVD4, SPI6, 0x3370, N, N, N),
  2614. PINGROUP(dvfs_clk_px2, SPI6, CLDVFS, GMI, RSVD4, SPI6, 0x3374, N, N, N),
  2615. PINGROUP(gpio_x4_aud_px4, GMI, SPI1, SPI2, DAP2, SPI1, 0x3378, N, N, N),
  2616. PINGROUP(gpio_x5_aud_px5, GMI, SPI1, SPI2, RSVD4, SPI1, 0x337c, N, N, N),
  2617. PINGROUP(gpio_x6_aud_px6, SPI6, SPI1, SPI2, GMI, SPI1, 0x3380, N, N, N),
  2618. PINGROUP(gpio_x7_aud_px7, RSVD1, SPI1, SPI2, RSVD4, SPI1, 0x3384, N, N, N),
  2619. PINGROUP(sdmmc3_clk_pa6, SDMMC3, RSVD2, RSVD3, SPI3, SDMMC3, 0x3390, N, N, N),
  2620. PINGROUP(sdmmc3_cmd_pa7, SDMMC3, PWM3, UARTA, SPI3, SDMMC3, 0x3394, N, N, N),
  2621. PINGROUP(sdmmc3_dat0_pb7, SDMMC3, RSVD2, RSVD3, SPI3, SDMMC3, 0x3398, N, N, N),
  2622. PINGROUP(sdmmc3_dat1_pb6, SDMMC3, PWM2, UARTA, SPI3, SDMMC3, 0x339c, N, N, N),
  2623. PINGROUP(sdmmc3_dat2_pb5, SDMMC3, PWM1, DISPLAYA, SPI3, SDMMC3, 0x33a0, N, N, N),
  2624. PINGROUP(sdmmc3_dat3_pb4, SDMMC3, PWM0, DISPLAYB, SPI3, SDMMC3, 0x33a4, N, N, N),
  2625. PINGROUP(pex_l0_rst_n_pdd1, PE0, RSVD2, RSVD3, RSVD4, PE0, 0x33bc, N, N, N),
  2626. PINGROUP(pex_l0_clkreq_n_pdd2, PE0, RSVD2, RSVD3, RSVD4, PE0, 0x33c0, N, N, N),
  2627. PINGROUP(pex_wake_n_pdd3, PE, RSVD2, RSVD3, RSVD4, PE, 0x33c4, N, N, N),
  2628. PINGROUP(pex_l1_rst_n_pdd5, PE1, RSVD2, RSVD3, RSVD4, PE1, 0x33cc, N, N, N),
  2629. PINGROUP(pex_l1_clkreq_n_pdd6, PE1, RSVD2, RSVD3, RSVD4, PE1, 0x33d0, N, N, N),
  2630. PINGROUP(hdmi_cec_pee3, CEC, RSVD2, RSVD3, RSVD4, CEC, 0x33e0, Y, N, N),
  2631. PINGROUP(sdmmc1_wp_n_pv3, SDMMC1, CLK12, SPI4, UARTA, SDMMC1, 0x33e4, N, N, N),
  2632. PINGROUP(sdmmc3_cd_n_pv2, SDMMC3, OWR, RSVD3, RSVD4, SDMMC3, 0x33e8, N, N, N),
  2633. PINGROUP(gpio_w2_aud_pw2, SPI6, RSVD2, SPI2, I2C1, RSVD2, 0x33ec, N, N, N),
  2634. PINGROUP(gpio_w3_aud_pw3, SPI6, SPI1, SPI2, I2C1, SPI1, 0x33f0, N, N, N),
  2635. PINGROUP(usb_vbus_en0_pn4, USB, RSVD2, RSVD3, RSVD4, USB, 0x33f4, Y, N, N),
  2636. PINGROUP(usb_vbus_en1_pn5, USB, RSVD2, RSVD3, RSVD4, USB, 0x33f8, Y, N, N),
  2637. PINGROUP(sdmmc3_clk_lb_out_pee4, SDMMC3, RSVD2, RSVD3, RSVD4, SDMMC3, 0x33fc, N, N, N),
  2638. PINGROUP(sdmmc3_clk_lb_in_pee5, SDMMC3, RSVD2, RSVD3, RSVD4, SDMMC3, 0x3400, N, N, N),
  2639. PINGROUP(gmi_clk_lb, SDMMC2, RSVD2, GMI, RSVD4, SDMMC2, 0x3404, N, N, N),
  2640. PINGROUP(reset_out_n, RSVD1, RSVD2, RSVD3, RESET_OUT_N, RSVD1, 0x3408, N, N, N),
  2641. PINGROUP(kb_row16_pt0, KBC, RSVD2, RSVD3, UARTC, KBC, 0x340c, N, N, N),
  2642. PINGROUP(kb_row17_pt1, KBC, RSVD2, RSVD3, UARTC, KBC, 0x3410, N, N, N),
  2643. PINGROUP(usb_vbus_en2_pff1, USB, RSVD2, RSVD3, RSVD4, USB, 0x3414, Y, N, N),
  2644. PINGROUP(pff2, SATA, RSVD2, RSVD3, RSVD4, RSVD2, 0x3418, Y, N, N),
  2645. PINGROUP(dp_hpd_pff0, DP, RSVD2, RSVD3, RSVD4, DP, 0x3430, N, N, N),
  2646. /* pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, slwf_b, slwf_w, drvtype */
  2647. DRV_PINGROUP(ao1, 0x868, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2648. DRV_PINGROUP(ao2, 0x86c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2649. DRV_PINGROUP(at1, 0x870, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2650. DRV_PINGROUP(at2, 0x874, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2651. DRV_PINGROUP(at3, 0x878, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2652. DRV_PINGROUP(at4, 0x87c, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2653. DRV_PINGROUP(at5, 0x880, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
  2654. DRV_PINGROUP(cdev1, 0x884, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2655. DRV_PINGROUP(cdev2, 0x888, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2656. DRV_PINGROUP(dap1, 0x890, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2657. DRV_PINGROUP(dap2, 0x894, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2658. DRV_PINGROUP(dap3, 0x898, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2659. DRV_PINGROUP(dap4, 0x89c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2660. DRV_PINGROUP(dbg, 0x8a0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2661. DRV_PINGROUP(sdio3, 0x8b0, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2, N),
  2662. DRV_PINGROUP(spi, 0x8b4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2663. DRV_PINGROUP(uaa, 0x8b8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2664. DRV_PINGROUP(uab, 0x8bc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2665. DRV_PINGROUP(uart2, 0x8c0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2666. DRV_PINGROUP(uart3, 0x8c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2667. DRV_PINGROUP(sdio1, 0x8ec, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2, N),
  2668. DRV_PINGROUP(ddc, 0x8fc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2669. DRV_PINGROUP(gma, 0x900, 2, 3, 4, 14, 5, 20, 5, 28, 2, 30, 2, Y),
  2670. DRV_PINGROUP(gme, 0x910, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
  2671. DRV_PINGROUP(gmf, 0x914, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
  2672. DRV_PINGROUP(gmg, 0x918, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
  2673. DRV_PINGROUP(gmh, 0x91c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
  2674. DRV_PINGROUP(owr, 0x920, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2675. DRV_PINGROUP(uda, 0x924, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2676. DRV_PINGROUP(gpv, 0x928, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2677. DRV_PINGROUP(dev3, 0x92c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2678. DRV_PINGROUP(cec, 0x938, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2679. DRV_PINGROUP(at6, 0x994, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2680. DRV_PINGROUP(dap5, 0x998, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2681. DRV_PINGROUP(usb_vbus_en, 0x99c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2682. DRV_PINGROUP(ao3, 0x9a8, 2, 3, 4, 12, 5, -1, -1, 28, 2, -1, -1, N),
  2683. DRV_PINGROUP(ao0, 0x9b0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2684. DRV_PINGROUP(hv0, 0x9b4, 2, 3, 4, 12, 5, -1, -1, 28, 2, -1, -1, N),
  2685. DRV_PINGROUP(sdio4, 0x9c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
  2686. DRV_PINGROUP(ao4, 0x9c8, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
  2687. };
  2688. static const struct tegra_pinctrl_soc_data tegra124_pinctrl = {
  2689. .ngpios = NUM_GPIOS,
  2690. .pins = tegra124_pins,
  2691. .npins = ARRAY_SIZE(tegra124_pins),
  2692. .functions = tegra124_functions,
  2693. .nfunctions = ARRAY_SIZE(tegra124_functions),
  2694. .groups = tegra124_groups,
  2695. .ngroups = ARRAY_SIZE(tegra124_groups),
  2696. };
  2697. static int tegra124_pinctrl_probe(struct platform_device *pdev)
  2698. {
  2699. return tegra_pinctrl_probe(pdev, &tegra124_pinctrl);
  2700. }
  2701. static struct of_device_id tegra124_pinctrl_of_match[] = {
  2702. { .compatible = "nvidia,tegra124-pinmux", },
  2703. { },
  2704. };
  2705. MODULE_DEVICE_TABLE(of, tegra124_pinctrl_of_match);
  2706. static struct platform_driver tegra124_pinctrl_driver = {
  2707. .driver = {
  2708. .name = "tegra124-pinctrl",
  2709. .owner = THIS_MODULE,
  2710. .of_match_table = tegra124_pinctrl_of_match,
  2711. },
  2712. .probe = tegra124_pinctrl_probe,
  2713. .remove = tegra_pinctrl_remove,
  2714. };
  2715. module_platform_driver(tegra124_pinctrl_driver);
  2716. MODULE_AUTHOR("Ashwini Ghuge <aghuge@nvidia.com>");
  2717. MODULE_DESCRIPTION("NVIDIA Tegra124 pinctrl driver");
  2718. MODULE_LICENSE("GPL v2");