phy.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../ps.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "rf.h"
  36. #include "dm.h"
  37. #include "table.h"
  38. u32 rtl92cu_phy_query_rf_reg(struct ieee80211_hw *hw,
  39. enum radio_path rfpath, u32 regaddr, u32 bitmask)
  40. {
  41. struct rtl_priv *rtlpriv = rtl_priv(hw);
  42. u32 original_value, readback_value, bitshift;
  43. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  44. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  45. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  46. regaddr, rfpath, bitmask);
  47. if (rtlphy->rf_mode != RF_OP_BY_FW) {
  48. original_value = _rtl92c_phy_rf_serial_read(hw,
  49. rfpath, regaddr);
  50. } else {
  51. original_value = _rtl92c_phy_fw_rf_serial_read(hw,
  52. rfpath, regaddr);
  53. }
  54. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  55. readback_value = (original_value & bitmask) >> bitshift;
  56. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  57. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  58. regaddr, rfpath, bitmask, original_value);
  59. return readback_value;
  60. }
  61. void rtl92cu_phy_set_rf_reg(struct ieee80211_hw *hw,
  62. enum radio_path rfpath,
  63. u32 regaddr, u32 bitmask, u32 data)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  67. u32 original_value, bitshift;
  68. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  69. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  70. regaddr, bitmask, data, rfpath);
  71. if (rtlphy->rf_mode != RF_OP_BY_FW) {
  72. if (bitmask != RFREG_OFFSET_MASK) {
  73. original_value = _rtl92c_phy_rf_serial_read(hw,
  74. rfpath,
  75. regaddr);
  76. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  77. data =
  78. ((original_value & (~bitmask)) |
  79. (data << bitshift));
  80. }
  81. _rtl92c_phy_rf_serial_write(hw, rfpath, regaddr, data);
  82. } else {
  83. if (bitmask != RFREG_OFFSET_MASK) {
  84. original_value = _rtl92c_phy_fw_rf_serial_read(hw,
  85. rfpath,
  86. regaddr);
  87. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  88. data =
  89. ((original_value & (~bitmask)) |
  90. (data << bitshift));
  91. }
  92. _rtl92c_phy_fw_rf_serial_write(hw, rfpath, regaddr, data);
  93. }
  94. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  95. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  96. regaddr, bitmask, data, rfpath);
  97. }
  98. bool rtl92cu_phy_mac_config(struct ieee80211_hw *hw)
  99. {
  100. bool rtstatus;
  101. struct rtl_priv *rtlpriv = rtl_priv(hw);
  102. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  103. bool is92c = IS_92C_SERIAL(rtlhal->version);
  104. rtstatus = _rtl92cu_phy_config_mac_with_headerfile(hw);
  105. if (is92c && IS_HARDWARE_TYPE_8192CE(rtlhal))
  106. rtl_write_byte(rtlpriv, 0x14, 0x71);
  107. return rtstatus;
  108. }
  109. bool rtl92cu_phy_bb_config(struct ieee80211_hw *hw)
  110. {
  111. bool rtstatus = true;
  112. struct rtl_priv *rtlpriv = rtl_priv(hw);
  113. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  114. u16 regval;
  115. u32 regval32;
  116. u8 b_reg_hwparafile = 1;
  117. _rtl92c_phy_init_bb_rf_register_definition(hw);
  118. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  119. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, regval | BIT(13) |
  120. BIT(0) | BIT(1));
  121. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x83);
  122. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL + 1, 0xdb);
  123. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  124. if (IS_HARDWARE_TYPE_8192CE(rtlhal)) {
  125. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, FEN_PPLL | FEN_PCIEA |
  126. FEN_DIO_PCIE | FEN_BB_GLB_RSTn | FEN_BBRSTB);
  127. } else if (IS_HARDWARE_TYPE_8192CU(rtlhal)) {
  128. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, FEN_USBA | FEN_USBD |
  129. FEN_BB_GLB_RSTn | FEN_BBRSTB);
  130. }
  131. regval32 = rtl_read_dword(rtlpriv, 0x87c);
  132. rtl_write_dword(rtlpriv, 0x87c, regval32 & (~BIT(31)));
  133. if (IS_HARDWARE_TYPE_8192CU(rtlhal))
  134. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  135. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  136. if (b_reg_hwparafile == 1)
  137. rtstatus = _rtl92c_phy_bb8192c_config_parafile(hw);
  138. return rtstatus;
  139. }
  140. bool _rtl92cu_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  141. {
  142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  143. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  144. u32 i;
  145. u32 arraylength;
  146. u32 *ptrarray;
  147. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl819XMACPHY_Array\n");
  148. arraylength = rtlphy->hwparam_tables[MAC_REG].length ;
  149. ptrarray = rtlphy->hwparam_tables[MAC_REG].pdata;
  150. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Img:RTL8192CEMAC_2T_ARRAY\n");
  151. for (i = 0; i < arraylength; i = i + 2)
  152. rtl_write_byte(rtlpriv, ptrarray[i], (u8) ptrarray[i + 1]);
  153. return true;
  154. }
  155. bool _rtl92cu_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  156. u8 configtype)
  157. {
  158. int i;
  159. u32 *phy_regarray_table;
  160. u32 *agctab_array_table;
  161. u16 phy_reg_arraylen, agctab_arraylen;
  162. struct rtl_priv *rtlpriv = rtl_priv(hw);
  163. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  164. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  165. if (IS_92C_SERIAL(rtlhal->version)) {
  166. agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_2T].length;
  167. agctab_array_table = rtlphy->hwparam_tables[AGCTAB_2T].pdata;
  168. phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_2T].length;
  169. phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_2T].pdata;
  170. } else {
  171. agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_1T].length;
  172. agctab_array_table = rtlphy->hwparam_tables[AGCTAB_1T].pdata;
  173. phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_1T].length;
  174. phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_1T].pdata;
  175. }
  176. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  177. for (i = 0; i < phy_reg_arraylen; i = i + 2) {
  178. if (phy_regarray_table[i] == 0xfe)
  179. mdelay(50);
  180. else if (phy_regarray_table[i] == 0xfd)
  181. mdelay(5);
  182. else if (phy_regarray_table[i] == 0xfc)
  183. mdelay(1);
  184. else if (phy_regarray_table[i] == 0xfb)
  185. udelay(50);
  186. else if (phy_regarray_table[i] == 0xfa)
  187. udelay(5);
  188. else if (phy_regarray_table[i] == 0xf9)
  189. udelay(1);
  190. rtl_set_bbreg(hw, phy_regarray_table[i], MASKDWORD,
  191. phy_regarray_table[i + 1]);
  192. udelay(1);
  193. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  194. "The phy_regarray_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
  195. phy_regarray_table[i],
  196. phy_regarray_table[i + 1]);
  197. }
  198. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  199. for (i = 0; i < agctab_arraylen; i = i + 2) {
  200. rtl_set_bbreg(hw, agctab_array_table[i], MASKDWORD,
  201. agctab_array_table[i + 1]);
  202. udelay(1);
  203. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  204. "The agctab_array_table[0] is %x Rtl819XPHY_REGArray[1] is %x\n",
  205. agctab_array_table[i],
  206. agctab_array_table[i + 1]);
  207. }
  208. }
  209. return true;
  210. }
  211. bool _rtl92cu_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  212. u8 configtype)
  213. {
  214. struct rtl_priv *rtlpriv = rtl_priv(hw);
  215. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  216. int i;
  217. u32 *phy_regarray_table_pg;
  218. u16 phy_regarray_pg_len;
  219. rtlphy->pwrgroup_cnt = 0;
  220. phy_regarray_pg_len = rtlphy->hwparam_tables[PHY_REG_PG].length;
  221. phy_regarray_table_pg = rtlphy->hwparam_tables[PHY_REG_PG].pdata;
  222. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  223. for (i = 0; i < phy_regarray_pg_len; i = i + 3) {
  224. if (phy_regarray_table_pg[i] == 0xfe)
  225. mdelay(50);
  226. else if (phy_regarray_table_pg[i] == 0xfd)
  227. mdelay(5);
  228. else if (phy_regarray_table_pg[i] == 0xfc)
  229. mdelay(1);
  230. else if (phy_regarray_table_pg[i] == 0xfb)
  231. udelay(50);
  232. else if (phy_regarray_table_pg[i] == 0xfa)
  233. udelay(5);
  234. else if (phy_regarray_table_pg[i] == 0xf9)
  235. udelay(1);
  236. _rtl92c_store_pwrIndex_diffrate_offset(hw,
  237. phy_regarray_table_pg[i],
  238. phy_regarray_table_pg[i + 1],
  239. phy_regarray_table_pg[i + 2]);
  240. }
  241. } else {
  242. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  243. "configtype != BaseBand_Config_PHY_REG\n");
  244. }
  245. return true;
  246. }
  247. bool rtl92cu_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  248. enum radio_path rfpath)
  249. {
  250. int i;
  251. u32 *radioa_array_table;
  252. u32 *radiob_array_table;
  253. u16 radioa_arraylen, radiob_arraylen;
  254. struct rtl_priv *rtlpriv = rtl_priv(hw);
  255. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  256. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  257. if (IS_92C_SERIAL(rtlhal->version)) {
  258. radioa_arraylen = rtlphy->hwparam_tables[RADIOA_2T].length;
  259. radioa_array_table = rtlphy->hwparam_tables[RADIOA_2T].pdata;
  260. radiob_arraylen = rtlphy->hwparam_tables[RADIOB_2T].length;
  261. radiob_array_table = rtlphy->hwparam_tables[RADIOB_2T].pdata;
  262. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  263. "Radio_A:RTL8192CERADIOA_2TARRAY\n");
  264. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  265. "Radio_B:RTL8192CE_RADIOB_2TARRAY\n");
  266. } else {
  267. radioa_arraylen = rtlphy->hwparam_tables[RADIOA_1T].length;
  268. radioa_array_table = rtlphy->hwparam_tables[RADIOA_1T].pdata;
  269. radiob_arraylen = rtlphy->hwparam_tables[RADIOB_1T].length;
  270. radiob_array_table = rtlphy->hwparam_tables[RADIOB_1T].pdata;
  271. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  272. "Radio_A:RTL8192CE_RADIOA_1TARRAY\n");
  273. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  274. "Radio_B:RTL8192CE_RADIOB_1TARRAY\n");
  275. }
  276. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Radio No %x\n", rfpath);
  277. switch (rfpath) {
  278. case RF90_PATH_A:
  279. for (i = 0; i < radioa_arraylen; i = i + 2) {
  280. if (radioa_array_table[i] == 0xfe)
  281. mdelay(50);
  282. else if (radioa_array_table[i] == 0xfd)
  283. mdelay(5);
  284. else if (radioa_array_table[i] == 0xfc)
  285. mdelay(1);
  286. else if (radioa_array_table[i] == 0xfb)
  287. udelay(50);
  288. else if (radioa_array_table[i] == 0xfa)
  289. udelay(5);
  290. else if (radioa_array_table[i] == 0xf9)
  291. udelay(1);
  292. else {
  293. rtl_set_rfreg(hw, rfpath, radioa_array_table[i],
  294. RFREG_OFFSET_MASK,
  295. radioa_array_table[i + 1]);
  296. udelay(1);
  297. }
  298. }
  299. break;
  300. case RF90_PATH_B:
  301. for (i = 0; i < radiob_arraylen; i = i + 2) {
  302. if (radiob_array_table[i] == 0xfe) {
  303. mdelay(50);
  304. } else if (radiob_array_table[i] == 0xfd)
  305. mdelay(5);
  306. else if (radiob_array_table[i] == 0xfc)
  307. mdelay(1);
  308. else if (radiob_array_table[i] == 0xfb)
  309. udelay(50);
  310. else if (radiob_array_table[i] == 0xfa)
  311. udelay(5);
  312. else if (radiob_array_table[i] == 0xf9)
  313. udelay(1);
  314. else {
  315. rtl_set_rfreg(hw, rfpath, radiob_array_table[i],
  316. RFREG_OFFSET_MASK,
  317. radiob_array_table[i + 1]);
  318. udelay(1);
  319. }
  320. }
  321. break;
  322. case RF90_PATH_C:
  323. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  324. "switch case not processed\n");
  325. break;
  326. case RF90_PATH_D:
  327. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  328. "switch case not processed\n");
  329. break;
  330. }
  331. return true;
  332. }
  333. void rtl92cu_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  334. {
  335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  336. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  337. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  338. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  339. u8 reg_bw_opmode;
  340. u8 reg_prsr_rsc;
  341. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
  342. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  343. "20MHz" : "40MHz");
  344. if (is_hal_stop(rtlhal)) {
  345. rtlphy->set_bwmode_inprogress = false;
  346. return;
  347. }
  348. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  349. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  350. switch (rtlphy->current_chan_bw) {
  351. case HT_CHANNEL_WIDTH_20:
  352. reg_bw_opmode |= BW_OPMODE_20MHZ;
  353. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  354. break;
  355. case HT_CHANNEL_WIDTH_20_40:
  356. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  357. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  358. reg_prsr_rsc =
  359. (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
  360. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  361. break;
  362. default:
  363. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  364. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  365. break;
  366. }
  367. switch (rtlphy->current_chan_bw) {
  368. case HT_CHANNEL_WIDTH_20:
  369. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  370. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  371. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  372. break;
  373. case HT_CHANNEL_WIDTH_20_40:
  374. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  375. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  376. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  377. (mac->cur_40_prime_sc >> 1));
  378. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  379. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);
  380. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  381. (mac->cur_40_prime_sc ==
  382. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  383. break;
  384. default:
  385. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  386. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  387. break;
  388. }
  389. rtl92cu_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  390. rtlphy->set_bwmode_inprogress = false;
  391. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  392. }
  393. void rtl92cu_bb_block_on(struct ieee80211_hw *hw)
  394. {
  395. struct rtl_priv *rtlpriv = rtl_priv(hw);
  396. mutex_lock(&rtlpriv->io.bb_mutex);
  397. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  398. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  399. mutex_unlock(&rtlpriv->io.bb_mutex);
  400. }
  401. void _rtl92cu_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  402. {
  403. u8 tmpreg;
  404. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  405. struct rtl_priv *rtlpriv = rtl_priv(hw);
  406. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  407. if ((tmpreg & 0x70) != 0)
  408. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  409. else
  410. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  411. if ((tmpreg & 0x70) != 0) {
  412. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  413. if (is2t)
  414. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  415. MASK12BITS);
  416. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  417. (rf_a_mode & 0x8FFFF) | 0x10000);
  418. if (is2t)
  419. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  420. (rf_b_mode & 0x8FFFF) | 0x10000);
  421. }
  422. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  423. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
  424. mdelay(100);
  425. if ((tmpreg & 0x70) != 0) {
  426. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  427. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  428. if (is2t)
  429. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  430. rf_b_mode);
  431. } else {
  432. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  433. }
  434. }
  435. static bool _rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
  436. enum rf_pwrstate rfpwr_state)
  437. {
  438. struct rtl_priv *rtlpriv = rtl_priv(hw);
  439. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  440. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  441. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  442. bool bresult = true;
  443. u8 i, queue_id;
  444. struct rtl8192_tx_ring *ring = NULL;
  445. switch (rfpwr_state) {
  446. case ERFON:
  447. if ((ppsc->rfpwr_state == ERFOFF) &&
  448. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  449. bool rtstatus;
  450. u32 InitializeCount = 0;
  451. do {
  452. InitializeCount++;
  453. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  454. "IPS Set eRf nic enable\n");
  455. rtstatus = rtl_ps_enable_nic(hw);
  456. } while (!rtstatus && (InitializeCount < 10));
  457. RT_CLEAR_PS_LEVEL(ppsc,
  458. RT_RF_OFF_LEVL_HALT_NIC);
  459. } else {
  460. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  461. "Set ERFON sleeped:%d ms\n",
  462. jiffies_to_msecs(jiffies -
  463. ppsc->last_sleep_jiffies));
  464. ppsc->last_awake_jiffies = jiffies;
  465. rtl92ce_phy_set_rf_on(hw);
  466. }
  467. if (mac->link_state == MAC80211_LINKED) {
  468. rtlpriv->cfg->ops->led_control(hw,
  469. LED_CTL_LINK);
  470. } else {
  471. rtlpriv->cfg->ops->led_control(hw,
  472. LED_CTL_NO_LINK);
  473. }
  474. break;
  475. case ERFOFF:
  476. for (queue_id = 0, i = 0;
  477. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  478. ring = &pcipriv->dev.tx_ring[queue_id];
  479. if (skb_queue_len(&ring->queue) == 0 ||
  480. queue_id == BEACON_QUEUE) {
  481. queue_id++;
  482. continue;
  483. } else {
  484. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  485. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  486. i + 1,
  487. queue_id,
  488. skb_queue_len(&ring->queue));
  489. udelay(10);
  490. i++;
  491. }
  492. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  493. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  494. "ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
  495. MAX_DOZE_WAITING_TIMES_9x,
  496. queue_id,
  497. skb_queue_len(&ring->queue));
  498. break;
  499. }
  500. }
  501. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  502. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  503. "IPS Set eRf nic disable\n");
  504. rtl_ps_disable_nic(hw);
  505. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  506. } else {
  507. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  508. rtlpriv->cfg->ops->led_control(hw,
  509. LED_CTL_NO_LINK);
  510. } else {
  511. rtlpriv->cfg->ops->led_control(hw,
  512. LED_CTL_POWER_OFF);
  513. }
  514. }
  515. break;
  516. case ERFSLEEP:
  517. if (ppsc->rfpwr_state == ERFOFF)
  518. return false;
  519. for (queue_id = 0, i = 0;
  520. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  521. ring = &pcipriv->dev.tx_ring[queue_id];
  522. if (skb_queue_len(&ring->queue) == 0) {
  523. queue_id++;
  524. continue;
  525. } else {
  526. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  527. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  528. i + 1, queue_id,
  529. skb_queue_len(&ring->queue));
  530. udelay(10);
  531. i++;
  532. }
  533. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  534. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  535. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  536. MAX_DOZE_WAITING_TIMES_9x,
  537. queue_id,
  538. skb_queue_len(&ring->queue));
  539. break;
  540. }
  541. }
  542. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  543. "Set ERFSLEEP awaked:%d ms\n",
  544. jiffies_to_msecs(jiffies - ppsc->last_awake_jiffies));
  545. ppsc->last_sleep_jiffies = jiffies;
  546. _rtl92c_phy_set_rf_sleep(hw);
  547. break;
  548. default:
  549. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  550. "switch case not processed\n");
  551. bresult = false;
  552. break;
  553. }
  554. if (bresult)
  555. ppsc->rfpwr_state = rfpwr_state;
  556. return bresult;
  557. }
  558. bool rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
  559. enum rf_pwrstate rfpwr_state)
  560. {
  561. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  562. bool bresult = false;
  563. if (rfpwr_state == ppsc->rfpwr_state)
  564. return bresult;
  565. bresult = _rtl92cu_phy_set_rf_power_state(hw, rfpwr_state);
  566. return bresult;
  567. }