pci.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. #include <linux/module.h>
  38. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  39. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  40. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  41. MODULE_LICENSE("GPL");
  42. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  43. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  44. PCI_VENDOR_ID_INTEL,
  45. PCI_VENDOR_ID_ATI,
  46. PCI_VENDOR_ID_AMD,
  47. PCI_VENDOR_ID_SI
  48. };
  49. static const u8 ac_to_hwq[] = {
  50. VO_QUEUE,
  51. VI_QUEUE,
  52. BE_QUEUE,
  53. BK_QUEUE
  54. };
  55. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  56. struct sk_buff *skb)
  57. {
  58. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  59. __le16 fc = rtl_get_fc(skb);
  60. u8 queue_index = skb_get_queue_mapping(skb);
  61. if (unlikely(ieee80211_is_beacon(fc)))
  62. return BEACON_QUEUE;
  63. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  64. return MGNT_QUEUE;
  65. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  66. if (ieee80211_is_nullfunc(fc))
  67. return HIGH_QUEUE;
  68. return ac_to_hwq[queue_index];
  69. }
  70. /* Update PCI dependent default settings*/
  71. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  75. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  76. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  77. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  78. u8 init_aspm;
  79. ppsc->reg_rfps_level = 0;
  80. ppsc->support_aspm = false;
  81. /*Update PCI ASPM setting */
  82. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  83. switch (rtlpci->const_pci_aspm) {
  84. case 0:
  85. /*No ASPM */
  86. break;
  87. case 1:
  88. /*ASPM dynamically enabled/disable. */
  89. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  90. break;
  91. case 2:
  92. /*ASPM with Clock Req dynamically enabled/disable. */
  93. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  94. RT_RF_OFF_LEVL_CLK_REQ);
  95. break;
  96. case 3:
  97. /*
  98. * Always enable ASPM and Clock Req
  99. * from initialization to halt.
  100. * */
  101. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  102. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. break;
  105. case 4:
  106. /*
  107. * Always enable ASPM without Clock Req
  108. * from initialization to halt.
  109. * */
  110. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  111. RT_RF_OFF_LEVL_CLK_REQ);
  112. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  113. break;
  114. }
  115. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  116. /*Update Radio OFF setting */
  117. switch (rtlpci->const_hwsw_rfoff_d3) {
  118. case 1:
  119. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  121. break;
  122. case 2:
  123. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  124. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  126. break;
  127. case 3:
  128. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  129. break;
  130. }
  131. /*Set HW definition to determine if it supports ASPM. */
  132. switch (rtlpci->const_support_pciaspm) {
  133. case 0:{
  134. /*Not support ASPM. */
  135. bool support_aspm = false;
  136. ppsc->support_aspm = support_aspm;
  137. break;
  138. }
  139. case 1:{
  140. /*Support ASPM. */
  141. bool support_aspm = true;
  142. bool support_backdoor = true;
  143. ppsc->support_aspm = support_aspm;
  144. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  145. !priv->ndis_adapter.amd_l1_patch)
  146. support_backdoor = false; */
  147. ppsc->support_backdoor = support_backdoor;
  148. break;
  149. }
  150. case 2:
  151. /*ASPM value set by chipset. */
  152. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  153. bool support_aspm = true;
  154. ppsc->support_aspm = support_aspm;
  155. }
  156. break;
  157. default:
  158. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  159. "switch case not processed\n");
  160. break;
  161. }
  162. /* toshiba aspm issue, toshiba will set aspm selfly
  163. * so we should not set aspm in driver */
  164. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  165. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  166. init_aspm == 0x43)
  167. ppsc->support_aspm = false;
  168. }
  169. static bool _rtl_pci_platform_switch_device_pci_aspm(
  170. struct ieee80211_hw *hw,
  171. u8 value)
  172. {
  173. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  174. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  175. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  176. value |= 0x40;
  177. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  178. return false;
  179. }
  180. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  181. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  182. {
  183. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  184. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  185. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  186. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  187. udelay(100);
  188. }
  189. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  190. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  191. {
  192. struct rtl_priv *rtlpriv = rtl_priv(hw);
  193. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  194. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  195. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  196. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  197. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  198. /*Retrieve original configuration settings. */
  199. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  200. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  201. pcibridge_linkctrlreg;
  202. u16 aspmlevel = 0;
  203. u8 tmp_u1b = 0;
  204. if (!ppsc->support_aspm)
  205. return;
  206. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  207. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  208. "PCI(Bridge) UNKNOWN\n");
  209. return;
  210. }
  211. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  212. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  213. _rtl_pci_switch_clk_req(hw, 0x0);
  214. }
  215. /*for promising device will in L0 state after an I/O. */
  216. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  217. /*Set corresponding value. */
  218. aspmlevel |= BIT(0) | BIT(1);
  219. linkctrl_reg &= ~aspmlevel;
  220. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  221. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  222. udelay(50);
  223. /*4 Disable Pci Bridge ASPM */
  224. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  225. pcibridge_linkctrlreg);
  226. udelay(50);
  227. }
  228. /*
  229. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  230. *power saving We should follow the sequence to enable
  231. *RTL8192SE first then enable Pci Bridge ASPM
  232. *or the system will show bluescreen.
  233. */
  234. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  235. {
  236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  237. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  238. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  239. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  240. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  241. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  242. u16 aspmlevel;
  243. u8 u_pcibridge_aspmsetting;
  244. u8 u_device_aspmsetting;
  245. if (!ppsc->support_aspm)
  246. return;
  247. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  248. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  249. "PCI(Bridge) UNKNOWN\n");
  250. return;
  251. }
  252. /*4 Enable Pci Bridge ASPM */
  253. u_pcibridge_aspmsetting =
  254. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  255. rtlpci->const_hostpci_aspm_setting;
  256. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  257. u_pcibridge_aspmsetting &= ~BIT(0);
  258. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  259. u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  262. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  263. u_pcibridge_aspmsetting);
  264. udelay(50);
  265. /*Get ASPM level (with/without Clock Req) */
  266. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  267. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  268. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  269. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  270. u_device_aspmsetting |= aspmlevel;
  271. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  272. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  273. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  274. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  275. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  276. }
  277. udelay(100);
  278. }
  279. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  280. {
  281. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  282. bool status = false;
  283. u8 offset_e0;
  284. unsigned offset_e4;
  285. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  286. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  287. if (offset_e0 == 0xA0) {
  288. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  289. if (offset_e4 & BIT(23))
  290. status = true;
  291. }
  292. return status;
  293. }
  294. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  295. struct rtl_priv **buddy_priv)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  299. bool find_buddy_priv = false;
  300. struct rtl_priv *tpriv = NULL;
  301. struct rtl_pci_priv *tpcipriv = NULL;
  302. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  303. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  304. list) {
  305. if (tpriv) {
  306. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  308. "pcipriv->ndis_adapter.funcnumber %x\n",
  309. pcipriv->ndis_adapter.funcnumber);
  310. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  311. "tpcipriv->ndis_adapter.funcnumber %x\n",
  312. tpcipriv->ndis_adapter.funcnumber);
  313. if ((pcipriv->ndis_adapter.busnumber ==
  314. tpcipriv->ndis_adapter.busnumber) &&
  315. (pcipriv->ndis_adapter.devnumber ==
  316. tpcipriv->ndis_adapter.devnumber) &&
  317. (pcipriv->ndis_adapter.funcnumber !=
  318. tpcipriv->ndis_adapter.funcnumber)) {
  319. find_buddy_priv = true;
  320. break;
  321. }
  322. }
  323. }
  324. }
  325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  326. "find_buddy_priv %d\n", find_buddy_priv);
  327. if (find_buddy_priv)
  328. *buddy_priv = tpriv;
  329. return find_buddy_priv;
  330. }
  331. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  332. {
  333. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  334. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  335. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  336. u8 linkctrl_reg;
  337. u8 num4bbytes;
  338. num4bbytes = (capabilityoffset + 0x10) / 4;
  339. /*Read Link Control Register */
  340. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  341. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  342. }
  343. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  344. struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  348. u8 tmp;
  349. u16 linkctrl_reg;
  350. /*Link Control Register */
  351. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  352. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  353. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  354. pcipriv->ndis_adapter.linkctrl_reg);
  355. pci_read_config_byte(pdev, 0x98, &tmp);
  356. tmp |= BIT(4);
  357. pci_write_config_byte(pdev, 0x98, tmp);
  358. tmp = 0x17;
  359. pci_write_config_byte(pdev, 0x70f, tmp);
  360. }
  361. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  362. {
  363. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  364. _rtl_pci_update_default_setting(hw);
  365. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  366. /*Always enable ASPM & Clock Req. */
  367. rtl_pci_enable_aspm(hw);
  368. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  369. }
  370. }
  371. static void _rtl_pci_io_handler_init(struct device *dev,
  372. struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. rtlpriv->io.dev = dev;
  376. rtlpriv->io.write8_async = pci_write8_async;
  377. rtlpriv->io.write16_async = pci_write16_async;
  378. rtlpriv->io.write32_async = pci_write32_async;
  379. rtlpriv->io.read8_sync = pci_read8_sync;
  380. rtlpriv->io.read16_sync = pci_read16_sync;
  381. rtlpriv->io.read32_sync = pci_read32_sync;
  382. }
  383. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  384. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  388. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  389. struct sk_buff *next_skb;
  390. u8 additionlen = FCS_LEN;
  391. /* here open is 4, wep/tkip is 8, aes is 12*/
  392. if (info->control.hw_key)
  393. additionlen += info->control.hw_key->icv_len;
  394. /* The most skb num is 6 */
  395. tcb_desc->empkt_num = 0;
  396. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  397. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  398. struct ieee80211_tx_info *next_info;
  399. next_info = IEEE80211_SKB_CB(next_skb);
  400. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  401. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  402. next_skb->len + additionlen;
  403. tcb_desc->empkt_num++;
  404. } else {
  405. break;
  406. }
  407. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  408. next_skb))
  409. break;
  410. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  411. break;
  412. }
  413. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  414. return true;
  415. }
  416. /* just for early mode now */
  417. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  421. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  422. struct sk_buff *skb = NULL;
  423. struct ieee80211_tx_info *info = NULL;
  424. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  425. int tid;
  426. if (!rtlpriv->rtlhal.earlymode_enable)
  427. return;
  428. if (rtlpriv->dm.supp_phymode_switch &&
  429. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  430. (rtlpriv->buddy_priv &&
  431. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  432. return;
  433. /* we juse use em for BE/BK/VI/VO */
  434. for (tid = 7; tid >= 0; tid--) {
  435. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  436. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  437. while (!mac->act_scanning &&
  438. rtlpriv->psc.rfpwr_state == ERFON) {
  439. struct rtl_tcb_desc tcb_desc;
  440. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  441. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  442. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  443. (ring->entries - skb_queue_len(&ring->queue) >
  444. rtlhal->max_earlymode_num)) {
  445. skb = skb_dequeue(&mac->skb_waitq[tid]);
  446. } else {
  447. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  448. break;
  449. }
  450. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  451. /* Some macaddr can't do early mode. like
  452. * multicast/broadcast/no_qos data */
  453. info = IEEE80211_SKB_CB(skb);
  454. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  455. _rtl_update_earlymode_info(hw, skb,
  456. &tcb_desc, tid);
  457. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  458. }
  459. }
  460. }
  461. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  465. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  466. while (skb_queue_len(&ring->queue)) {
  467. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  468. struct sk_buff *skb;
  469. struct ieee80211_tx_info *info;
  470. __le16 fc;
  471. u8 tid;
  472. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  473. HW_DESC_OWN);
  474. /*beacon packet will only use the first
  475. *descriptor by defaut, and the own may not
  476. *be cleared by the hardware
  477. */
  478. if (own)
  479. return;
  480. ring->idx = (ring->idx + 1) % ring->entries;
  481. skb = __skb_dequeue(&ring->queue);
  482. pci_unmap_single(rtlpci->pdev,
  483. rtlpriv->cfg->ops->
  484. get_desc((u8 *) entry, true,
  485. HW_DESC_TXBUFF_ADDR),
  486. skb->len, PCI_DMA_TODEVICE);
  487. /* remove early mode header */
  488. if (rtlpriv->rtlhal.earlymode_enable)
  489. skb_pull(skb, EM_HDR_LEN);
  490. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  491. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  492. ring->idx,
  493. skb_queue_len(&ring->queue),
  494. *(u16 *) (skb->data + 22));
  495. if (prio == TXCMD_QUEUE) {
  496. dev_kfree_skb(skb);
  497. goto tx_status_ok;
  498. }
  499. /* for sw LPS, just after NULL skb send out, we can
  500. * sure AP knows we are sleeping, we should not let
  501. * rf sleep
  502. */
  503. fc = rtl_get_fc(skb);
  504. if (ieee80211_is_nullfunc(fc)) {
  505. if (ieee80211_has_pm(fc)) {
  506. rtlpriv->mac80211.offchan_delay = true;
  507. rtlpriv->psc.state_inap = true;
  508. } else {
  509. rtlpriv->psc.state_inap = false;
  510. }
  511. }
  512. if (ieee80211_is_action(fc)) {
  513. struct ieee80211_mgmt *action_frame =
  514. (struct ieee80211_mgmt *)skb->data;
  515. if (action_frame->u.action.u.ht_smps.action ==
  516. WLAN_HT_ACTION_SMPS) {
  517. dev_kfree_skb(skb);
  518. goto tx_status_ok;
  519. }
  520. }
  521. /* update tid tx pkt num */
  522. tid = rtl_get_tid(skb);
  523. if (tid <= 7)
  524. rtlpriv->link_info.tidtx_inperiod[tid]++;
  525. info = IEEE80211_SKB_CB(skb);
  526. ieee80211_tx_info_clear_status(info);
  527. info->flags |= IEEE80211_TX_STAT_ACK;
  528. /*info->status.rates[0].count = 1; */
  529. ieee80211_tx_status_irqsafe(hw, skb);
  530. if ((ring->entries - skb_queue_len(&ring->queue))
  531. == 2) {
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  533. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  534. prio, ring->idx,
  535. skb_queue_len(&ring->queue));
  536. ieee80211_wake_queue(hw,
  537. skb_get_queue_mapping
  538. (skb));
  539. }
  540. tx_status_ok:
  541. skb = NULL;
  542. }
  543. if (((rtlpriv->link_info.num_rx_inperiod +
  544. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  545. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  546. rtlpriv->enter_ps = false;
  547. schedule_work(&rtlpriv->works.lps_change_work);
  548. }
  549. }
  550. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  551. struct ieee80211_rx_status rx_status)
  552. {
  553. struct rtl_priv *rtlpriv = rtl_priv(hw);
  554. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  555. __le16 fc = rtl_get_fc(skb);
  556. bool unicast = false;
  557. struct sk_buff *uskb = NULL;
  558. u8 *pdata;
  559. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  560. if (is_broadcast_ether_addr(hdr->addr1)) {
  561. ;/*TODO*/
  562. } else if (is_multicast_ether_addr(hdr->addr1)) {
  563. ;/*TODO*/
  564. } else {
  565. unicast = true;
  566. rtlpriv->stats.rxbytesunicast += skb->len;
  567. }
  568. if (ieee80211_is_data(fc)) {
  569. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  570. if (unicast)
  571. rtlpriv->link_info.num_rx_inperiod++;
  572. }
  573. /* static bcn for roaming */
  574. rtl_beacon_statistic(hw, skb);
  575. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  576. /* for sw lps */
  577. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  578. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  579. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  580. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  581. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  582. return;
  583. if (unlikely(!rtl_action_proc(hw, skb, false)))
  584. return;
  585. uskb = dev_alloc_skb(skb->len + 128);
  586. if (!uskb)
  587. return; /* exit if allocation failed */
  588. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  589. pdata = (u8 *)skb_put(uskb, skb->len);
  590. memcpy(pdata, skb->data, skb->len);
  591. ieee80211_rx_irqsafe(hw, uskb);
  592. }
  593. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  597. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  598. struct ieee80211_rx_status rx_status = { 0 };
  599. unsigned int count = rtlpci->rxringcount;
  600. u8 own;
  601. u8 tmp_one;
  602. u32 bufferaddress;
  603. struct rtl_stats stats = {
  604. .signal = 0,
  605. .rate = 0,
  606. };
  607. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  608. if (rtlpci->driver_is_goingto_unload)
  609. return;
  610. /*RX NORMAL PKT */
  611. while (count--) {
  612. /*rx descriptor */
  613. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  614. index];
  615. /*rx pkt */
  616. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  617. index];
  618. struct sk_buff *new_skb = NULL;
  619. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  620. false, HW_DESC_OWN);
  621. /*wait data to be filled by hardware */
  622. if (own)
  623. break;
  624. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  625. &rx_status,
  626. (u8 *) pdesc, skb);
  627. if (stats.crc || stats.hwerror)
  628. goto done;
  629. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  630. if (unlikely(!new_skb)) {
  631. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  632. "can't alloc skb for rx\n");
  633. goto done;
  634. }
  635. kmemleak_not_leak(new_skb);
  636. pci_unmap_single(rtlpci->pdev,
  637. *((dma_addr_t *) skb->cb),
  638. rtlpci->rxbuffersize,
  639. PCI_DMA_FROMDEVICE);
  640. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  641. HW_DESC_RXPKT_LEN));
  642. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  643. /*
  644. * NOTICE This can not be use for mac80211,
  645. * this is done in mac80211 code,
  646. * if you done here sec DHCP will fail
  647. * skb_trim(skb, skb->len - 4);
  648. */
  649. _rtl_receive_one(hw, skb, rx_status);
  650. if (((rtlpriv->link_info.num_rx_inperiod +
  651. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  652. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  653. rtlpriv->enter_ps = false;
  654. schedule_work(&rtlpriv->works.lps_change_work);
  655. }
  656. dev_kfree_skb_any(skb);
  657. skb = new_skb;
  658. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  659. *((dma_addr_t *) skb->cb) =
  660. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  661. rtlpci->rxbuffersize,
  662. PCI_DMA_FROMDEVICE);
  663. done:
  664. bufferaddress = (*((dma_addr_t *)skb->cb));
  665. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  666. return;
  667. tmp_one = 1;
  668. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  669. HW_DESC_RXBUFF_ADDR,
  670. (u8 *)&bufferaddress);
  671. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  672. HW_DESC_RXPKT_LEN,
  673. (u8 *)&rtlpci->rxbuffersize);
  674. if (index == rtlpci->rxringcount - 1)
  675. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  676. HW_DESC_RXERO,
  677. &tmp_one);
  678. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  679. &tmp_one);
  680. index = (index + 1) % rtlpci->rxringcount;
  681. }
  682. rtlpci->rx_ring[rx_queue_idx].idx = index;
  683. }
  684. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  685. {
  686. struct ieee80211_hw *hw = dev_id;
  687. struct rtl_priv *rtlpriv = rtl_priv(hw);
  688. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  689. unsigned long flags;
  690. u32 inta = 0;
  691. u32 intb = 0;
  692. irqreturn_t ret = IRQ_HANDLED;
  693. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  694. /*read ISR: 4/8bytes */
  695. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  696. /*Shared IRQ or HW disappared */
  697. if (!inta || inta == 0xffff) {
  698. ret = IRQ_NONE;
  699. goto done;
  700. }
  701. /*<1> beacon related */
  702. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  703. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  704. "beacon ok interrupt!\n");
  705. }
  706. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  707. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  708. "beacon err interrupt!\n");
  709. }
  710. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  711. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  712. }
  713. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  714. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  715. "prepare beacon for interrupt!\n");
  716. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  717. }
  718. /*<3> Tx related */
  719. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  720. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  721. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  722. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  723. "Manage ok interrupt!\n");
  724. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  725. }
  726. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  727. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  728. "HIGH_QUEUE ok interrupt!\n");
  729. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  730. }
  731. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  732. rtlpriv->link_info.num_tx_inperiod++;
  733. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  734. "BK Tx OK interrupt!\n");
  735. _rtl_pci_tx_isr(hw, BK_QUEUE);
  736. }
  737. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  738. rtlpriv->link_info.num_tx_inperiod++;
  739. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  740. "BE TX OK interrupt!\n");
  741. _rtl_pci_tx_isr(hw, BE_QUEUE);
  742. }
  743. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  744. rtlpriv->link_info.num_tx_inperiod++;
  745. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  746. "VI TX OK interrupt!\n");
  747. _rtl_pci_tx_isr(hw, VI_QUEUE);
  748. }
  749. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  750. rtlpriv->link_info.num_tx_inperiod++;
  751. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  752. "Vo TX OK interrupt!\n");
  753. _rtl_pci_tx_isr(hw, VO_QUEUE);
  754. }
  755. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  756. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  757. rtlpriv->link_info.num_tx_inperiod++;
  758. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  759. "CMD TX OK interrupt!\n");
  760. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  761. }
  762. }
  763. /*<2> Rx related */
  764. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  765. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  766. _rtl_pci_rx_interrupt(hw);
  767. }
  768. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  769. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  770. "rx descriptor unavailable!\n");
  771. _rtl_pci_rx_interrupt(hw);
  772. }
  773. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  774. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  775. _rtl_pci_rx_interrupt(hw);
  776. }
  777. /*fw related*/
  778. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  779. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  780. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  781. "firmware interrupt!\n");
  782. queue_delayed_work(rtlpriv->works.rtl_wq,
  783. &rtlpriv->works.fwevt_wq, 0);
  784. }
  785. }
  786. if (rtlpriv->rtlhal.earlymode_enable)
  787. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  788. done:
  789. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  790. return ret;
  791. }
  792. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  793. {
  794. _rtl_pci_tx_chk_waitq(hw);
  795. }
  796. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  797. {
  798. struct rtl_priv *rtlpriv = rtl_priv(hw);
  799. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  800. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  801. struct rtl8192_tx_ring *ring = NULL;
  802. struct ieee80211_hdr *hdr = NULL;
  803. struct ieee80211_tx_info *info = NULL;
  804. struct sk_buff *pskb = NULL;
  805. struct rtl_tx_desc *pdesc = NULL;
  806. struct rtl_tcb_desc tcb_desc;
  807. u8 temp_one = 1;
  808. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  809. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  810. pskb = __skb_dequeue(&ring->queue);
  811. if (pskb) {
  812. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  813. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  814. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  815. pskb->len, PCI_DMA_TODEVICE);
  816. kfree_skb(pskb);
  817. }
  818. /*NB: the beacon data buffer must be 32-bit aligned. */
  819. pskb = ieee80211_beacon_get(hw, mac->vif);
  820. if (pskb == NULL)
  821. return;
  822. hdr = rtl_get_hdr(pskb);
  823. info = IEEE80211_SKB_CB(pskb);
  824. pdesc = &ring->desc[0];
  825. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  826. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  827. __skb_queue_tail(&ring->queue, pskb);
  828. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  829. &temp_one);
  830. return;
  831. }
  832. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  833. {
  834. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  835. u8 i;
  836. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  837. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  838. /*
  839. *we just alloc 2 desc for beacon queue,
  840. *because we just need first desc in hw beacon.
  841. */
  842. rtlpci->txringcount[BEACON_QUEUE] = 2;
  843. /*
  844. *BE queue need more descriptor for performance
  845. *consideration or, No more tx desc will happen,
  846. *and may cause mac80211 mem leakage.
  847. */
  848. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  849. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  850. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  851. }
  852. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  853. struct pci_dev *pdev)
  854. {
  855. struct rtl_priv *rtlpriv = rtl_priv(hw);
  856. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  857. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  858. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  859. rtlpci->up_first_time = true;
  860. rtlpci->being_init_adapter = false;
  861. rtlhal->hw = hw;
  862. rtlpci->pdev = pdev;
  863. /*Tx/Rx related var */
  864. _rtl_pci_init_trx_var(hw);
  865. /*IBSS*/ mac->beacon_interval = 100;
  866. /*AMPDU*/
  867. mac->min_space_cfg = 0;
  868. mac->max_mss_density = 0;
  869. /*set sane AMPDU defaults */
  870. mac->current_ampdu_density = 7;
  871. mac->current_ampdu_factor = 3;
  872. /*QOS*/
  873. rtlpci->acm_method = eAcmWay2_SW;
  874. /*task */
  875. tasklet_init(&rtlpriv->works.irq_tasklet,
  876. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  877. (unsigned long)hw);
  878. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  879. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  880. (unsigned long)hw);
  881. INIT_WORK(&rtlpriv->works.lps_change_work,
  882. rtl_lps_change_work_callback);
  883. }
  884. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  885. unsigned int prio, unsigned int entries)
  886. {
  887. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  888. struct rtl_priv *rtlpriv = rtl_priv(hw);
  889. struct rtl_tx_desc *ring;
  890. dma_addr_t dma;
  891. u32 nextdescaddress;
  892. int i;
  893. ring = pci_alloc_consistent(rtlpci->pdev,
  894. sizeof(*ring) * entries, &dma);
  895. if (!ring || (unsigned long)ring & 0xFF) {
  896. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  897. "Cannot allocate TX ring (prio = %d)\n", prio);
  898. return -ENOMEM;
  899. }
  900. memset(ring, 0, sizeof(*ring) * entries);
  901. rtlpci->tx_ring[prio].desc = ring;
  902. rtlpci->tx_ring[prio].dma = dma;
  903. rtlpci->tx_ring[prio].idx = 0;
  904. rtlpci->tx_ring[prio].entries = entries;
  905. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  906. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  907. prio, ring);
  908. for (i = 0; i < entries; i++) {
  909. nextdescaddress = (u32) dma +
  910. ((i + 1) % entries) *
  911. sizeof(*ring);
  912. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  913. true, HW_DESC_TX_NEXTDESC_ADDR,
  914. (u8 *)&nextdescaddress);
  915. }
  916. return 0;
  917. }
  918. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  919. {
  920. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  921. struct rtl_priv *rtlpriv = rtl_priv(hw);
  922. struct rtl_rx_desc *entry = NULL;
  923. int i, rx_queue_idx;
  924. u8 tmp_one = 1;
  925. /*
  926. *rx_queue_idx 0:RX_MPDU_QUEUE
  927. *rx_queue_idx 1:RX_CMD_QUEUE
  928. */
  929. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  930. rx_queue_idx++) {
  931. rtlpci->rx_ring[rx_queue_idx].desc =
  932. pci_alloc_consistent(rtlpci->pdev,
  933. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  934. desc) * rtlpci->rxringcount,
  935. &rtlpci->rx_ring[rx_queue_idx].dma);
  936. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  937. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  938. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  939. "Cannot allocate RX ring\n");
  940. return -ENOMEM;
  941. }
  942. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  943. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  944. rtlpci->rxringcount);
  945. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  946. /* If amsdu_8k is disabled, set buffersize to 4096. This
  947. * change will reduce memory fragmentation.
  948. */
  949. if (rtlpci->rxbuffersize > 4096 &&
  950. rtlpriv->rtlhal.disable_amsdu_8k)
  951. rtlpci->rxbuffersize = 4096;
  952. for (i = 0; i < rtlpci->rxringcount; i++) {
  953. struct sk_buff *skb =
  954. dev_alloc_skb(rtlpci->rxbuffersize);
  955. u32 bufferaddress;
  956. if (!skb)
  957. return 0;
  958. kmemleak_not_leak(skb);
  959. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  960. /*skb->dev = dev; */
  961. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  962. /*
  963. *just set skb->cb to mapping addr
  964. *for pci_unmap_single use
  965. */
  966. *((dma_addr_t *) skb->cb) =
  967. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  968. rtlpci->rxbuffersize,
  969. PCI_DMA_FROMDEVICE);
  970. bufferaddress = (*((dma_addr_t *)skb->cb));
  971. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  972. dev_kfree_skb_any(skb);
  973. return 1;
  974. }
  975. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  976. HW_DESC_RXBUFF_ADDR,
  977. (u8 *)&bufferaddress);
  978. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  979. HW_DESC_RXPKT_LEN,
  980. (u8 *)&rtlpci->
  981. rxbuffersize);
  982. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  983. HW_DESC_RXOWN,
  984. &tmp_one);
  985. }
  986. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  987. HW_DESC_RXERO, &tmp_one);
  988. }
  989. return 0;
  990. }
  991. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  992. unsigned int prio)
  993. {
  994. struct rtl_priv *rtlpriv = rtl_priv(hw);
  995. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  996. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  997. while (skb_queue_len(&ring->queue)) {
  998. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  999. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1000. pci_unmap_single(rtlpci->pdev,
  1001. rtlpriv->cfg->
  1002. ops->get_desc((u8 *) entry, true,
  1003. HW_DESC_TXBUFF_ADDR),
  1004. skb->len, PCI_DMA_TODEVICE);
  1005. kfree_skb(skb);
  1006. ring->idx = (ring->idx + 1) % ring->entries;
  1007. }
  1008. if (ring->desc) {
  1009. pci_free_consistent(rtlpci->pdev,
  1010. sizeof(*ring->desc) * ring->entries,
  1011. ring->desc, ring->dma);
  1012. ring->desc = NULL;
  1013. }
  1014. }
  1015. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1016. {
  1017. int i, rx_queue_idx;
  1018. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1019. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1020. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1021. rx_queue_idx++) {
  1022. for (i = 0; i < rtlpci->rxringcount; i++) {
  1023. struct sk_buff *skb =
  1024. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1025. if (!skb)
  1026. continue;
  1027. pci_unmap_single(rtlpci->pdev,
  1028. *((dma_addr_t *) skb->cb),
  1029. rtlpci->rxbuffersize,
  1030. PCI_DMA_FROMDEVICE);
  1031. kfree_skb(skb);
  1032. }
  1033. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1034. pci_free_consistent(rtlpci->pdev,
  1035. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1036. desc) * rtlpci->rxringcount,
  1037. rtlpci->rx_ring[rx_queue_idx].desc,
  1038. rtlpci->rx_ring[rx_queue_idx].dma);
  1039. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1040. }
  1041. }
  1042. }
  1043. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1044. {
  1045. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1046. int ret;
  1047. int i;
  1048. ret = _rtl_pci_init_rx_ring(hw);
  1049. if (ret)
  1050. return ret;
  1051. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1052. ret = _rtl_pci_init_tx_ring(hw, i,
  1053. rtlpci->txringcount[i]);
  1054. if (ret)
  1055. goto err_free_rings;
  1056. }
  1057. return 0;
  1058. err_free_rings:
  1059. _rtl_pci_free_rx_ring(rtlpci);
  1060. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1061. if (rtlpci->tx_ring[i].desc)
  1062. _rtl_pci_free_tx_ring(hw, i);
  1063. return 1;
  1064. }
  1065. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1066. {
  1067. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1068. u32 i;
  1069. /*free rx rings */
  1070. _rtl_pci_free_rx_ring(rtlpci);
  1071. /*free tx rings */
  1072. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1073. _rtl_pci_free_tx_ring(hw, i);
  1074. return 0;
  1075. }
  1076. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1077. {
  1078. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1079. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1080. int i, rx_queue_idx;
  1081. unsigned long flags;
  1082. u8 tmp_one = 1;
  1083. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1084. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1085. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1086. rx_queue_idx++) {
  1087. /*
  1088. *force the rx_ring[RX_MPDU_QUEUE/
  1089. *RX_CMD_QUEUE].idx to the first one
  1090. */
  1091. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1092. struct rtl_rx_desc *entry = NULL;
  1093. for (i = 0; i < rtlpci->rxringcount; i++) {
  1094. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1095. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1096. false,
  1097. HW_DESC_RXOWN,
  1098. &tmp_one);
  1099. }
  1100. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1101. }
  1102. }
  1103. /*
  1104. *after reset, release previous pending packet,
  1105. *and force the tx idx to the first one
  1106. */
  1107. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1108. if (rtlpci->tx_ring[i].desc) {
  1109. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1110. while (skb_queue_len(&ring->queue)) {
  1111. struct rtl_tx_desc *entry;
  1112. struct sk_buff *skb;
  1113. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1114. flags);
  1115. entry = &ring->desc[ring->idx];
  1116. skb = __skb_dequeue(&ring->queue);
  1117. pci_unmap_single(rtlpci->pdev,
  1118. rtlpriv->cfg->ops->
  1119. get_desc((u8 *)
  1120. entry,
  1121. true,
  1122. HW_DESC_TXBUFF_ADDR),
  1123. skb->len, PCI_DMA_TODEVICE);
  1124. ring->idx = (ring->idx + 1) % ring->entries;
  1125. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1126. flags);
  1127. kfree_skb(skb);
  1128. }
  1129. ring->idx = 0;
  1130. }
  1131. }
  1132. return 0;
  1133. }
  1134. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1135. struct ieee80211_sta *sta,
  1136. struct sk_buff *skb)
  1137. {
  1138. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1139. struct rtl_sta_info *sta_entry = NULL;
  1140. u8 tid = rtl_get_tid(skb);
  1141. __le16 fc = rtl_get_fc(skb);
  1142. if (!sta)
  1143. return false;
  1144. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1145. if (!rtlpriv->rtlhal.earlymode_enable)
  1146. return false;
  1147. if (ieee80211_is_nullfunc(fc))
  1148. return false;
  1149. if (ieee80211_is_qos_nullfunc(fc))
  1150. return false;
  1151. if (ieee80211_is_pspoll(fc))
  1152. return false;
  1153. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1154. return false;
  1155. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1156. return false;
  1157. if (tid > 7)
  1158. return false;
  1159. /* maybe every tid should be checked */
  1160. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1161. return false;
  1162. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1163. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1164. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1165. return true;
  1166. }
  1167. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1168. struct ieee80211_sta *sta,
  1169. struct sk_buff *skb,
  1170. struct rtl_tcb_desc *ptcb_desc)
  1171. {
  1172. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1173. struct rtl_sta_info *sta_entry = NULL;
  1174. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1175. struct rtl8192_tx_ring *ring;
  1176. struct rtl_tx_desc *pdesc;
  1177. u8 idx;
  1178. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1179. unsigned long flags;
  1180. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1181. __le16 fc = rtl_get_fc(skb);
  1182. u8 *pda_addr = hdr->addr1;
  1183. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1184. /*ssn */
  1185. u8 tid = 0;
  1186. u16 seq_number = 0;
  1187. u8 own;
  1188. u8 temp_one = 1;
  1189. if (ieee80211_is_mgmt(fc))
  1190. rtl_tx_mgmt_proc(hw, skb);
  1191. if (rtlpriv->psc.sw_ps_enabled) {
  1192. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1193. !ieee80211_has_pm(fc))
  1194. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1195. }
  1196. rtl_action_proc(hw, skb, true);
  1197. if (is_multicast_ether_addr(pda_addr))
  1198. rtlpriv->stats.txbytesmulticast += skb->len;
  1199. else if (is_broadcast_ether_addr(pda_addr))
  1200. rtlpriv->stats.txbytesbroadcast += skb->len;
  1201. else
  1202. rtlpriv->stats.txbytesunicast += skb->len;
  1203. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1204. ring = &rtlpci->tx_ring[hw_queue];
  1205. if (hw_queue != BEACON_QUEUE)
  1206. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1207. ring->entries;
  1208. else
  1209. idx = 0;
  1210. pdesc = &ring->desc[idx];
  1211. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1212. true, HW_DESC_OWN);
  1213. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1214. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1215. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1216. hw_queue, ring->idx, idx,
  1217. skb_queue_len(&ring->queue));
  1218. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1219. return skb->len;
  1220. }
  1221. if (ieee80211_is_data_qos(fc)) {
  1222. tid = rtl_get_tid(skb);
  1223. if (sta) {
  1224. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1225. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1226. IEEE80211_SCTL_SEQ) >> 4;
  1227. seq_number += 1;
  1228. if (!ieee80211_has_morefrags(hdr->frame_control))
  1229. sta_entry->tids[tid].seq_number = seq_number;
  1230. }
  1231. }
  1232. if (ieee80211_is_data(fc))
  1233. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1234. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1235. info, sta, skb, hw_queue, ptcb_desc);
  1236. __skb_queue_tail(&ring->queue, skb);
  1237. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1238. HW_DESC_OWN, &temp_one);
  1239. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1240. hw_queue != BEACON_QUEUE) {
  1241. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1242. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1243. hw_queue, ring->idx, idx,
  1244. skb_queue_len(&ring->queue));
  1245. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1246. }
  1247. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1248. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1249. return 0;
  1250. }
  1251. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1252. {
  1253. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1254. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1255. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1256. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1257. u16 i = 0;
  1258. int queue_id;
  1259. struct rtl8192_tx_ring *ring;
  1260. if (mac->skip_scan)
  1261. return;
  1262. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1263. u32 queue_len;
  1264. ring = &pcipriv->dev.tx_ring[queue_id];
  1265. queue_len = skb_queue_len(&ring->queue);
  1266. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1267. queue_id == TXCMD_QUEUE) {
  1268. queue_id--;
  1269. continue;
  1270. } else {
  1271. msleep(20);
  1272. i++;
  1273. }
  1274. /* we just wait 1s for all queues */
  1275. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1276. is_hal_stop(rtlhal) || i >= 200)
  1277. return;
  1278. }
  1279. }
  1280. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1281. {
  1282. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1283. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1284. _rtl_pci_deinit_trx_ring(hw);
  1285. synchronize_irq(rtlpci->pdev->irq);
  1286. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1287. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1288. flush_workqueue(rtlpriv->works.rtl_wq);
  1289. destroy_workqueue(rtlpriv->works.rtl_wq);
  1290. }
  1291. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1292. {
  1293. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1294. int err;
  1295. _rtl_pci_init_struct(hw, pdev);
  1296. err = _rtl_pci_init_trx_ring(hw);
  1297. if (err) {
  1298. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1299. "tx ring initialization failed\n");
  1300. return err;
  1301. }
  1302. return 0;
  1303. }
  1304. static int rtl_pci_start(struct ieee80211_hw *hw)
  1305. {
  1306. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1307. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1308. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1309. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1310. int err;
  1311. rtl_pci_reset_trx_ring(hw);
  1312. rtlpci->driver_is_goingto_unload = false;
  1313. err = rtlpriv->cfg->ops->hw_init(hw);
  1314. if (err) {
  1315. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1316. "Failed to config hardware!\n");
  1317. return err;
  1318. }
  1319. rtlpriv->cfg->ops->enable_interrupt(hw);
  1320. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1321. rtl_init_rx_config(hw);
  1322. /*should be after adapter start and interrupt enable. */
  1323. set_hal_start(rtlhal);
  1324. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1325. rtlpci->up_first_time = false;
  1326. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1327. return 0;
  1328. }
  1329. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1330. {
  1331. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1332. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1333. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1334. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1335. unsigned long flags;
  1336. u8 RFInProgressTimeOut = 0;
  1337. /*
  1338. *should be before disable interrupt&adapter
  1339. *and will do it immediately.
  1340. */
  1341. set_hal_stop(rtlhal);
  1342. rtlpci->driver_is_goingto_unload = true;
  1343. rtlpriv->cfg->ops->disable_interrupt(hw);
  1344. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1345. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1346. while (ppsc->rfchange_inprogress) {
  1347. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1348. if (RFInProgressTimeOut > 100) {
  1349. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1350. break;
  1351. }
  1352. mdelay(1);
  1353. RFInProgressTimeOut++;
  1354. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1355. }
  1356. ppsc->rfchange_inprogress = true;
  1357. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1358. rtlpriv->cfg->ops->hw_disable(hw);
  1359. /* some things are not needed if firmware not available */
  1360. if (!rtlpriv->max_fw_size)
  1361. return;
  1362. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1363. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1364. ppsc->rfchange_inprogress = false;
  1365. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1366. rtl_pci_enable_aspm(hw);
  1367. }
  1368. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1369. struct ieee80211_hw *hw)
  1370. {
  1371. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1372. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1373. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1374. struct pci_dev *bridge_pdev = pdev->bus->self;
  1375. u16 venderid;
  1376. u16 deviceid;
  1377. u8 revisionid;
  1378. u16 irqline;
  1379. u8 tmp;
  1380. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1381. venderid = pdev->vendor;
  1382. deviceid = pdev->device;
  1383. pci_read_config_byte(pdev, 0x8, &revisionid);
  1384. pci_read_config_word(pdev, 0x3C, &irqline);
  1385. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1386. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1387. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1388. * the correct driver is r8192e_pci, thus this routine should
  1389. * return false.
  1390. */
  1391. if (deviceid == RTL_PCI_8192SE_DID &&
  1392. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1393. return false;
  1394. if (deviceid == RTL_PCI_8192_DID ||
  1395. deviceid == RTL_PCI_0044_DID ||
  1396. deviceid == RTL_PCI_0047_DID ||
  1397. deviceid == RTL_PCI_8192SE_DID ||
  1398. deviceid == RTL_PCI_8174_DID ||
  1399. deviceid == RTL_PCI_8173_DID ||
  1400. deviceid == RTL_PCI_8172_DID ||
  1401. deviceid == RTL_PCI_8171_DID) {
  1402. switch (revisionid) {
  1403. case RTL_PCI_REVISION_ID_8192PCIE:
  1404. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1405. "8192 PCI-E is found - vid/did=%x/%x\n",
  1406. venderid, deviceid);
  1407. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1408. return false;
  1409. case RTL_PCI_REVISION_ID_8192SE:
  1410. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1411. "8192SE is found - vid/did=%x/%x\n",
  1412. venderid, deviceid);
  1413. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1414. break;
  1415. default:
  1416. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1417. "Err: Unknown device - vid/did=%x/%x\n",
  1418. venderid, deviceid);
  1419. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1420. break;
  1421. }
  1422. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1423. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1424. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1425. "8723AE PCI-E is found - "
  1426. "vid/did=%x/%x\n", venderid, deviceid);
  1427. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1428. deviceid == RTL_PCI_8192CE_DID ||
  1429. deviceid == RTL_PCI_8191CE_DID ||
  1430. deviceid == RTL_PCI_8188CE_DID) {
  1431. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1432. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1433. "8192C PCI-E is found - vid/did=%x/%x\n",
  1434. venderid, deviceid);
  1435. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1436. deviceid == RTL_PCI_8192DE_DID2) {
  1437. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1438. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1439. "8192D PCI-E is found - vid/did=%x/%x\n",
  1440. venderid, deviceid);
  1441. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1442. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1443. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1444. "Find adapter, Hardware type is 8188EE\n");
  1445. } else {
  1446. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1447. "Err: Unknown device - vid/did=%x/%x\n",
  1448. venderid, deviceid);
  1449. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1450. }
  1451. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1452. if (revisionid == 0 || revisionid == 1) {
  1453. if (revisionid == 0) {
  1454. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1455. "Find 92DE MAC0\n");
  1456. rtlhal->interfaceindex = 0;
  1457. } else if (revisionid == 1) {
  1458. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1459. "Find 92DE MAC1\n");
  1460. rtlhal->interfaceindex = 1;
  1461. }
  1462. } else {
  1463. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1464. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1465. venderid, deviceid, revisionid);
  1466. rtlhal->interfaceindex = 0;
  1467. }
  1468. }
  1469. /*find bus info */
  1470. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1471. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1472. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1473. /* some ARM have no bridge_pdev and will crash here
  1474. * so we should check if bridge_pdev is NULL
  1475. */
  1476. if (bridge_pdev) {
  1477. /*find bridge info if available */
  1478. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1479. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1480. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1481. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1482. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1483. "Pci Bridge Vendor is found index: %d\n",
  1484. tmp);
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1490. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1491. pcipriv->ndis_adapter.pcibridge_busnum =
  1492. bridge_pdev->bus->number;
  1493. pcipriv->ndis_adapter.pcibridge_devnum =
  1494. PCI_SLOT(bridge_pdev->devfn);
  1495. pcipriv->ndis_adapter.pcibridge_funcnum =
  1496. PCI_FUNC(bridge_pdev->devfn);
  1497. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1498. pci_pcie_cap(bridge_pdev);
  1499. pcipriv->ndis_adapter.num4bytes =
  1500. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1501. rtl_pci_get_linkcontrol_field(hw);
  1502. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1503. PCI_BRIDGE_VENDOR_AMD) {
  1504. pcipriv->ndis_adapter.amd_l1_patch =
  1505. rtl_pci_get_amd_l1_patch(hw);
  1506. }
  1507. }
  1508. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1509. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1510. pcipriv->ndis_adapter.busnumber,
  1511. pcipriv->ndis_adapter.devnumber,
  1512. pcipriv->ndis_adapter.funcnumber,
  1513. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1514. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1515. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1516. pcipriv->ndis_adapter.pcibridge_busnum,
  1517. pcipriv->ndis_adapter.pcibridge_devnum,
  1518. pcipriv->ndis_adapter.pcibridge_funcnum,
  1519. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1520. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1521. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1522. pcipriv->ndis_adapter.amd_l1_patch);
  1523. rtl_pci_parse_configuration(pdev, hw);
  1524. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1525. return true;
  1526. }
  1527. int rtl_pci_probe(struct pci_dev *pdev,
  1528. const struct pci_device_id *id)
  1529. {
  1530. struct ieee80211_hw *hw = NULL;
  1531. struct rtl_priv *rtlpriv = NULL;
  1532. struct rtl_pci_priv *pcipriv = NULL;
  1533. struct rtl_pci *rtlpci;
  1534. unsigned long pmem_start, pmem_len, pmem_flags;
  1535. int err;
  1536. err = pci_enable_device(pdev);
  1537. if (err) {
  1538. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1539. pci_name(pdev));
  1540. return err;
  1541. }
  1542. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1543. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1544. RT_ASSERT(false,
  1545. "Unable to obtain 32bit DMA for consistent allocations\n");
  1546. err = -ENOMEM;
  1547. goto fail1;
  1548. }
  1549. }
  1550. pci_set_master(pdev);
  1551. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1552. sizeof(struct rtl_priv), &rtl_ops);
  1553. if (!hw) {
  1554. RT_ASSERT(false,
  1555. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1556. err = -ENOMEM;
  1557. goto fail1;
  1558. }
  1559. SET_IEEE80211_DEV(hw, &pdev->dev);
  1560. pci_set_drvdata(pdev, hw);
  1561. rtlpriv = hw->priv;
  1562. rtlpriv->hw = hw;
  1563. pcipriv = (void *)rtlpriv->priv;
  1564. pcipriv->dev.pdev = pdev;
  1565. init_completion(&rtlpriv->firmware_loading_complete);
  1566. /* init cfg & intf_ops */
  1567. rtlpriv->rtlhal.interface = INTF_PCI;
  1568. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1569. rtlpriv->intf_ops = &rtl_pci_ops;
  1570. rtlpriv->glb_var = &rtl_global_var;
  1571. /*
  1572. *init dbgp flags before all
  1573. *other functions, because we will
  1574. *use it in other funtions like
  1575. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1576. *you can not use these macro
  1577. *before this
  1578. */
  1579. rtl_dbgp_flag_init(hw);
  1580. /* MEM map */
  1581. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1582. if (err) {
  1583. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1584. goto fail1;
  1585. }
  1586. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1587. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1588. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1589. /*shared mem start */
  1590. rtlpriv->io.pci_mem_start =
  1591. (unsigned long)pci_iomap(pdev,
  1592. rtlpriv->cfg->bar_id, pmem_len);
  1593. if (rtlpriv->io.pci_mem_start == 0) {
  1594. RT_ASSERT(false, "Can't map PCI mem\n");
  1595. err = -ENOMEM;
  1596. goto fail2;
  1597. }
  1598. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1599. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1600. pmem_start, pmem_len, pmem_flags,
  1601. rtlpriv->io.pci_mem_start);
  1602. /* Disable Clk Request */
  1603. pci_write_config_byte(pdev, 0x81, 0);
  1604. /* leave D3 mode */
  1605. pci_write_config_byte(pdev, 0x44, 0);
  1606. pci_write_config_byte(pdev, 0x04, 0x06);
  1607. pci_write_config_byte(pdev, 0x04, 0x07);
  1608. /* find adapter */
  1609. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1610. err = -ENODEV;
  1611. goto fail3;
  1612. }
  1613. /* Init IO handler */
  1614. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1615. /*like read eeprom and so on */
  1616. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1617. /*aspm */
  1618. rtl_pci_init_aspm(hw);
  1619. /* Init mac80211 sw */
  1620. err = rtl_init_core(hw);
  1621. if (err) {
  1622. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1623. "Can't allocate sw for mac80211\n");
  1624. goto fail3;
  1625. }
  1626. /* Init PCI sw */
  1627. err = rtl_pci_init(hw, pdev);
  1628. if (err) {
  1629. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1630. goto fail3;
  1631. }
  1632. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1633. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1634. err = -ENODEV;
  1635. goto fail3;
  1636. }
  1637. rtlpriv->cfg->ops->init_sw_leds(hw);
  1638. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1639. if (err) {
  1640. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1641. "failed to create sysfs device attributes\n");
  1642. goto fail3;
  1643. }
  1644. rtlpci = rtl_pcidev(pcipriv);
  1645. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1646. IRQF_SHARED, KBUILD_MODNAME, hw);
  1647. if (err) {
  1648. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1649. "%s: failed to register IRQ handler\n",
  1650. wiphy_name(hw->wiphy));
  1651. goto fail3;
  1652. }
  1653. rtlpci->irq_alloc = 1;
  1654. return 0;
  1655. fail3:
  1656. rtl_deinit_core(hw);
  1657. if (rtlpriv->io.pci_mem_start != 0)
  1658. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1659. fail2:
  1660. pci_release_regions(pdev);
  1661. complete(&rtlpriv->firmware_loading_complete);
  1662. fail1:
  1663. if (hw)
  1664. ieee80211_free_hw(hw);
  1665. pci_disable_device(pdev);
  1666. return err;
  1667. }
  1668. EXPORT_SYMBOL(rtl_pci_probe);
  1669. void rtl_pci_disconnect(struct pci_dev *pdev)
  1670. {
  1671. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1672. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1673. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1674. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1675. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1676. /* just in case driver is removed before firmware callback */
  1677. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1678. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1679. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1680. /*ieee80211_unregister_hw will call ops_stop */
  1681. if (rtlmac->mac80211_registered == 1) {
  1682. ieee80211_unregister_hw(hw);
  1683. rtlmac->mac80211_registered = 0;
  1684. } else {
  1685. rtl_deinit_deferred_work(hw);
  1686. rtlpriv->intf_ops->adapter_stop(hw);
  1687. }
  1688. rtlpriv->cfg->ops->disable_interrupt(hw);
  1689. /*deinit rfkill */
  1690. rtl_deinit_rfkill(hw);
  1691. rtl_pci_deinit(hw);
  1692. rtl_deinit_core(hw);
  1693. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1694. if (rtlpci->irq_alloc) {
  1695. synchronize_irq(rtlpci->pdev->irq);
  1696. free_irq(rtlpci->pdev->irq, hw);
  1697. rtlpci->irq_alloc = 0;
  1698. }
  1699. list_del(&rtlpriv->list);
  1700. if (rtlpriv->io.pci_mem_start != 0) {
  1701. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1702. pci_release_regions(pdev);
  1703. }
  1704. pci_disable_device(pdev);
  1705. rtl_pci_disable_aspm(hw);
  1706. ieee80211_free_hw(hw);
  1707. }
  1708. EXPORT_SYMBOL(rtl_pci_disconnect);
  1709. #ifdef CONFIG_PM_SLEEP
  1710. /***************************************
  1711. kernel pci power state define:
  1712. PCI_D0 ((pci_power_t __force) 0)
  1713. PCI_D1 ((pci_power_t __force) 1)
  1714. PCI_D2 ((pci_power_t __force) 2)
  1715. PCI_D3hot ((pci_power_t __force) 3)
  1716. PCI_D3cold ((pci_power_t __force) 4)
  1717. PCI_UNKNOWN ((pci_power_t __force) 5)
  1718. This function is called when system
  1719. goes into suspend state mac80211 will
  1720. call rtl_mac_stop() from the mac80211
  1721. suspend function first, So there is
  1722. no need to call hw_disable here.
  1723. ****************************************/
  1724. int rtl_pci_suspend(struct device *dev)
  1725. {
  1726. struct pci_dev *pdev = to_pci_dev(dev);
  1727. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1728. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1729. rtlpriv->cfg->ops->hw_suspend(hw);
  1730. rtl_deinit_rfkill(hw);
  1731. return 0;
  1732. }
  1733. EXPORT_SYMBOL(rtl_pci_suspend);
  1734. int rtl_pci_resume(struct device *dev)
  1735. {
  1736. struct pci_dev *pdev = to_pci_dev(dev);
  1737. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1738. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1739. rtlpriv->cfg->ops->hw_resume(hw);
  1740. rtl_init_rfkill(hw);
  1741. return 0;
  1742. }
  1743. EXPORT_SYMBOL(rtl_pci_resume);
  1744. #endif /* CONFIG_PM_SLEEP */
  1745. struct rtl_intf_ops rtl_pci_ops = {
  1746. .read_efuse_byte = read_efuse_byte,
  1747. .adapter_start = rtl_pci_start,
  1748. .adapter_stop = rtl_pci_stop,
  1749. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1750. .adapter_tx = rtl_pci_tx,
  1751. .flush = rtl_pci_flush,
  1752. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1753. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1754. .disable_aspm = rtl_pci_disable_aspm,
  1755. .enable_aspm = rtl_pci_enable_aspm,
  1756. };