rt2800lib.c 246 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, see <http://www.gnu.org/licenses/>.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RF(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  56. #define WAIT_FOR_MCU(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  58. H2M_MAILBOX_CSR_OWNER, (__reg))
  59. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  60. {
  61. /* check for rt2872 on SoC */
  62. if (!rt2x00_is_soc(rt2x00dev) ||
  63. !rt2x00_rt(rt2x00dev, RT2872))
  64. return false;
  65. /* we know for sure that these rf chipsets are used on rt305x boards */
  66. if (rt2x00_rf(rt2x00dev, RF3020) ||
  67. rt2x00_rf(rt2x00dev, RF3021) ||
  68. rt2x00_rf(rt2x00dev, RF3022))
  69. return true;
  70. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  71. return false;
  72. }
  73. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  74. const unsigned int word, const u8 value)
  75. {
  76. u32 reg;
  77. mutex_lock(&rt2x00dev->csr_mutex);
  78. /*
  79. * Wait until the BBP becomes available, afterwards we
  80. * can safely write the new data into the register.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  89. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  90. }
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, u8 *value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the BBP becomes available, afterwards we
  100. * can safely write the read request into the register.
  101. * After the data has been written, we wait until hardware
  102. * returns the correct value, if at any time the register
  103. * doesn't become available in time, reg will be 0xffffffff
  104. * which means we return 0xff to the caller.
  105. */
  106. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  107. reg = 0;
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  112. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  113. WAIT_FOR_BBP(rt2x00dev, &reg);
  114. }
  115. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  116. mutex_unlock(&rt2x00dev->csr_mutex);
  117. }
  118. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  119. const unsigned int word, const u8 value)
  120. {
  121. u32 reg;
  122. mutex_lock(&rt2x00dev->csr_mutex);
  123. /*
  124. * Wait until the RFCSR becomes available, afterwards we
  125. * can safely write the new data into the register.
  126. */
  127. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  128. reg = 0;
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  133. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  134. }
  135. mutex_unlock(&rt2x00dev->csr_mutex);
  136. }
  137. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  138. const unsigned int word, u8 *value)
  139. {
  140. u32 reg;
  141. mutex_lock(&rt2x00dev->csr_mutex);
  142. /*
  143. * Wait until the RFCSR becomes available, afterwards we
  144. * can safely write the read request into the register.
  145. * After the data has been written, we wait until hardware
  146. * returns the correct value, if at any time the register
  147. * doesn't become available in time, reg will be 0xffffffff
  148. * which means we return 0xff to the caller.
  149. */
  150. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  151. reg = 0;
  152. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  155. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  156. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  157. }
  158. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  159. mutex_unlock(&rt2x00dev->csr_mutex);
  160. }
  161. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int word, const u32 value)
  163. {
  164. u32 reg;
  165. mutex_lock(&rt2x00dev->csr_mutex);
  166. /*
  167. * Wait until the RF becomes available, afterwards we
  168. * can safely write the new data into the register.
  169. */
  170. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  171. reg = 0;
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  176. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  177. rt2x00_rf_write(rt2x00dev, word, value);
  178. }
  179. mutex_unlock(&rt2x00dev->csr_mutex);
  180. }
  181. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  182. [EEPROM_CHIP_ID] = 0x0000,
  183. [EEPROM_VERSION] = 0x0001,
  184. [EEPROM_MAC_ADDR_0] = 0x0002,
  185. [EEPROM_MAC_ADDR_1] = 0x0003,
  186. [EEPROM_MAC_ADDR_2] = 0x0004,
  187. [EEPROM_NIC_CONF0] = 0x001a,
  188. [EEPROM_NIC_CONF1] = 0x001b,
  189. [EEPROM_FREQ] = 0x001d,
  190. [EEPROM_LED_AG_CONF] = 0x001e,
  191. [EEPROM_LED_ACT_CONF] = 0x001f,
  192. [EEPROM_LED_POLARITY] = 0x0020,
  193. [EEPROM_NIC_CONF2] = 0x0021,
  194. [EEPROM_LNA] = 0x0022,
  195. [EEPROM_RSSI_BG] = 0x0023,
  196. [EEPROM_RSSI_BG2] = 0x0024,
  197. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  198. [EEPROM_RSSI_A] = 0x0025,
  199. [EEPROM_RSSI_A2] = 0x0026,
  200. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  201. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  202. [EEPROM_TXPOWER_DELTA] = 0x0028,
  203. [EEPROM_TXPOWER_BG1] = 0x0029,
  204. [EEPROM_TXPOWER_BG2] = 0x0030,
  205. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  206. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  207. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  208. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  209. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  210. [EEPROM_TXPOWER_A1] = 0x003c,
  211. [EEPROM_TXPOWER_A2] = 0x0053,
  212. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  213. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  214. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  215. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  216. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  217. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  218. [EEPROM_BBP_START] = 0x0078,
  219. };
  220. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  221. [EEPROM_CHIP_ID] = 0x0000,
  222. [EEPROM_VERSION] = 0x0001,
  223. [EEPROM_MAC_ADDR_0] = 0x0002,
  224. [EEPROM_MAC_ADDR_1] = 0x0003,
  225. [EEPROM_MAC_ADDR_2] = 0x0004,
  226. [EEPROM_NIC_CONF0] = 0x001a,
  227. [EEPROM_NIC_CONF1] = 0x001b,
  228. [EEPROM_NIC_CONF2] = 0x001c,
  229. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  230. [EEPROM_FREQ] = 0x0022,
  231. [EEPROM_LED_AG_CONF] = 0x0023,
  232. [EEPROM_LED_ACT_CONF] = 0x0024,
  233. [EEPROM_LED_POLARITY] = 0x0025,
  234. [EEPROM_LNA] = 0x0026,
  235. [EEPROM_EXT_LNA2] = 0x0027,
  236. [EEPROM_RSSI_BG] = 0x0028,
  237. [EEPROM_RSSI_BG2] = 0x0029,
  238. [EEPROM_RSSI_A] = 0x002a,
  239. [EEPROM_RSSI_A2] = 0x002b,
  240. [EEPROM_TXPOWER_BG1] = 0x0030,
  241. [EEPROM_TXPOWER_BG2] = 0x0037,
  242. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  243. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  244. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  245. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  246. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  247. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  248. [EEPROM_TXPOWER_A1] = 0x004b,
  249. [EEPROM_TXPOWER_A2] = 0x0065,
  250. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  251. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  252. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  253. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  254. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  255. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  256. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  257. };
  258. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  259. const enum rt2800_eeprom_word word)
  260. {
  261. const unsigned int *map;
  262. unsigned int index;
  263. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  264. "%s: invalid EEPROM word %d\n",
  265. wiphy_name(rt2x00dev->hw->wiphy), word))
  266. return 0;
  267. if (rt2x00_rt(rt2x00dev, RT3593))
  268. map = rt2800_eeprom_map_ext;
  269. else
  270. map = rt2800_eeprom_map;
  271. index = map[word];
  272. /* Index 0 is valid only for EEPROM_CHIP_ID.
  273. * Otherwise it means that the offset of the
  274. * given word is not initialized in the map,
  275. * or that the field is not usable on the
  276. * actual chipset.
  277. */
  278. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  279. "%s: invalid access of EEPROM word %d\n",
  280. wiphy_name(rt2x00dev->hw->wiphy), word);
  281. return index;
  282. }
  283. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  284. const enum rt2800_eeprom_word word)
  285. {
  286. unsigned int index;
  287. index = rt2800_eeprom_word_index(rt2x00dev, word);
  288. return rt2x00_eeprom_addr(rt2x00dev, index);
  289. }
  290. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  291. const enum rt2800_eeprom_word word, u16 *data)
  292. {
  293. unsigned int index;
  294. index = rt2800_eeprom_word_index(rt2x00dev, word);
  295. rt2x00_eeprom_read(rt2x00dev, index, data);
  296. }
  297. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  298. const enum rt2800_eeprom_word word, u16 data)
  299. {
  300. unsigned int index;
  301. index = rt2800_eeprom_word_index(rt2x00dev, word);
  302. rt2x00_eeprom_write(rt2x00dev, index, data);
  303. }
  304. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  305. const enum rt2800_eeprom_word array,
  306. unsigned int offset,
  307. u16 *data)
  308. {
  309. unsigned int index;
  310. index = rt2800_eeprom_word_index(rt2x00dev, array);
  311. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  312. }
  313. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  314. {
  315. u32 reg;
  316. int i, count;
  317. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  318. if (rt2x00_get_field32(reg, WLAN_EN))
  319. return 0;
  320. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  321. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  322. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  323. rt2x00_set_field32(&reg, WLAN_EN, 1);
  324. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  325. udelay(REGISTER_BUSY_DELAY);
  326. count = 0;
  327. do {
  328. /*
  329. * Check PLL_LD & XTAL_RDY.
  330. */
  331. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  332. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  333. if (rt2x00_get_field32(reg, PLL_LD) &&
  334. rt2x00_get_field32(reg, XTAL_RDY))
  335. break;
  336. udelay(REGISTER_BUSY_DELAY);
  337. }
  338. if (i >= REGISTER_BUSY_COUNT) {
  339. if (count >= 10)
  340. return -EIO;
  341. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  342. udelay(REGISTER_BUSY_DELAY);
  343. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  344. udelay(REGISTER_BUSY_DELAY);
  345. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  346. udelay(REGISTER_BUSY_DELAY);
  347. count++;
  348. } else {
  349. count = 0;
  350. }
  351. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  352. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  353. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  354. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  355. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  356. udelay(10);
  357. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  358. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  359. udelay(10);
  360. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  361. } while (count != 0);
  362. return 0;
  363. }
  364. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  365. const u8 command, const u8 token,
  366. const u8 arg0, const u8 arg1)
  367. {
  368. u32 reg;
  369. /*
  370. * SOC devices don't support MCU requests.
  371. */
  372. if (rt2x00_is_soc(rt2x00dev))
  373. return;
  374. mutex_lock(&rt2x00dev->csr_mutex);
  375. /*
  376. * Wait until the MCU becomes available, afterwards we
  377. * can safely write the new data into the register.
  378. */
  379. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  380. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  381. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  382. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  383. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  384. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  385. reg = 0;
  386. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  387. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  388. }
  389. mutex_unlock(&rt2x00dev->csr_mutex);
  390. }
  391. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  392. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  393. {
  394. unsigned int i = 0;
  395. u32 reg;
  396. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  397. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  398. if (reg && reg != ~0)
  399. return 0;
  400. msleep(1);
  401. }
  402. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  403. return -EBUSY;
  404. }
  405. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  406. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  407. {
  408. unsigned int i;
  409. u32 reg;
  410. /*
  411. * Some devices are really slow to respond here. Wait a whole second
  412. * before timing out.
  413. */
  414. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  415. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  416. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  417. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  418. return 0;
  419. msleep(10);
  420. }
  421. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  422. return -EACCES;
  423. }
  424. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  425. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  426. {
  427. u32 reg;
  428. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  429. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  430. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  431. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  432. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  433. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  434. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  435. }
  436. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  437. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  438. unsigned short *txwi_size,
  439. unsigned short *rxwi_size)
  440. {
  441. switch (rt2x00dev->chip.rt) {
  442. case RT3593:
  443. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  444. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  445. break;
  446. case RT5592:
  447. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  448. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  449. break;
  450. default:
  451. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  452. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  453. break;
  454. }
  455. }
  456. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  457. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  458. {
  459. u16 fw_crc;
  460. u16 crc;
  461. /*
  462. * The last 2 bytes in the firmware array are the crc checksum itself,
  463. * this means that we should never pass those 2 bytes to the crc
  464. * algorithm.
  465. */
  466. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  467. /*
  468. * Use the crc ccitt algorithm.
  469. * This will return the same value as the legacy driver which
  470. * used bit ordering reversion on the both the firmware bytes
  471. * before input input as well as on the final output.
  472. * Obviously using crc ccitt directly is much more efficient.
  473. */
  474. crc = crc_ccitt(~0, data, len - 2);
  475. /*
  476. * There is a small difference between the crc-itu-t + bitrev and
  477. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  478. * will be swapped, use swab16 to convert the crc to the correct
  479. * value.
  480. */
  481. crc = swab16(crc);
  482. return fw_crc == crc;
  483. }
  484. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  485. const u8 *data, const size_t len)
  486. {
  487. size_t offset = 0;
  488. size_t fw_len;
  489. bool multiple;
  490. /*
  491. * PCI(e) & SOC devices require firmware with a length
  492. * of 8kb. USB devices require firmware files with a length
  493. * of 4kb. Certain USB chipsets however require different firmware,
  494. * which Ralink only provides attached to the original firmware
  495. * file. Thus for USB devices, firmware files have a length
  496. * which is a multiple of 4kb. The firmware for rt3290 chip also
  497. * have a length which is a multiple of 4kb.
  498. */
  499. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  500. fw_len = 4096;
  501. else
  502. fw_len = 8192;
  503. multiple = true;
  504. /*
  505. * Validate the firmware length
  506. */
  507. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  508. return FW_BAD_LENGTH;
  509. /*
  510. * Check if the chipset requires one of the upper parts
  511. * of the firmware.
  512. */
  513. if (rt2x00_is_usb(rt2x00dev) &&
  514. !rt2x00_rt(rt2x00dev, RT2860) &&
  515. !rt2x00_rt(rt2x00dev, RT2872) &&
  516. !rt2x00_rt(rt2x00dev, RT3070) &&
  517. ((len / fw_len) == 1))
  518. return FW_BAD_VERSION;
  519. /*
  520. * 8kb firmware files must be checked as if it were
  521. * 2 separate firmware files.
  522. */
  523. while (offset < len) {
  524. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  525. return FW_BAD_CRC;
  526. offset += fw_len;
  527. }
  528. return FW_OK;
  529. }
  530. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  531. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  532. const u8 *data, const size_t len)
  533. {
  534. unsigned int i;
  535. u32 reg;
  536. int retval;
  537. if (rt2x00_rt(rt2x00dev, RT3290)) {
  538. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  539. if (retval)
  540. return -EBUSY;
  541. }
  542. /*
  543. * If driver doesn't wake up firmware here,
  544. * rt2800_load_firmware will hang forever when interface is up again.
  545. */
  546. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  547. /*
  548. * Wait for stable hardware.
  549. */
  550. if (rt2800_wait_csr_ready(rt2x00dev))
  551. return -EBUSY;
  552. if (rt2x00_is_pci(rt2x00dev)) {
  553. if (rt2x00_rt(rt2x00dev, RT3290) ||
  554. rt2x00_rt(rt2x00dev, RT3572) ||
  555. rt2x00_rt(rt2x00dev, RT5390) ||
  556. rt2x00_rt(rt2x00dev, RT5392)) {
  557. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  558. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  559. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  560. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  561. }
  562. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  563. }
  564. rt2800_disable_wpdma(rt2x00dev);
  565. /*
  566. * Write firmware to the device.
  567. */
  568. rt2800_drv_write_firmware(rt2x00dev, data, len);
  569. /*
  570. * Wait for device to stabilize.
  571. */
  572. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  573. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  574. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  575. break;
  576. msleep(1);
  577. }
  578. if (i == REGISTER_BUSY_COUNT) {
  579. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  580. return -EBUSY;
  581. }
  582. /*
  583. * Disable DMA, will be reenabled later when enabling
  584. * the radio.
  585. */
  586. rt2800_disable_wpdma(rt2x00dev);
  587. /*
  588. * Initialize firmware.
  589. */
  590. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  591. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  592. if (rt2x00_is_usb(rt2x00dev)) {
  593. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  594. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  595. }
  596. msleep(1);
  597. return 0;
  598. }
  599. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  600. void rt2800_write_tx_data(struct queue_entry *entry,
  601. struct txentry_desc *txdesc)
  602. {
  603. __le32 *txwi = rt2800_drv_get_txwi(entry);
  604. u32 word;
  605. int i;
  606. /*
  607. * Initialize TX Info descriptor
  608. */
  609. rt2x00_desc_read(txwi, 0, &word);
  610. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  611. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  612. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  613. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  614. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  615. rt2x00_set_field32(&word, TXWI_W0_TS,
  616. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  617. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  618. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  619. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  620. txdesc->u.ht.mpdu_density);
  621. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  622. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  623. rt2x00_set_field32(&word, TXWI_W0_BW,
  624. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  625. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  626. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  627. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  628. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  629. rt2x00_desc_write(txwi, 0, word);
  630. rt2x00_desc_read(txwi, 1, &word);
  631. rt2x00_set_field32(&word, TXWI_W1_ACK,
  632. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  633. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  634. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  635. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  636. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  637. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  638. txdesc->key_idx : txdesc->u.ht.wcid);
  639. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  640. txdesc->length);
  641. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  642. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  643. rt2x00_desc_write(txwi, 1, word);
  644. /*
  645. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  646. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  647. * When TXD_W3_WIV is set to 1 it will use the IV data
  648. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  649. * crypto entry in the registers should be used to encrypt the frame.
  650. *
  651. * Nulify all remaining words as well, we don't know how to program them.
  652. */
  653. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  654. _rt2x00_desc_write(txwi, i, 0);
  655. }
  656. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  657. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  658. {
  659. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  660. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  661. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  662. u16 eeprom;
  663. u8 offset0;
  664. u8 offset1;
  665. u8 offset2;
  666. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  667. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  668. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  669. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  670. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  671. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  672. } else {
  673. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  674. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  675. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  676. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  677. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  678. }
  679. /*
  680. * Convert the value from the descriptor into the RSSI value
  681. * If the value in the descriptor is 0, it is considered invalid
  682. * and the default (extremely low) rssi value is assumed
  683. */
  684. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  685. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  686. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  687. /*
  688. * mac80211 only accepts a single RSSI value. Calculating the
  689. * average doesn't deliver a fair answer either since -60:-60 would
  690. * be considered equally good as -50:-70 while the second is the one
  691. * which gives less energy...
  692. */
  693. rssi0 = max(rssi0, rssi1);
  694. return (int)max(rssi0, rssi2);
  695. }
  696. void rt2800_process_rxwi(struct queue_entry *entry,
  697. struct rxdone_entry_desc *rxdesc)
  698. {
  699. __le32 *rxwi = (__le32 *) entry->skb->data;
  700. u32 word;
  701. rt2x00_desc_read(rxwi, 0, &word);
  702. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  703. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  704. rt2x00_desc_read(rxwi, 1, &word);
  705. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  706. rxdesc->flags |= RX_FLAG_SHORT_GI;
  707. if (rt2x00_get_field32(word, RXWI_W1_BW))
  708. rxdesc->flags |= RX_FLAG_40MHZ;
  709. /*
  710. * Detect RX rate, always use MCS as signal type.
  711. */
  712. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  713. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  714. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  715. /*
  716. * Mask of 0x8 bit to remove the short preamble flag.
  717. */
  718. if (rxdesc->rate_mode == RATE_MODE_CCK)
  719. rxdesc->signal &= ~0x8;
  720. rt2x00_desc_read(rxwi, 2, &word);
  721. /*
  722. * Convert descriptor AGC value to RSSI value.
  723. */
  724. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  725. /*
  726. * Remove RXWI descriptor from start of the buffer.
  727. */
  728. skb_pull(entry->skb, entry->queue->winfo_size);
  729. }
  730. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  731. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  732. {
  733. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  734. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  735. struct txdone_entry_desc txdesc;
  736. u32 word;
  737. u16 mcs, real_mcs;
  738. int aggr, ampdu;
  739. /*
  740. * Obtain the status about this packet.
  741. */
  742. txdesc.flags = 0;
  743. rt2x00_desc_read(txwi, 0, &word);
  744. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  745. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  746. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  747. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  748. /*
  749. * If a frame was meant to be sent as a single non-aggregated MPDU
  750. * but ended up in an aggregate the used tx rate doesn't correlate
  751. * with the one specified in the TXWI as the whole aggregate is sent
  752. * with the same rate.
  753. *
  754. * For example: two frames are sent to rt2x00, the first one sets
  755. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  756. * and requests MCS15. If the hw aggregates both frames into one
  757. * AMDPU the tx status for both frames will contain MCS7 although
  758. * the frame was sent successfully.
  759. *
  760. * Hence, replace the requested rate with the real tx rate to not
  761. * confuse the rate control algortihm by providing clearly wrong
  762. * data.
  763. */
  764. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  765. skbdesc->tx_rate_idx = real_mcs;
  766. mcs = real_mcs;
  767. }
  768. if (aggr == 1 || ampdu == 1)
  769. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  770. /*
  771. * Ralink has a retry mechanism using a global fallback
  772. * table. We setup this fallback table to try the immediate
  773. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  774. * always contains the MCS used for the last transmission, be
  775. * it successful or not.
  776. */
  777. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  778. /*
  779. * Transmission succeeded. The number of retries is
  780. * mcs - real_mcs
  781. */
  782. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  783. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  784. } else {
  785. /*
  786. * Transmission failed. The number of retries is
  787. * always 7 in this case (for a total number of 8
  788. * frames sent).
  789. */
  790. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  791. txdesc.retry = rt2x00dev->long_retry;
  792. }
  793. /*
  794. * the frame was retried at least once
  795. * -> hw used fallback rates
  796. */
  797. if (txdesc.retry)
  798. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  799. rt2x00lib_txdone(entry, &txdesc);
  800. }
  801. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  802. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  803. unsigned int index)
  804. {
  805. return HW_BEACON_BASE(index);
  806. }
  807. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  808. unsigned int index)
  809. {
  810. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  811. }
  812. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  813. {
  814. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  815. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  816. unsigned int beacon_base;
  817. unsigned int padding_len;
  818. u32 orig_reg, reg;
  819. const int txwi_desc_size = entry->queue->winfo_size;
  820. /*
  821. * Disable beaconing while we are reloading the beacon data,
  822. * otherwise we might be sending out invalid data.
  823. */
  824. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  825. orig_reg = reg;
  826. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  827. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  828. /*
  829. * Add space for the TXWI in front of the skb.
  830. */
  831. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  832. /*
  833. * Register descriptor details in skb frame descriptor.
  834. */
  835. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  836. skbdesc->desc = entry->skb->data;
  837. skbdesc->desc_len = txwi_desc_size;
  838. /*
  839. * Add the TXWI for the beacon to the skb.
  840. */
  841. rt2800_write_tx_data(entry, txdesc);
  842. /*
  843. * Dump beacon to userspace through debugfs.
  844. */
  845. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  846. /*
  847. * Write entire beacon with TXWI and padding to register.
  848. */
  849. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  850. if (padding_len && skb_pad(entry->skb, padding_len)) {
  851. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  852. /* skb freed by skb_pad() on failure */
  853. entry->skb = NULL;
  854. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  855. return;
  856. }
  857. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  858. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  859. entry->skb->len + padding_len);
  860. /*
  861. * Enable beaconing again.
  862. */
  863. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  864. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  865. /*
  866. * Clean up beacon skb.
  867. */
  868. dev_kfree_skb_any(entry->skb);
  869. entry->skb = NULL;
  870. }
  871. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  872. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  873. unsigned int index)
  874. {
  875. int i;
  876. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  877. unsigned int beacon_base;
  878. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  879. /*
  880. * For the Beacon base registers we only need to clear
  881. * the whole TXWI which (when set to 0) will invalidate
  882. * the entire beacon.
  883. */
  884. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  885. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  886. }
  887. void rt2800_clear_beacon(struct queue_entry *entry)
  888. {
  889. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  890. u32 reg;
  891. /*
  892. * Disable beaconing while we are reloading the beacon data,
  893. * otherwise we might be sending out invalid data.
  894. */
  895. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  896. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  897. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  898. /*
  899. * Clear beacon.
  900. */
  901. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  902. /*
  903. * Enabled beaconing again.
  904. */
  905. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  906. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  907. }
  908. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  909. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  910. const struct rt2x00debug rt2800_rt2x00debug = {
  911. .owner = THIS_MODULE,
  912. .csr = {
  913. .read = rt2800_register_read,
  914. .write = rt2800_register_write,
  915. .flags = RT2X00DEBUGFS_OFFSET,
  916. .word_base = CSR_REG_BASE,
  917. .word_size = sizeof(u32),
  918. .word_count = CSR_REG_SIZE / sizeof(u32),
  919. },
  920. .eeprom = {
  921. /* NOTE: The local EEPROM access functions can't
  922. * be used here, use the generic versions instead.
  923. */
  924. .read = rt2x00_eeprom_read,
  925. .write = rt2x00_eeprom_write,
  926. .word_base = EEPROM_BASE,
  927. .word_size = sizeof(u16),
  928. .word_count = EEPROM_SIZE / sizeof(u16),
  929. },
  930. .bbp = {
  931. .read = rt2800_bbp_read,
  932. .write = rt2800_bbp_write,
  933. .word_base = BBP_BASE,
  934. .word_size = sizeof(u8),
  935. .word_count = BBP_SIZE / sizeof(u8),
  936. },
  937. .rf = {
  938. .read = rt2x00_rf_read,
  939. .write = rt2800_rf_write,
  940. .word_base = RF_BASE,
  941. .word_size = sizeof(u32),
  942. .word_count = RF_SIZE / sizeof(u32),
  943. },
  944. .rfcsr = {
  945. .read = rt2800_rfcsr_read,
  946. .write = rt2800_rfcsr_write,
  947. .word_base = RFCSR_BASE,
  948. .word_size = sizeof(u8),
  949. .word_count = RFCSR_SIZE / sizeof(u8),
  950. },
  951. };
  952. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  953. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  954. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  955. {
  956. u32 reg;
  957. if (rt2x00_rt(rt2x00dev, RT3290)) {
  958. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  959. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  960. } else {
  961. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  962. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  963. }
  964. }
  965. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  966. #ifdef CONFIG_RT2X00_LIB_LEDS
  967. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  968. enum led_brightness brightness)
  969. {
  970. struct rt2x00_led *led =
  971. container_of(led_cdev, struct rt2x00_led, led_dev);
  972. unsigned int enabled = brightness != LED_OFF;
  973. unsigned int bg_mode =
  974. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  975. unsigned int polarity =
  976. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  977. EEPROM_FREQ_LED_POLARITY);
  978. unsigned int ledmode =
  979. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  980. EEPROM_FREQ_LED_MODE);
  981. u32 reg;
  982. /* Check for SoC (SOC devices don't support MCU requests) */
  983. if (rt2x00_is_soc(led->rt2x00dev)) {
  984. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  985. /* Set LED Polarity */
  986. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  987. /* Set LED Mode */
  988. if (led->type == LED_TYPE_RADIO) {
  989. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  990. enabled ? 3 : 0);
  991. } else if (led->type == LED_TYPE_ASSOC) {
  992. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  993. enabled ? 3 : 0);
  994. } else if (led->type == LED_TYPE_QUALITY) {
  995. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  996. enabled ? 3 : 0);
  997. }
  998. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  999. } else {
  1000. if (led->type == LED_TYPE_RADIO) {
  1001. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1002. enabled ? 0x20 : 0);
  1003. } else if (led->type == LED_TYPE_ASSOC) {
  1004. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1005. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1006. } else if (led->type == LED_TYPE_QUALITY) {
  1007. /*
  1008. * The brightness is divided into 6 levels (0 - 5),
  1009. * The specs tell us the following levels:
  1010. * 0, 1 ,3, 7, 15, 31
  1011. * to determine the level in a simple way we can simply
  1012. * work with bitshifting:
  1013. * (1 << level) - 1
  1014. */
  1015. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1016. (1 << brightness / (LED_FULL / 6)) - 1,
  1017. polarity);
  1018. }
  1019. }
  1020. }
  1021. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1022. struct rt2x00_led *led, enum led_type type)
  1023. {
  1024. led->rt2x00dev = rt2x00dev;
  1025. led->type = type;
  1026. led->led_dev.brightness_set = rt2800_brightness_set;
  1027. led->flags = LED_INITIALIZED;
  1028. }
  1029. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1030. /*
  1031. * Configuration handlers.
  1032. */
  1033. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1034. const u8 *address,
  1035. int wcid)
  1036. {
  1037. struct mac_wcid_entry wcid_entry;
  1038. u32 offset;
  1039. offset = MAC_WCID_ENTRY(wcid);
  1040. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1041. if (address)
  1042. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1043. rt2800_register_multiwrite(rt2x00dev, offset,
  1044. &wcid_entry, sizeof(wcid_entry));
  1045. }
  1046. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1047. {
  1048. u32 offset;
  1049. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1050. rt2800_register_write(rt2x00dev, offset, 0);
  1051. }
  1052. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1053. int wcid, u32 bssidx)
  1054. {
  1055. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1056. u32 reg;
  1057. /*
  1058. * The BSS Idx numbers is split in a main value of 3 bits,
  1059. * and a extended field for adding one additional bit to the value.
  1060. */
  1061. rt2800_register_read(rt2x00dev, offset, &reg);
  1062. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1063. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1064. (bssidx & 0x8) >> 3);
  1065. rt2800_register_write(rt2x00dev, offset, reg);
  1066. }
  1067. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1068. struct rt2x00lib_crypto *crypto,
  1069. struct ieee80211_key_conf *key)
  1070. {
  1071. struct mac_iveiv_entry iveiv_entry;
  1072. u32 offset;
  1073. u32 reg;
  1074. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1075. if (crypto->cmd == SET_KEY) {
  1076. rt2800_register_read(rt2x00dev, offset, &reg);
  1077. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1078. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1079. /*
  1080. * Both the cipher as the BSS Idx numbers are split in a main
  1081. * value of 3 bits, and a extended field for adding one additional
  1082. * bit to the value.
  1083. */
  1084. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1085. (crypto->cipher & 0x7));
  1086. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1087. (crypto->cipher & 0x8) >> 3);
  1088. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1089. rt2800_register_write(rt2x00dev, offset, reg);
  1090. } else {
  1091. /* Delete the cipher without touching the bssidx */
  1092. rt2800_register_read(rt2x00dev, offset, &reg);
  1093. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1094. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1095. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1096. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1097. rt2800_register_write(rt2x00dev, offset, reg);
  1098. }
  1099. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1100. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1101. if ((crypto->cipher == CIPHER_TKIP) ||
  1102. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1103. (crypto->cipher == CIPHER_AES))
  1104. iveiv_entry.iv[3] |= 0x20;
  1105. iveiv_entry.iv[3] |= key->keyidx << 6;
  1106. rt2800_register_multiwrite(rt2x00dev, offset,
  1107. &iveiv_entry, sizeof(iveiv_entry));
  1108. }
  1109. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1110. struct rt2x00lib_crypto *crypto,
  1111. struct ieee80211_key_conf *key)
  1112. {
  1113. struct hw_key_entry key_entry;
  1114. struct rt2x00_field32 field;
  1115. u32 offset;
  1116. u32 reg;
  1117. if (crypto->cmd == SET_KEY) {
  1118. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1119. memcpy(key_entry.key, crypto->key,
  1120. sizeof(key_entry.key));
  1121. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1122. sizeof(key_entry.tx_mic));
  1123. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1124. sizeof(key_entry.rx_mic));
  1125. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1126. rt2800_register_multiwrite(rt2x00dev, offset,
  1127. &key_entry, sizeof(key_entry));
  1128. }
  1129. /*
  1130. * The cipher types are stored over multiple registers
  1131. * starting with SHARED_KEY_MODE_BASE each word will have
  1132. * 32 bits and contains the cipher types for 2 bssidx each.
  1133. * Using the correct defines correctly will cause overhead,
  1134. * so just calculate the correct offset.
  1135. */
  1136. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1137. field.bit_mask = 0x7 << field.bit_offset;
  1138. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1139. rt2800_register_read(rt2x00dev, offset, &reg);
  1140. rt2x00_set_field32(&reg, field,
  1141. (crypto->cmd == SET_KEY) * crypto->cipher);
  1142. rt2800_register_write(rt2x00dev, offset, reg);
  1143. /*
  1144. * Update WCID information
  1145. */
  1146. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1147. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1148. crypto->bssidx);
  1149. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1150. return 0;
  1151. }
  1152. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1153. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  1154. {
  1155. struct mac_wcid_entry wcid_entry;
  1156. int idx;
  1157. u32 offset;
  1158. /*
  1159. * Search for the first free WCID entry and return the corresponding
  1160. * index.
  1161. *
  1162. * Make sure the WCID starts _after_ the last possible shared key
  1163. * entry (>32).
  1164. *
  1165. * Since parts of the pairwise key table might be shared with
  1166. * the beacon frame buffers 6 & 7 we should only write into the
  1167. * first 222 entries.
  1168. */
  1169. for (idx = 33; idx <= 222; idx++) {
  1170. offset = MAC_WCID_ENTRY(idx);
  1171. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1172. sizeof(wcid_entry));
  1173. if (is_broadcast_ether_addr(wcid_entry.mac))
  1174. return idx;
  1175. }
  1176. /*
  1177. * Use -1 to indicate that we don't have any more space in the WCID
  1178. * table.
  1179. */
  1180. return -1;
  1181. }
  1182. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1183. struct rt2x00lib_crypto *crypto,
  1184. struct ieee80211_key_conf *key)
  1185. {
  1186. struct hw_key_entry key_entry;
  1187. u32 offset;
  1188. if (crypto->cmd == SET_KEY) {
  1189. /*
  1190. * Allow key configuration only for STAs that are
  1191. * known by the hw.
  1192. */
  1193. if (crypto->wcid < 0)
  1194. return -ENOSPC;
  1195. key->hw_key_idx = crypto->wcid;
  1196. memcpy(key_entry.key, crypto->key,
  1197. sizeof(key_entry.key));
  1198. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1199. sizeof(key_entry.tx_mic));
  1200. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1201. sizeof(key_entry.rx_mic));
  1202. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1203. rt2800_register_multiwrite(rt2x00dev, offset,
  1204. &key_entry, sizeof(key_entry));
  1205. }
  1206. /*
  1207. * Update WCID information
  1208. */
  1209. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1210. return 0;
  1211. }
  1212. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1213. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1214. struct ieee80211_sta *sta)
  1215. {
  1216. int wcid;
  1217. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1218. /*
  1219. * Find next free WCID.
  1220. */
  1221. wcid = rt2800_find_wcid(rt2x00dev);
  1222. /*
  1223. * Store selected wcid even if it is invalid so that we can
  1224. * later decide if the STA is uploaded into the hw.
  1225. */
  1226. sta_priv->wcid = wcid;
  1227. /*
  1228. * No space left in the device, however, we can still communicate
  1229. * with the STA -> No error.
  1230. */
  1231. if (wcid < 0)
  1232. return 0;
  1233. /*
  1234. * Clean up WCID attributes and write STA address to the device.
  1235. */
  1236. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1237. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1238. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1239. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1240. return 0;
  1241. }
  1242. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1243. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1244. {
  1245. /*
  1246. * Remove WCID entry, no need to clean the attributes as they will
  1247. * get renewed when the WCID is reused.
  1248. */
  1249. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1250. return 0;
  1251. }
  1252. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1253. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1254. const unsigned int filter_flags)
  1255. {
  1256. u32 reg;
  1257. /*
  1258. * Start configuration steps.
  1259. * Note that the version error will always be dropped
  1260. * and broadcast frames will always be accepted since
  1261. * there is no filter for it at this time.
  1262. */
  1263. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1264. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1265. !(filter_flags & FIF_FCSFAIL));
  1266. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1267. !(filter_flags & FIF_PLCPFAIL));
  1268. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1269. !(filter_flags & FIF_PROMISC_IN_BSS));
  1270. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1271. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1272. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1273. !(filter_flags & FIF_ALLMULTI));
  1274. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1275. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1276. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1277. !(filter_flags & FIF_CONTROL));
  1278. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1279. !(filter_flags & FIF_CONTROL));
  1280. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1281. !(filter_flags & FIF_CONTROL));
  1282. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1283. !(filter_flags & FIF_CONTROL));
  1284. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1285. !(filter_flags & FIF_CONTROL));
  1286. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1287. !(filter_flags & FIF_PSPOLL));
  1288. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1289. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1290. !(filter_flags & FIF_CONTROL));
  1291. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1292. !(filter_flags & FIF_CONTROL));
  1293. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1294. }
  1295. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1296. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1297. struct rt2x00intf_conf *conf, const unsigned int flags)
  1298. {
  1299. u32 reg;
  1300. bool update_bssid = false;
  1301. if (flags & CONFIG_UPDATE_TYPE) {
  1302. /*
  1303. * Enable synchronisation.
  1304. */
  1305. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1306. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1307. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1308. if (conf->sync == TSF_SYNC_AP_NONE) {
  1309. /*
  1310. * Tune beacon queue transmit parameters for AP mode
  1311. */
  1312. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1313. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1314. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1315. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1316. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1317. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1318. } else {
  1319. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1320. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1321. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1322. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1323. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1324. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1325. }
  1326. }
  1327. if (flags & CONFIG_UPDATE_MAC) {
  1328. if (flags & CONFIG_UPDATE_TYPE &&
  1329. conf->sync == TSF_SYNC_AP_NONE) {
  1330. /*
  1331. * The BSSID register has to be set to our own mac
  1332. * address in AP mode.
  1333. */
  1334. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1335. update_bssid = true;
  1336. }
  1337. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1338. reg = le32_to_cpu(conf->mac[1]);
  1339. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1340. conf->mac[1] = cpu_to_le32(reg);
  1341. }
  1342. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1343. conf->mac, sizeof(conf->mac));
  1344. }
  1345. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1346. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1347. reg = le32_to_cpu(conf->bssid[1]);
  1348. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1349. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1350. conf->bssid[1] = cpu_to_le32(reg);
  1351. }
  1352. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1353. conf->bssid, sizeof(conf->bssid));
  1354. }
  1355. }
  1356. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1357. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1358. struct rt2x00lib_erp *erp)
  1359. {
  1360. bool any_sta_nongf = !!(erp->ht_opmode &
  1361. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1362. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1363. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1364. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1365. u32 reg;
  1366. /* default protection rate for HT20: OFDM 24M */
  1367. mm20_rate = gf20_rate = 0x4004;
  1368. /* default protection rate for HT40: duplicate OFDM 24M */
  1369. mm40_rate = gf40_rate = 0x4084;
  1370. switch (protection) {
  1371. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1372. /*
  1373. * All STAs in this BSS are HT20/40 but there might be
  1374. * STAs not supporting greenfield mode.
  1375. * => Disable protection for HT transmissions.
  1376. */
  1377. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1378. break;
  1379. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1380. /*
  1381. * All STAs in this BSS are HT20 or HT20/40 but there
  1382. * might be STAs not supporting greenfield mode.
  1383. * => Protect all HT40 transmissions.
  1384. */
  1385. mm20_mode = gf20_mode = 0;
  1386. mm40_mode = gf40_mode = 2;
  1387. break;
  1388. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1389. /*
  1390. * Nonmember protection:
  1391. * According to 802.11n we _should_ protect all
  1392. * HT transmissions (but we don't have to).
  1393. *
  1394. * But if cts_protection is enabled we _shall_ protect
  1395. * all HT transmissions using a CCK rate.
  1396. *
  1397. * And if any station is non GF we _shall_ protect
  1398. * GF transmissions.
  1399. *
  1400. * We decide to protect everything
  1401. * -> fall through to mixed mode.
  1402. */
  1403. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1404. /*
  1405. * Legacy STAs are present
  1406. * => Protect all HT transmissions.
  1407. */
  1408. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1409. /*
  1410. * If erp protection is needed we have to protect HT
  1411. * transmissions with CCK 11M long preamble.
  1412. */
  1413. if (erp->cts_protection) {
  1414. /* don't duplicate RTS/CTS in CCK mode */
  1415. mm20_rate = mm40_rate = 0x0003;
  1416. gf20_rate = gf40_rate = 0x0003;
  1417. }
  1418. break;
  1419. }
  1420. /* check for STAs not supporting greenfield mode */
  1421. if (any_sta_nongf)
  1422. gf20_mode = gf40_mode = 2;
  1423. /* Update HT protection config */
  1424. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1425. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1426. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1427. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1428. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1429. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1430. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1431. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1432. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1433. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1434. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1435. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1436. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1437. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1438. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1439. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1440. }
  1441. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1442. u32 changed)
  1443. {
  1444. u32 reg;
  1445. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1446. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1447. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1448. !!erp->short_preamble);
  1449. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1450. !!erp->short_preamble);
  1451. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1452. }
  1453. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1454. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1455. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1456. erp->cts_protection ? 2 : 0);
  1457. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1458. }
  1459. if (changed & BSS_CHANGED_BASIC_RATES) {
  1460. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1461. erp->basic_rates);
  1462. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1463. }
  1464. if (changed & BSS_CHANGED_ERP_SLOT) {
  1465. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1466. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1467. erp->slot_time);
  1468. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1469. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1470. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1471. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1472. }
  1473. if (changed & BSS_CHANGED_BEACON_INT) {
  1474. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1475. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1476. erp->beacon_int * 16);
  1477. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1478. }
  1479. if (changed & BSS_CHANGED_HT)
  1480. rt2800_config_ht_opmode(rt2x00dev, erp);
  1481. }
  1482. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1483. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1484. {
  1485. u32 reg;
  1486. u16 eeprom;
  1487. u8 led_ctrl, led_g_mode, led_r_mode;
  1488. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1489. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1490. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1491. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1492. } else {
  1493. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1494. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1495. }
  1496. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1497. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1498. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1499. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1500. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1501. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1502. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1503. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1504. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1505. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1506. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1507. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1508. } else {
  1509. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1510. (led_g_mode << 2) | led_r_mode, 1);
  1511. }
  1512. }
  1513. }
  1514. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1515. enum antenna ant)
  1516. {
  1517. u32 reg;
  1518. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1519. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1520. if (rt2x00_is_pci(rt2x00dev)) {
  1521. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1522. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1523. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1524. } else if (rt2x00_is_usb(rt2x00dev))
  1525. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1526. eesk_pin, 0);
  1527. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1528. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1529. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1530. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1531. }
  1532. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1533. {
  1534. u8 r1;
  1535. u8 r3;
  1536. u16 eeprom;
  1537. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1538. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1539. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1540. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1541. rt2800_config_3572bt_ant(rt2x00dev);
  1542. /*
  1543. * Configure the TX antenna.
  1544. */
  1545. switch (ant->tx_chain_num) {
  1546. case 1:
  1547. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1548. break;
  1549. case 2:
  1550. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1551. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1552. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1553. else
  1554. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1555. break;
  1556. case 3:
  1557. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1558. break;
  1559. }
  1560. /*
  1561. * Configure the RX antenna.
  1562. */
  1563. switch (ant->rx_chain_num) {
  1564. case 1:
  1565. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1566. rt2x00_rt(rt2x00dev, RT3090) ||
  1567. rt2x00_rt(rt2x00dev, RT3352) ||
  1568. rt2x00_rt(rt2x00dev, RT3390)) {
  1569. rt2800_eeprom_read(rt2x00dev,
  1570. EEPROM_NIC_CONF1, &eeprom);
  1571. if (rt2x00_get_field16(eeprom,
  1572. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1573. rt2800_set_ant_diversity(rt2x00dev,
  1574. rt2x00dev->default_ant.rx);
  1575. }
  1576. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1577. break;
  1578. case 2:
  1579. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1580. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1581. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1582. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1583. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1584. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1585. } else {
  1586. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1587. }
  1588. break;
  1589. case 3:
  1590. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1591. break;
  1592. }
  1593. rt2800_bbp_write(rt2x00dev, 3, r3);
  1594. rt2800_bbp_write(rt2x00dev, 1, r1);
  1595. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1596. if (ant->rx_chain_num == 1)
  1597. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1598. else
  1599. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1600. }
  1601. }
  1602. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1603. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1604. struct rt2x00lib_conf *libconf)
  1605. {
  1606. u16 eeprom;
  1607. short lna_gain;
  1608. if (libconf->rf.channel <= 14) {
  1609. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1610. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1611. } else if (libconf->rf.channel <= 64) {
  1612. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1613. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1614. } else if (libconf->rf.channel <= 128) {
  1615. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1616. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1617. lna_gain = rt2x00_get_field16(eeprom,
  1618. EEPROM_EXT_LNA2_A1);
  1619. } else {
  1620. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1621. lna_gain = rt2x00_get_field16(eeprom,
  1622. EEPROM_RSSI_BG2_LNA_A1);
  1623. }
  1624. } else {
  1625. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1626. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1627. lna_gain = rt2x00_get_field16(eeprom,
  1628. EEPROM_EXT_LNA2_A2);
  1629. } else {
  1630. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1631. lna_gain = rt2x00_get_field16(eeprom,
  1632. EEPROM_RSSI_A2_LNA_A2);
  1633. }
  1634. }
  1635. rt2x00dev->lna_gain = lna_gain;
  1636. }
  1637. #define FREQ_OFFSET_BOUND 0x5f
  1638. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  1639. {
  1640. u8 freq_offset, prev_freq_offset;
  1641. u8 rfcsr, prev_rfcsr;
  1642. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1643. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1644. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1645. prev_rfcsr = rfcsr;
  1646. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1647. if (rfcsr == prev_rfcsr)
  1648. return;
  1649. if (rt2x00_is_usb(rt2x00dev)) {
  1650. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1651. freq_offset, prev_rfcsr);
  1652. return;
  1653. }
  1654. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1655. while (prev_freq_offset != freq_offset) {
  1656. if (prev_freq_offset < freq_offset)
  1657. prev_freq_offset++;
  1658. else
  1659. prev_freq_offset--;
  1660. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1661. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1662. usleep_range(1000, 1500);
  1663. }
  1664. }
  1665. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1666. struct ieee80211_conf *conf,
  1667. struct rf_channel *rf,
  1668. struct channel_info *info)
  1669. {
  1670. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1671. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1672. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1673. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1674. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1675. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1676. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1677. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1678. if (rf->channel > 14) {
  1679. /*
  1680. * When TX power is below 0, we should increase it by 7 to
  1681. * make it a positive value (Minimum value is -7).
  1682. * However this means that values between 0 and 7 have
  1683. * double meaning, and we should set a 7DBm boost flag.
  1684. */
  1685. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1686. (info->default_power1 >= 0));
  1687. if (info->default_power1 < 0)
  1688. info->default_power1 += 7;
  1689. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1690. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1691. (info->default_power2 >= 0));
  1692. if (info->default_power2 < 0)
  1693. info->default_power2 += 7;
  1694. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1695. } else {
  1696. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1697. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1698. }
  1699. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1700. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1701. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1702. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1703. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1704. udelay(200);
  1705. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1706. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1707. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1708. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1709. udelay(200);
  1710. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1711. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1712. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1713. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1714. }
  1715. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1716. struct ieee80211_conf *conf,
  1717. struct rf_channel *rf,
  1718. struct channel_info *info)
  1719. {
  1720. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1721. u8 rfcsr, calib_tx, calib_rx;
  1722. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1723. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1724. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1725. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1726. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1727. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1728. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1729. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1730. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1731. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1732. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1733. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1734. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1735. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1736. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1737. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1738. rt2x00dev->default_ant.rx_chain_num <= 1);
  1739. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1740. rt2x00dev->default_ant.rx_chain_num <= 2);
  1741. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1742. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1743. rt2x00dev->default_ant.tx_chain_num <= 1);
  1744. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1745. rt2x00dev->default_ant.tx_chain_num <= 2);
  1746. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1747. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1748. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1749. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1750. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1751. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1752. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1753. } else {
  1754. if (conf_is_ht40(conf)) {
  1755. calib_tx = drv_data->calibration_bw40;
  1756. calib_rx = drv_data->calibration_bw40;
  1757. } else {
  1758. calib_tx = drv_data->calibration_bw20;
  1759. calib_rx = drv_data->calibration_bw20;
  1760. }
  1761. }
  1762. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1763. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1764. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1765. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1766. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1767. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1768. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1769. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1770. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1771. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1772. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1773. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1774. msleep(1);
  1775. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1776. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1777. }
  1778. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1779. struct ieee80211_conf *conf,
  1780. struct rf_channel *rf,
  1781. struct channel_info *info)
  1782. {
  1783. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1784. u8 rfcsr;
  1785. u32 reg;
  1786. if (rf->channel <= 14) {
  1787. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1788. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1789. } else {
  1790. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1791. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1792. }
  1793. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1794. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1795. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1796. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1797. if (rf->channel <= 14)
  1798. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1799. else
  1800. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1801. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1802. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1803. if (rf->channel <= 14)
  1804. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1805. else
  1806. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1807. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1808. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1809. if (rf->channel <= 14) {
  1810. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1811. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1812. info->default_power1);
  1813. } else {
  1814. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1815. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1816. (info->default_power1 & 0x3) |
  1817. ((info->default_power1 & 0xC) << 1));
  1818. }
  1819. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1820. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1821. if (rf->channel <= 14) {
  1822. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1823. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1824. info->default_power2);
  1825. } else {
  1826. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1827. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1828. (info->default_power2 & 0x3) |
  1829. ((info->default_power2 & 0xC) << 1));
  1830. }
  1831. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1832. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1833. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1834. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1835. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1836. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1837. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1838. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1839. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1840. if (rf->channel <= 14) {
  1841. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1842. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1843. }
  1844. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1845. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1846. } else {
  1847. switch (rt2x00dev->default_ant.tx_chain_num) {
  1848. case 1:
  1849. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1850. case 2:
  1851. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1852. break;
  1853. }
  1854. switch (rt2x00dev->default_ant.rx_chain_num) {
  1855. case 1:
  1856. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1857. case 2:
  1858. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1859. break;
  1860. }
  1861. }
  1862. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1863. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1864. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1865. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1866. if (conf_is_ht40(conf)) {
  1867. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1868. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1869. } else {
  1870. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1871. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1872. }
  1873. if (rf->channel <= 14) {
  1874. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1875. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1876. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1877. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1878. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1879. rfcsr = 0x4c;
  1880. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1881. drv_data->txmixer_gain_24g);
  1882. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1883. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1884. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1885. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1886. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1887. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1888. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1889. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1890. } else {
  1891. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1892. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1893. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1894. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1895. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1896. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1897. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1898. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1899. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1900. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1901. rfcsr = 0x7a;
  1902. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1903. drv_data->txmixer_gain_5g);
  1904. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1905. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1906. if (rf->channel <= 64) {
  1907. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1908. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1909. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1910. } else if (rf->channel <= 128) {
  1911. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1912. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1913. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1914. } else {
  1915. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1916. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1917. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1918. }
  1919. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1920. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1921. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1922. }
  1923. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1924. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1925. if (rf->channel <= 14)
  1926. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1927. else
  1928. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1929. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1930. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1931. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1932. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1933. }
  1934. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  1935. struct ieee80211_conf *conf,
  1936. struct rf_channel *rf,
  1937. struct channel_info *info)
  1938. {
  1939. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1940. u8 txrx_agc_fc;
  1941. u8 txrx_h20m;
  1942. u8 rfcsr;
  1943. u8 bbp;
  1944. const bool txbf_enabled = false; /* TODO */
  1945. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  1946. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  1947. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  1948. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  1949. rt2800_bbp_write(rt2x00dev, 109, bbp);
  1950. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  1951. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  1952. rt2800_bbp_write(rt2x00dev, 110, bbp);
  1953. if (rf->channel <= 14) {
  1954. /* Restore BBP 25 & 26 for 2.4 GHz */
  1955. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1956. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1957. } else {
  1958. /* Hard code BBP 25 & 26 for 5GHz */
  1959. /* Enable IQ Phase correction */
  1960. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1961. /* Setup IQ Phase correction value */
  1962. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1963. }
  1964. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1965. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  1966. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1967. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  1968. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1969. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1970. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  1971. if (rf->channel <= 14)
  1972. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  1973. else
  1974. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  1975. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1976. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  1977. if (rf->channel <= 14) {
  1978. rfcsr = 0;
  1979. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1980. info->default_power1 & 0x1f);
  1981. } else {
  1982. if (rt2x00_is_usb(rt2x00dev))
  1983. rfcsr = 0x40;
  1984. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1985. ((info->default_power1 & 0x18) << 1) |
  1986. (info->default_power1 & 7));
  1987. }
  1988. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  1989. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  1990. if (rf->channel <= 14) {
  1991. rfcsr = 0;
  1992. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1993. info->default_power2 & 0x1f);
  1994. } else {
  1995. if (rt2x00_is_usb(rt2x00dev))
  1996. rfcsr = 0x40;
  1997. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1998. ((info->default_power2 & 0x18) << 1) |
  1999. (info->default_power2 & 7));
  2000. }
  2001. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2002. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  2003. if (rf->channel <= 14) {
  2004. rfcsr = 0;
  2005. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2006. info->default_power3 & 0x1f);
  2007. } else {
  2008. if (rt2x00_is_usb(rt2x00dev))
  2009. rfcsr = 0x40;
  2010. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2011. ((info->default_power3 & 0x18) << 1) |
  2012. (info->default_power3 & 7));
  2013. }
  2014. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2015. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2016. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2017. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2018. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2019. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2020. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2021. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2022. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2023. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2024. switch (rt2x00dev->default_ant.tx_chain_num) {
  2025. case 3:
  2026. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2027. /* fallthrough */
  2028. case 2:
  2029. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2030. /* fallthrough */
  2031. case 1:
  2032. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2033. break;
  2034. }
  2035. switch (rt2x00dev->default_ant.rx_chain_num) {
  2036. case 3:
  2037. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2038. /* fallthrough */
  2039. case 2:
  2040. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2041. /* fallthrough */
  2042. case 1:
  2043. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2044. break;
  2045. }
  2046. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2047. rt2800_adjust_freq_offset(rt2x00dev);
  2048. if (conf_is_ht40(conf)) {
  2049. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2050. RFCSR24_TX_AGC_FC);
  2051. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2052. RFCSR24_TX_H20M);
  2053. } else {
  2054. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2055. RFCSR24_TX_AGC_FC);
  2056. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2057. RFCSR24_TX_H20M);
  2058. }
  2059. /* NOTE: the reference driver does not writes the new value
  2060. * back to RFCSR 32
  2061. */
  2062. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2063. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2064. if (rf->channel <= 14)
  2065. rfcsr = 0xa0;
  2066. else
  2067. rfcsr = 0x80;
  2068. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2069. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2070. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2071. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2072. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2073. /* Band selection */
  2074. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2075. if (rf->channel <= 14)
  2076. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2077. else
  2078. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2079. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2080. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2081. if (rf->channel <= 14)
  2082. rfcsr = 0x3c;
  2083. else
  2084. rfcsr = 0x20;
  2085. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2086. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2087. if (rf->channel <= 14)
  2088. rfcsr = 0x1a;
  2089. else
  2090. rfcsr = 0x12;
  2091. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2092. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2093. if (rf->channel >= 1 && rf->channel <= 14)
  2094. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2095. else if (rf->channel >= 36 && rf->channel <= 64)
  2096. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2097. else if (rf->channel >= 100 && rf->channel <= 128)
  2098. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2099. else
  2100. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2101. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2102. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2103. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2104. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2105. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2106. if (rf->channel <= 14) {
  2107. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2108. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2109. } else {
  2110. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2111. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2112. }
  2113. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2114. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2115. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2116. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2117. if (rf->channel <= 14) {
  2118. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2119. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2120. } else {
  2121. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2122. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2123. }
  2124. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2125. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2126. if (rf->channel <= 14)
  2127. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2128. else
  2129. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2130. if (txbf_enabled)
  2131. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2132. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2133. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2134. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2135. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2136. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2137. if (rf->channel <= 14)
  2138. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2139. else
  2140. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2141. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2142. if (rf->channel <= 14) {
  2143. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2144. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2145. } else {
  2146. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2147. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2148. }
  2149. /* Initiate VCO calibration */
  2150. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2151. if (rf->channel <= 14) {
  2152. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2153. } else {
  2154. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2155. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2156. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2157. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2158. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2159. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2160. }
  2161. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2162. if (rf->channel >= 1 && rf->channel <= 14) {
  2163. rfcsr = 0x23;
  2164. if (txbf_enabled)
  2165. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2166. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2167. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2168. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2169. rfcsr = 0x36;
  2170. if (txbf_enabled)
  2171. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2172. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2173. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2174. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2175. rfcsr = 0x32;
  2176. if (txbf_enabled)
  2177. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2178. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2179. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2180. } else {
  2181. rfcsr = 0x30;
  2182. if (txbf_enabled)
  2183. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2184. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2185. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2186. }
  2187. }
  2188. #define POWER_BOUND 0x27
  2189. #define POWER_BOUND_5G 0x2b
  2190. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2191. struct ieee80211_conf *conf,
  2192. struct rf_channel *rf,
  2193. struct channel_info *info)
  2194. {
  2195. u8 rfcsr;
  2196. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2197. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2198. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2199. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2200. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2201. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2202. if (info->default_power1 > POWER_BOUND)
  2203. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2204. else
  2205. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2206. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2207. rt2800_adjust_freq_offset(rt2x00dev);
  2208. if (rf->channel <= 14) {
  2209. if (rf->channel == 6)
  2210. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2211. else
  2212. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2213. if (rf->channel >= 1 && rf->channel <= 6)
  2214. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2215. else if (rf->channel >= 7 && rf->channel <= 11)
  2216. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2217. else if (rf->channel >= 12 && rf->channel <= 14)
  2218. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2219. }
  2220. }
  2221. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2222. struct ieee80211_conf *conf,
  2223. struct rf_channel *rf,
  2224. struct channel_info *info)
  2225. {
  2226. u8 rfcsr;
  2227. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2228. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2229. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2230. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2231. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2232. if (info->default_power1 > POWER_BOUND)
  2233. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2234. else
  2235. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2236. if (info->default_power2 > POWER_BOUND)
  2237. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2238. else
  2239. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2240. rt2800_adjust_freq_offset(rt2x00dev);
  2241. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2242. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2243. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2244. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2245. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2246. else
  2247. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2248. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2249. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2250. else
  2251. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2252. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2253. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2254. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2255. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2256. }
  2257. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2258. struct ieee80211_conf *conf,
  2259. struct rf_channel *rf,
  2260. struct channel_info *info)
  2261. {
  2262. u8 rfcsr;
  2263. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2264. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2265. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2266. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2267. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2268. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2269. if (info->default_power1 > POWER_BOUND)
  2270. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2271. else
  2272. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2273. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2274. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2275. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2276. if (info->default_power2 > POWER_BOUND)
  2277. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2278. else
  2279. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2280. info->default_power2);
  2281. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2282. }
  2283. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2284. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2285. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2286. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2287. }
  2288. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2289. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2290. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2291. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2292. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2293. rt2800_adjust_freq_offset(rt2x00dev);
  2294. if (rf->channel <= 14) {
  2295. int idx = rf->channel-1;
  2296. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2297. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2298. /* r55/r59 value array of channel 1~14 */
  2299. static const char r55_bt_rev[] = {0x83, 0x83,
  2300. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2301. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2302. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2303. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2304. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2305. rt2800_rfcsr_write(rt2x00dev, 55,
  2306. r55_bt_rev[idx]);
  2307. rt2800_rfcsr_write(rt2x00dev, 59,
  2308. r59_bt_rev[idx]);
  2309. } else {
  2310. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2311. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2312. 0x88, 0x88, 0x86, 0x85, 0x84};
  2313. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2314. }
  2315. } else {
  2316. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2317. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2318. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2319. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2320. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2321. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2322. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2323. rt2800_rfcsr_write(rt2x00dev, 55,
  2324. r55_nonbt_rev[idx]);
  2325. rt2800_rfcsr_write(rt2x00dev, 59,
  2326. r59_nonbt_rev[idx]);
  2327. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2328. rt2x00_rt(rt2x00dev, RT5392)) {
  2329. static const char r59_non_bt[] = {0x8f, 0x8f,
  2330. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2331. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2332. rt2800_rfcsr_write(rt2x00dev, 59,
  2333. r59_non_bt[idx]);
  2334. }
  2335. }
  2336. }
  2337. }
  2338. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2339. struct ieee80211_conf *conf,
  2340. struct rf_channel *rf,
  2341. struct channel_info *info)
  2342. {
  2343. u8 rfcsr, ep_reg;
  2344. u32 reg;
  2345. int power_bound;
  2346. /* TODO */
  2347. const bool is_11b = false;
  2348. const bool is_type_ep = false;
  2349. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2350. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2351. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2352. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2353. /* Order of values on rf_channel entry: N, K, mod, R */
  2354. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2355. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2356. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2357. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2358. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2359. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2360. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2361. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2362. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2363. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2364. if (rf->channel <= 14) {
  2365. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2366. /* FIXME: RF11 owerwrite ? */
  2367. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2368. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2369. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2370. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2371. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2372. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2373. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2374. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2375. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2376. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2377. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2378. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2379. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2380. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2381. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2382. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2383. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2384. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2385. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2386. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2387. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2388. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2389. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2390. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2391. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2392. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2393. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2394. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2395. /* TODO RF27 <- tssi */
  2396. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2397. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2398. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2399. if (is_11b) {
  2400. /* CCK */
  2401. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2402. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2403. if (is_type_ep)
  2404. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2405. else
  2406. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2407. } else {
  2408. /* OFDM */
  2409. if (is_type_ep)
  2410. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2411. else
  2412. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2413. }
  2414. power_bound = POWER_BOUND;
  2415. ep_reg = 0x2;
  2416. } else {
  2417. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2418. /* FIMXE: RF11 overwrite */
  2419. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2420. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2421. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2422. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2423. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2424. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2425. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2426. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2427. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2428. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2429. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2430. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2431. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2432. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2433. /* TODO RF27 <- tssi */
  2434. if (rf->channel >= 36 && rf->channel <= 64) {
  2435. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2436. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2437. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2438. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2439. if (rf->channel <= 50)
  2440. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2441. else if (rf->channel >= 52)
  2442. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2443. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2444. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2445. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2446. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2447. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2448. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2449. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2450. if (rf->channel <= 50) {
  2451. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2452. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2453. } else if (rf->channel >= 52) {
  2454. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2455. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2456. }
  2457. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2458. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2459. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2460. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2461. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2462. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2463. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2464. if (rf->channel <= 153) {
  2465. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2466. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2467. } else if (rf->channel >= 155) {
  2468. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2469. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2470. }
  2471. if (rf->channel <= 138) {
  2472. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2473. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2474. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2475. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2476. } else if (rf->channel >= 140) {
  2477. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2478. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2479. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2480. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2481. }
  2482. if (rf->channel <= 124)
  2483. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2484. else if (rf->channel >= 126)
  2485. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2486. if (rf->channel <= 138)
  2487. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2488. else if (rf->channel >= 140)
  2489. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2490. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2491. if (rf->channel <= 138)
  2492. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2493. else if (rf->channel >= 140)
  2494. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2495. if (rf->channel <= 128)
  2496. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2497. else if (rf->channel >= 130)
  2498. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2499. if (rf->channel <= 116)
  2500. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2501. else if (rf->channel >= 118)
  2502. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2503. if (rf->channel <= 138)
  2504. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2505. else if (rf->channel >= 140)
  2506. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2507. if (rf->channel <= 116)
  2508. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2509. else if (rf->channel >= 118)
  2510. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2511. }
  2512. power_bound = POWER_BOUND_5G;
  2513. ep_reg = 0x3;
  2514. }
  2515. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2516. if (info->default_power1 > power_bound)
  2517. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2518. else
  2519. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2520. if (is_type_ep)
  2521. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2522. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2523. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2524. if (info->default_power2 > power_bound)
  2525. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2526. else
  2527. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2528. if (is_type_ep)
  2529. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2530. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2531. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2532. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2533. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2534. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2535. rt2x00dev->default_ant.tx_chain_num >= 1);
  2536. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2537. rt2x00dev->default_ant.tx_chain_num == 2);
  2538. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2539. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2540. rt2x00dev->default_ant.rx_chain_num >= 1);
  2541. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2542. rt2x00dev->default_ant.rx_chain_num == 2);
  2543. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2544. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2545. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2546. if (conf_is_ht40(conf))
  2547. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2548. else
  2549. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2550. if (!is_11b) {
  2551. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2552. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2553. }
  2554. /* TODO proper frequency adjustment */
  2555. rt2800_adjust_freq_offset(rt2x00dev);
  2556. /* TODO merge with others */
  2557. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2558. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2559. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2560. /* BBP settings */
  2561. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2562. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2563. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2564. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2565. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2566. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2567. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2568. /* GLRT band configuration */
  2569. rt2800_bbp_write(rt2x00dev, 195, 128);
  2570. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2571. rt2800_bbp_write(rt2x00dev, 195, 129);
  2572. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2573. rt2800_bbp_write(rt2x00dev, 195, 130);
  2574. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2575. rt2800_bbp_write(rt2x00dev, 195, 131);
  2576. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2577. rt2800_bbp_write(rt2x00dev, 195, 133);
  2578. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2579. rt2800_bbp_write(rt2x00dev, 195, 124);
  2580. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2581. }
  2582. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2583. const unsigned int word,
  2584. const u8 value)
  2585. {
  2586. u8 chain, reg;
  2587. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2588. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2589. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2590. rt2800_bbp_write(rt2x00dev, 27, reg);
  2591. rt2800_bbp_write(rt2x00dev, word, value);
  2592. }
  2593. }
  2594. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2595. {
  2596. u8 cal;
  2597. /* TX0 IQ Gain */
  2598. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2599. if (channel <= 14)
  2600. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2601. else if (channel >= 36 && channel <= 64)
  2602. cal = rt2x00_eeprom_byte(rt2x00dev,
  2603. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2604. else if (channel >= 100 && channel <= 138)
  2605. cal = rt2x00_eeprom_byte(rt2x00dev,
  2606. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2607. else if (channel >= 140 && channel <= 165)
  2608. cal = rt2x00_eeprom_byte(rt2x00dev,
  2609. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2610. else
  2611. cal = 0;
  2612. rt2800_bbp_write(rt2x00dev, 159, cal);
  2613. /* TX0 IQ Phase */
  2614. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2615. if (channel <= 14)
  2616. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2617. else if (channel >= 36 && channel <= 64)
  2618. cal = rt2x00_eeprom_byte(rt2x00dev,
  2619. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2620. else if (channel >= 100 && channel <= 138)
  2621. cal = rt2x00_eeprom_byte(rt2x00dev,
  2622. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2623. else if (channel >= 140 && channel <= 165)
  2624. cal = rt2x00_eeprom_byte(rt2x00dev,
  2625. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2626. else
  2627. cal = 0;
  2628. rt2800_bbp_write(rt2x00dev, 159, cal);
  2629. /* TX1 IQ Gain */
  2630. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2631. if (channel <= 14)
  2632. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2633. else if (channel >= 36 && channel <= 64)
  2634. cal = rt2x00_eeprom_byte(rt2x00dev,
  2635. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2636. else if (channel >= 100 && channel <= 138)
  2637. cal = rt2x00_eeprom_byte(rt2x00dev,
  2638. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2639. else if (channel >= 140 && channel <= 165)
  2640. cal = rt2x00_eeprom_byte(rt2x00dev,
  2641. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2642. else
  2643. cal = 0;
  2644. rt2800_bbp_write(rt2x00dev, 159, cal);
  2645. /* TX1 IQ Phase */
  2646. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2647. if (channel <= 14)
  2648. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2649. else if (channel >= 36 && channel <= 64)
  2650. cal = rt2x00_eeprom_byte(rt2x00dev,
  2651. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2652. else if (channel >= 100 && channel <= 138)
  2653. cal = rt2x00_eeprom_byte(rt2x00dev,
  2654. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2655. else if (channel >= 140 && channel <= 165)
  2656. cal = rt2x00_eeprom_byte(rt2x00dev,
  2657. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2658. else
  2659. cal = 0;
  2660. rt2800_bbp_write(rt2x00dev, 159, cal);
  2661. /* FIXME: possible RX0, RX1 callibration ? */
  2662. /* RF IQ compensation control */
  2663. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2664. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2665. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2666. /* RF IQ imbalance compensation control */
  2667. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2668. cal = rt2x00_eeprom_byte(rt2x00dev,
  2669. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2670. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2671. }
  2672. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2673. unsigned int channel,
  2674. char txpower)
  2675. {
  2676. if (rt2x00_rt(rt2x00dev, RT3593))
  2677. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2678. if (channel <= 14)
  2679. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2680. if (rt2x00_rt(rt2x00dev, RT3593))
  2681. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2682. MAX_A_TXPOWER_3593);
  2683. else
  2684. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2685. }
  2686. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2687. struct ieee80211_conf *conf,
  2688. struct rf_channel *rf,
  2689. struct channel_info *info)
  2690. {
  2691. u32 reg;
  2692. unsigned int tx_pin;
  2693. u8 bbp, rfcsr;
  2694. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2695. info->default_power1);
  2696. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2697. info->default_power2);
  2698. if (rt2x00dev->default_ant.tx_chain_num > 2)
  2699. info->default_power3 =
  2700. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2701. info->default_power3);
  2702. switch (rt2x00dev->chip.rf) {
  2703. case RF2020:
  2704. case RF3020:
  2705. case RF3021:
  2706. case RF3022:
  2707. case RF3320:
  2708. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2709. break;
  2710. case RF3052:
  2711. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2712. break;
  2713. case RF3053:
  2714. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  2715. break;
  2716. case RF3290:
  2717. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2718. break;
  2719. case RF3322:
  2720. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2721. break;
  2722. case RF3070:
  2723. case RF5360:
  2724. case RF5370:
  2725. case RF5372:
  2726. case RF5390:
  2727. case RF5392:
  2728. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2729. break;
  2730. case RF5592:
  2731. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2732. break;
  2733. default:
  2734. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2735. }
  2736. if (rt2x00_rf(rt2x00dev, RF3070) ||
  2737. rt2x00_rf(rt2x00dev, RF3290) ||
  2738. rt2x00_rf(rt2x00dev, RF3322) ||
  2739. rt2x00_rf(rt2x00dev, RF5360) ||
  2740. rt2x00_rf(rt2x00dev, RF5370) ||
  2741. rt2x00_rf(rt2x00dev, RF5372) ||
  2742. rt2x00_rf(rt2x00dev, RF5390) ||
  2743. rt2x00_rf(rt2x00dev, RF5392)) {
  2744. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2745. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2746. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2747. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2748. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2749. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2750. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2751. }
  2752. /*
  2753. * Change BBP settings
  2754. */
  2755. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2756. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2757. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2758. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2759. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2760. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  2761. if (rf->channel > 14) {
  2762. /* Disable CCK Packet detection on 5GHz */
  2763. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  2764. } else {
  2765. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2766. }
  2767. if (conf_is_ht40(conf))
  2768. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  2769. else
  2770. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  2771. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2772. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2773. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2774. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  2775. } else {
  2776. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2777. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2778. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2779. rt2800_bbp_write(rt2x00dev, 86, 0);
  2780. }
  2781. if (rf->channel <= 14) {
  2782. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2783. !rt2x00_rt(rt2x00dev, RT5392)) {
  2784. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  2785. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2786. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2787. } else {
  2788. if (rt2x00_rt(rt2x00dev, RT3593))
  2789. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2790. else
  2791. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2792. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2793. }
  2794. if (rt2x00_rt(rt2x00dev, RT3593))
  2795. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  2796. }
  2797. } else {
  2798. if (rt2x00_rt(rt2x00dev, RT3572))
  2799. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2800. else if (rt2x00_rt(rt2x00dev, RT3593))
  2801. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  2802. else
  2803. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2804. if (rt2x00_rt(rt2x00dev, RT3593))
  2805. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  2806. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  2807. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2808. else
  2809. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2810. }
  2811. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2812. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2813. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2814. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2815. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2816. if (rt2x00_rt(rt2x00dev, RT3572))
  2817. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2818. tx_pin = 0;
  2819. switch (rt2x00dev->default_ant.tx_chain_num) {
  2820. case 3:
  2821. /* Turn on tertiary PAs */
  2822. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2823. rf->channel > 14);
  2824. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2825. rf->channel <= 14);
  2826. /* fall-through */
  2827. case 2:
  2828. /* Turn on secondary PAs */
  2829. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2830. rf->channel > 14);
  2831. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2832. rf->channel <= 14);
  2833. /* fall-through */
  2834. case 1:
  2835. /* Turn on primary PAs */
  2836. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2837. rf->channel > 14);
  2838. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  2839. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2840. else
  2841. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2842. rf->channel <= 14);
  2843. break;
  2844. }
  2845. switch (rt2x00dev->default_ant.rx_chain_num) {
  2846. case 3:
  2847. /* Turn on tertiary LNAs */
  2848. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2849. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2850. /* fall-through */
  2851. case 2:
  2852. /* Turn on secondary LNAs */
  2853. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2854. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2855. /* fall-through */
  2856. case 1:
  2857. /* Turn on primary LNAs */
  2858. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2859. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2860. break;
  2861. }
  2862. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2863. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2864. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2865. if (rt2x00_rt(rt2x00dev, RT3572)) {
  2866. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2867. /* AGC init */
  2868. if (rf->channel <= 14)
  2869. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  2870. else
  2871. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2872. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2873. }
  2874. if (rt2x00_rt(rt2x00dev, RT3593)) {
  2875. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2876. /* Band selection */
  2877. if (rt2x00_is_usb(rt2x00dev) ||
  2878. rt2x00_is_pcie(rt2x00dev)) {
  2879. /* GPIO #8 controls all paths */
  2880. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  2881. if (rf->channel <= 14)
  2882. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  2883. else
  2884. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  2885. }
  2886. /* LNA PE control. */
  2887. if (rt2x00_is_usb(rt2x00dev)) {
  2888. /* GPIO #4 controls PE0 and PE1,
  2889. * GPIO #7 controls PE2
  2890. */
  2891. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2892. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2893. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2894. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2895. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2896. /* GPIO #4 controls PE0, PE1 and PE2 */
  2897. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2898. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2899. }
  2900. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2901. /* AGC init */
  2902. if (rf->channel <= 14)
  2903. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  2904. else
  2905. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2906. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2907. usleep_range(1000, 1500);
  2908. }
  2909. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2910. rt2800_bbp_write(rt2x00dev, 195, 141);
  2911. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2912. /* AGC init */
  2913. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2914. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2915. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2916. }
  2917. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2918. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2919. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2920. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2921. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2922. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2923. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2924. if (conf_is_ht40(conf)) {
  2925. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2926. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2927. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2928. } else {
  2929. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2930. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2931. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2932. }
  2933. }
  2934. msleep(1);
  2935. /*
  2936. * Clear channel statistic counters
  2937. */
  2938. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2939. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2940. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2941. /*
  2942. * Clear update flag
  2943. */
  2944. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2945. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2946. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2947. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2948. }
  2949. }
  2950. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2951. {
  2952. u8 tssi_bounds[9];
  2953. u8 current_tssi;
  2954. u16 eeprom;
  2955. u8 step;
  2956. int i;
  2957. /*
  2958. * First check if temperature compensation is supported.
  2959. */
  2960. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2961. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  2962. return 0;
  2963. /*
  2964. * Read TSSI boundaries for temperature compensation from
  2965. * the EEPROM.
  2966. *
  2967. * Array idx 0 1 2 3 4 5 6 7 8
  2968. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2969. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2970. */
  2971. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2972. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2973. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2974. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2975. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2976. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2977. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2978. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2979. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2980. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2981. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2982. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2983. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2984. EEPROM_TSSI_BOUND_BG3_REF);
  2985. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2986. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2987. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2988. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2989. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2990. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2991. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2992. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2993. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2994. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2995. step = rt2x00_get_field16(eeprom,
  2996. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2997. } else {
  2998. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2999. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3000. EEPROM_TSSI_BOUND_A1_MINUS4);
  3001. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3002. EEPROM_TSSI_BOUND_A1_MINUS3);
  3003. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  3004. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3005. EEPROM_TSSI_BOUND_A2_MINUS2);
  3006. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3007. EEPROM_TSSI_BOUND_A2_MINUS1);
  3008. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  3009. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3010. EEPROM_TSSI_BOUND_A3_REF);
  3011. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3012. EEPROM_TSSI_BOUND_A3_PLUS1);
  3013. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  3014. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3015. EEPROM_TSSI_BOUND_A4_PLUS2);
  3016. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3017. EEPROM_TSSI_BOUND_A4_PLUS3);
  3018. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  3019. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3020. EEPROM_TSSI_BOUND_A5_PLUS4);
  3021. step = rt2x00_get_field16(eeprom,
  3022. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3023. }
  3024. /*
  3025. * Check if temperature compensation is supported.
  3026. */
  3027. if (tssi_bounds[4] == 0xff || step == 0xff)
  3028. return 0;
  3029. /*
  3030. * Read current TSSI (BBP 49).
  3031. */
  3032. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  3033. /*
  3034. * Compare TSSI value (BBP49) with the compensation boundaries
  3035. * from the EEPROM and increase or decrease tx power.
  3036. */
  3037. for (i = 0; i <= 3; i++) {
  3038. if (current_tssi > tssi_bounds[i])
  3039. break;
  3040. }
  3041. if (i == 4) {
  3042. for (i = 8; i >= 5; i--) {
  3043. if (current_tssi < tssi_bounds[i])
  3044. break;
  3045. }
  3046. }
  3047. return (i - 4) * step;
  3048. }
  3049. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3050. enum ieee80211_band band)
  3051. {
  3052. u16 eeprom;
  3053. u8 comp_en;
  3054. u8 comp_type;
  3055. int comp_value = 0;
  3056. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3057. /*
  3058. * HT40 compensation not required.
  3059. */
  3060. if (eeprom == 0xffff ||
  3061. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3062. return 0;
  3063. if (band == IEEE80211_BAND_2GHZ) {
  3064. comp_en = rt2x00_get_field16(eeprom,
  3065. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3066. if (comp_en) {
  3067. comp_type = rt2x00_get_field16(eeprom,
  3068. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3069. comp_value = rt2x00_get_field16(eeprom,
  3070. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3071. if (!comp_type)
  3072. comp_value = -comp_value;
  3073. }
  3074. } else {
  3075. comp_en = rt2x00_get_field16(eeprom,
  3076. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3077. if (comp_en) {
  3078. comp_type = rt2x00_get_field16(eeprom,
  3079. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3080. comp_value = rt2x00_get_field16(eeprom,
  3081. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3082. if (!comp_type)
  3083. comp_value = -comp_value;
  3084. }
  3085. }
  3086. return comp_value;
  3087. }
  3088. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3089. int power_level, int max_power)
  3090. {
  3091. int delta;
  3092. if (rt2x00_has_cap_power_limit(rt2x00dev))
  3093. return 0;
  3094. /*
  3095. * XXX: We don't know the maximum transmit power of our hardware since
  3096. * the EEPROM doesn't expose it. We only know that we are calibrated
  3097. * to 100% tx power.
  3098. *
  3099. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3100. * the current channel is our maximum and if we are requested to lower
  3101. * the value we just reduce our tx power accordingly.
  3102. */
  3103. delta = power_level - max_power;
  3104. return min(delta, 0);
  3105. }
  3106. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3107. enum ieee80211_band band, int power_level,
  3108. u8 txpower, int delta)
  3109. {
  3110. u16 eeprom;
  3111. u8 criterion;
  3112. u8 eirp_txpower;
  3113. u8 eirp_txpower_criterion;
  3114. u8 reg_limit;
  3115. if (rt2x00_rt(rt2x00dev, RT3593))
  3116. return min_t(u8, txpower, 0xc);
  3117. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  3118. /*
  3119. * Check if eirp txpower exceed txpower_limit.
  3120. * We use OFDM 6M as criterion and its eirp txpower
  3121. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3122. * .11b data rate need add additional 4dbm
  3123. * when calculating eirp txpower.
  3124. */
  3125. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3126. 1, &eeprom);
  3127. criterion = rt2x00_get_field16(eeprom,
  3128. EEPROM_TXPOWER_BYRATE_RATE0);
  3129. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3130. &eeprom);
  3131. if (band == IEEE80211_BAND_2GHZ)
  3132. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3133. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3134. else
  3135. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3136. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3137. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3138. (is_rate_b ? 4 : 0) + delta;
  3139. reg_limit = (eirp_txpower > power_level) ?
  3140. (eirp_txpower - power_level) : 0;
  3141. } else
  3142. reg_limit = 0;
  3143. txpower = max(0, txpower + delta - reg_limit);
  3144. return min_t(u8, txpower, 0xc);
  3145. }
  3146. enum {
  3147. TX_PWR_CFG_0_IDX,
  3148. TX_PWR_CFG_1_IDX,
  3149. TX_PWR_CFG_2_IDX,
  3150. TX_PWR_CFG_3_IDX,
  3151. TX_PWR_CFG_4_IDX,
  3152. TX_PWR_CFG_5_IDX,
  3153. TX_PWR_CFG_6_IDX,
  3154. TX_PWR_CFG_7_IDX,
  3155. TX_PWR_CFG_8_IDX,
  3156. TX_PWR_CFG_9_IDX,
  3157. TX_PWR_CFG_0_EXT_IDX,
  3158. TX_PWR_CFG_1_EXT_IDX,
  3159. TX_PWR_CFG_2_EXT_IDX,
  3160. TX_PWR_CFG_3_EXT_IDX,
  3161. TX_PWR_CFG_4_EXT_IDX,
  3162. TX_PWR_CFG_IDX_COUNT,
  3163. };
  3164. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3165. struct ieee80211_channel *chan,
  3166. int power_level)
  3167. {
  3168. u8 txpower;
  3169. u16 eeprom;
  3170. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3171. unsigned int offset;
  3172. enum ieee80211_band band = chan->band;
  3173. int delta;
  3174. int i;
  3175. memset(regs, '\0', sizeof(regs));
  3176. /* TODO: adapt TX power reduction from the rt28xx code */
  3177. /* calculate temperature compensation delta */
  3178. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3179. if (band == IEEE80211_BAND_5GHZ)
  3180. offset = 16;
  3181. else
  3182. offset = 0;
  3183. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3184. offset += 8;
  3185. /* read the next four txpower values */
  3186. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3187. offset, &eeprom);
  3188. /* CCK 1MBS,2MBS */
  3189. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3190. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3191. txpower, delta);
  3192. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3193. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3194. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3195. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3196. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3197. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3198. /* CCK 5.5MBS,11MBS */
  3199. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3200. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3201. txpower, delta);
  3202. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3203. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3204. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3205. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3206. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3207. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3208. /* OFDM 6MBS,9MBS */
  3209. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3210. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3211. txpower, delta);
  3212. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3213. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3214. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3215. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3216. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3217. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3218. /* OFDM 12MBS,18MBS */
  3219. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3220. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3221. txpower, delta);
  3222. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3223. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3224. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3225. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3226. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3227. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3228. /* read the next four txpower values */
  3229. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3230. offset + 1, &eeprom);
  3231. /* OFDM 24MBS,36MBS */
  3232. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3233. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3234. txpower, delta);
  3235. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3236. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3237. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3238. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3239. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3240. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3241. /* OFDM 48MBS */
  3242. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3243. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3244. txpower, delta);
  3245. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3246. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3247. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3248. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3249. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3250. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3251. /* OFDM 54MBS */
  3252. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3253. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3254. txpower, delta);
  3255. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3256. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3257. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3258. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3259. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3260. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3261. /* read the next four txpower values */
  3262. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3263. offset + 2, &eeprom);
  3264. /* MCS 0,1 */
  3265. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3266. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3267. txpower, delta);
  3268. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3269. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3270. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3271. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3272. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3273. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3274. /* MCS 2,3 */
  3275. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3276. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3277. txpower, delta);
  3278. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3279. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3280. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3281. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3282. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3283. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3284. /* MCS 4,5 */
  3285. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3286. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3287. txpower, delta);
  3288. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3289. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3290. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3291. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3292. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3293. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3294. /* MCS 6 */
  3295. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3296. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3297. txpower, delta);
  3298. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3299. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3300. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3301. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3302. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3303. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3304. /* read the next four txpower values */
  3305. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3306. offset + 3, &eeprom);
  3307. /* MCS 7 */
  3308. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3309. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3310. txpower, delta);
  3311. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3312. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3313. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3314. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3315. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3316. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3317. /* MCS 8,9 */
  3318. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3319. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3320. txpower, delta);
  3321. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3322. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3323. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3324. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3325. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3326. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3327. /* MCS 10,11 */
  3328. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3329. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3330. txpower, delta);
  3331. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3332. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3333. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3334. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3335. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3336. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3337. /* MCS 12,13 */
  3338. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3339. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3340. txpower, delta);
  3341. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3342. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3343. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3344. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3345. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3346. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3347. /* read the next four txpower values */
  3348. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3349. offset + 4, &eeprom);
  3350. /* MCS 14 */
  3351. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3352. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3353. txpower, delta);
  3354. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3355. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3356. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3357. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3358. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3359. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3360. /* MCS 15 */
  3361. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3362. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3363. txpower, delta);
  3364. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3365. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3366. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3367. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3368. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3369. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3370. /* MCS 16,17 */
  3371. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3372. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3373. txpower, delta);
  3374. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3375. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3376. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3377. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3378. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3379. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3380. /* MCS 18,19 */
  3381. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3382. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3383. txpower, delta);
  3384. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3385. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3386. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3387. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3388. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3389. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3390. /* read the next four txpower values */
  3391. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3392. offset + 5, &eeprom);
  3393. /* MCS 20,21 */
  3394. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3395. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3396. txpower, delta);
  3397. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3398. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3399. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3400. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3401. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3402. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3403. /* MCS 22 */
  3404. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3405. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3406. txpower, delta);
  3407. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3408. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3409. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3410. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3411. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3412. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3413. /* MCS 23 */
  3414. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3415. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3416. txpower, delta);
  3417. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3418. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3419. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3420. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3421. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3422. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3423. /* read the next four txpower values */
  3424. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3425. offset + 6, &eeprom);
  3426. /* STBC, MCS 0,1 */
  3427. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3428. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3429. txpower, delta);
  3430. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3431. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3432. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3433. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3434. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3435. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3436. /* STBC, MCS 2,3 */
  3437. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3438. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3439. txpower, delta);
  3440. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3441. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3442. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3443. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3444. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3445. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3446. /* STBC, MCS 4,5 */
  3447. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3448. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3449. txpower, delta);
  3450. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3451. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3452. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3453. txpower);
  3454. /* STBC, MCS 6 */
  3455. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3456. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3457. txpower, delta);
  3458. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3459. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3460. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3461. txpower);
  3462. /* read the next four txpower values */
  3463. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3464. offset + 7, &eeprom);
  3465. /* STBC, MCS 7 */
  3466. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3467. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3468. txpower, delta);
  3469. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3470. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3471. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3472. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3473. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3474. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3475. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3476. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3477. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3478. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3479. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3480. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3481. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3482. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3483. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3484. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3485. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3486. regs[TX_PWR_CFG_0_EXT_IDX]);
  3487. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3488. regs[TX_PWR_CFG_1_EXT_IDX]);
  3489. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3490. regs[TX_PWR_CFG_2_EXT_IDX]);
  3491. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3492. regs[TX_PWR_CFG_3_EXT_IDX]);
  3493. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3494. regs[TX_PWR_CFG_4_EXT_IDX]);
  3495. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3496. rt2x00_dbg(rt2x00dev,
  3497. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3498. (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
  3499. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3500. '4' : '2',
  3501. (i > TX_PWR_CFG_9_IDX) ?
  3502. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3503. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3504. (unsigned long) regs[i]);
  3505. }
  3506. /*
  3507. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3508. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3509. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3510. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3511. * Reference per rate transmit power values are located in the EEPROM at
  3512. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3513. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3514. */
  3515. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3516. struct ieee80211_channel *chan,
  3517. int power_level)
  3518. {
  3519. u8 txpower, r1;
  3520. u16 eeprom;
  3521. u32 reg, offset;
  3522. int i, is_rate_b, delta, power_ctrl;
  3523. enum ieee80211_band band = chan->band;
  3524. /*
  3525. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3526. * value read from EEPROM (different for 2GHz and for 5GHz).
  3527. */
  3528. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3529. /*
  3530. * Calculate temperature compensation. Depends on measurement of current
  3531. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3532. * to temperature or maybe other factors) is smaller or bigger than
  3533. * expected. We adjust it, based on TSSI reference and boundaries values
  3534. * provided in EEPROM.
  3535. */
  3536. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3537. /*
  3538. * Decrease power according to user settings, on devices with unknown
  3539. * maximum tx power. For other devices we take user power_level into
  3540. * consideration on rt2800_compensate_txpower().
  3541. */
  3542. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3543. chan->max_power);
  3544. /*
  3545. * BBP_R1 controls TX power for all rates, it allow to set the following
  3546. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3547. *
  3548. * TODO: we do not use +6 dBm option to do not increase power beyond
  3549. * regulatory limit, however this could be utilized for devices with
  3550. * CAPABILITY_POWER_LIMIT.
  3551. *
  3552. * TODO: add different temperature compensation code for RT3290 & RT5390
  3553. * to allow to use BBP_R1 for those chips.
  3554. */
  3555. if (!rt2x00_rt(rt2x00dev, RT3290) &&
  3556. !rt2x00_rt(rt2x00dev, RT5390)) {
  3557. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3558. if (delta <= -12) {
  3559. power_ctrl = 2;
  3560. delta += 12;
  3561. } else if (delta <= -6) {
  3562. power_ctrl = 1;
  3563. delta += 6;
  3564. } else {
  3565. power_ctrl = 0;
  3566. }
  3567. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3568. rt2800_bbp_write(rt2x00dev, 1, r1);
  3569. }
  3570. offset = TX_PWR_CFG_0;
  3571. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3572. /* just to be safe */
  3573. if (offset > TX_PWR_CFG_4)
  3574. break;
  3575. rt2800_register_read(rt2x00dev, offset, &reg);
  3576. /* read the next four txpower values */
  3577. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3578. i, &eeprom);
  3579. is_rate_b = i ? 0 : 1;
  3580. /*
  3581. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3582. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3583. * TX_PWR_CFG_4: unknown
  3584. */
  3585. txpower = rt2x00_get_field16(eeprom,
  3586. EEPROM_TXPOWER_BYRATE_RATE0);
  3587. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3588. power_level, txpower, delta);
  3589. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3590. /*
  3591. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3592. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3593. * TX_PWR_CFG_4: unknown
  3594. */
  3595. txpower = rt2x00_get_field16(eeprom,
  3596. EEPROM_TXPOWER_BYRATE_RATE1);
  3597. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3598. power_level, txpower, delta);
  3599. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3600. /*
  3601. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3602. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3603. * TX_PWR_CFG_4: unknown
  3604. */
  3605. txpower = rt2x00_get_field16(eeprom,
  3606. EEPROM_TXPOWER_BYRATE_RATE2);
  3607. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3608. power_level, txpower, delta);
  3609. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3610. /*
  3611. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3612. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3613. * TX_PWR_CFG_4: unknown
  3614. */
  3615. txpower = rt2x00_get_field16(eeprom,
  3616. EEPROM_TXPOWER_BYRATE_RATE3);
  3617. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3618. power_level, txpower, delta);
  3619. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3620. /* read the next four txpower values */
  3621. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3622. i + 1, &eeprom);
  3623. is_rate_b = 0;
  3624. /*
  3625. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3626. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3627. * TX_PWR_CFG_4: unknown
  3628. */
  3629. txpower = rt2x00_get_field16(eeprom,
  3630. EEPROM_TXPOWER_BYRATE_RATE0);
  3631. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3632. power_level, txpower, delta);
  3633. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3634. /*
  3635. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3636. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3637. * TX_PWR_CFG_4: unknown
  3638. */
  3639. txpower = rt2x00_get_field16(eeprom,
  3640. EEPROM_TXPOWER_BYRATE_RATE1);
  3641. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3642. power_level, txpower, delta);
  3643. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3644. /*
  3645. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3646. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3647. * TX_PWR_CFG_4: unknown
  3648. */
  3649. txpower = rt2x00_get_field16(eeprom,
  3650. EEPROM_TXPOWER_BYRATE_RATE2);
  3651. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3652. power_level, txpower, delta);
  3653. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3654. /*
  3655. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3656. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3657. * TX_PWR_CFG_4: unknown
  3658. */
  3659. txpower = rt2x00_get_field16(eeprom,
  3660. EEPROM_TXPOWER_BYRATE_RATE3);
  3661. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3662. power_level, txpower, delta);
  3663. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3664. rt2800_register_write(rt2x00dev, offset, reg);
  3665. /* next TX_PWR_CFG register */
  3666. offset += 4;
  3667. }
  3668. }
  3669. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3670. struct ieee80211_channel *chan,
  3671. int power_level)
  3672. {
  3673. if (rt2x00_rt(rt2x00dev, RT3593))
  3674. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3675. else
  3676. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3677. }
  3678. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3679. {
  3680. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3681. rt2x00dev->tx_power);
  3682. }
  3683. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3684. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3685. {
  3686. u32 tx_pin;
  3687. u8 rfcsr;
  3688. /*
  3689. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3690. * designed to be controlled in oscillation frequency by a voltage
  3691. * input. Maybe the temperature will affect the frequency of
  3692. * oscillation to be shifted. The VCO calibration will be called
  3693. * periodically to adjust the frequency to be precision.
  3694. */
  3695. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3696. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3697. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3698. switch (rt2x00dev->chip.rf) {
  3699. case RF2020:
  3700. case RF3020:
  3701. case RF3021:
  3702. case RF3022:
  3703. case RF3320:
  3704. case RF3052:
  3705. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3706. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3707. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3708. break;
  3709. case RF3053:
  3710. case RF3070:
  3711. case RF3290:
  3712. case RF5360:
  3713. case RF5370:
  3714. case RF5372:
  3715. case RF5390:
  3716. case RF5392:
  3717. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3718. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3719. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3720. break;
  3721. default:
  3722. return;
  3723. }
  3724. mdelay(1);
  3725. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3726. if (rt2x00dev->rf_channel <= 14) {
  3727. switch (rt2x00dev->default_ant.tx_chain_num) {
  3728. case 3:
  3729. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3730. /* fall through */
  3731. case 2:
  3732. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3733. /* fall through */
  3734. case 1:
  3735. default:
  3736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3737. break;
  3738. }
  3739. } else {
  3740. switch (rt2x00dev->default_ant.tx_chain_num) {
  3741. case 3:
  3742. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3743. /* fall through */
  3744. case 2:
  3745. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3746. /* fall through */
  3747. case 1:
  3748. default:
  3749. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3750. break;
  3751. }
  3752. }
  3753. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3754. }
  3755. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3756. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3757. struct rt2x00lib_conf *libconf)
  3758. {
  3759. u32 reg;
  3760. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3761. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3762. libconf->conf->short_frame_max_tx_count);
  3763. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3764. libconf->conf->long_frame_max_tx_count);
  3765. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3766. }
  3767. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3768. struct rt2x00lib_conf *libconf)
  3769. {
  3770. enum dev_state state =
  3771. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3772. STATE_SLEEP : STATE_AWAKE;
  3773. u32 reg;
  3774. if (state == STATE_SLEEP) {
  3775. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3776. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3777. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3778. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3779. libconf->conf->listen_interval - 1);
  3780. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3781. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3782. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3783. } else {
  3784. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3785. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3786. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3787. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3788. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3789. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3790. }
  3791. }
  3792. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3793. struct rt2x00lib_conf *libconf,
  3794. const unsigned int flags)
  3795. {
  3796. /* Always recalculate LNA gain before changing configuration */
  3797. rt2800_config_lna_gain(rt2x00dev, libconf);
  3798. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3799. rt2800_config_channel(rt2x00dev, libconf->conf,
  3800. &libconf->rf, &libconf->channel);
  3801. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3802. libconf->conf->power_level);
  3803. }
  3804. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3805. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3806. libconf->conf->power_level);
  3807. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3808. rt2800_config_retry_limit(rt2x00dev, libconf);
  3809. if (flags & IEEE80211_CONF_CHANGE_PS)
  3810. rt2800_config_ps(rt2x00dev, libconf);
  3811. }
  3812. EXPORT_SYMBOL_GPL(rt2800_config);
  3813. /*
  3814. * Link tuning
  3815. */
  3816. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3817. {
  3818. u32 reg;
  3819. /*
  3820. * Update FCS error count from register.
  3821. */
  3822. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3823. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3824. }
  3825. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3826. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3827. {
  3828. u8 vgc;
  3829. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  3830. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3831. rt2x00_rt(rt2x00dev, RT3071) ||
  3832. rt2x00_rt(rt2x00dev, RT3090) ||
  3833. rt2x00_rt(rt2x00dev, RT3290) ||
  3834. rt2x00_rt(rt2x00dev, RT3390) ||
  3835. rt2x00_rt(rt2x00dev, RT3572) ||
  3836. rt2x00_rt(rt2x00dev, RT3593) ||
  3837. rt2x00_rt(rt2x00dev, RT5390) ||
  3838. rt2x00_rt(rt2x00dev, RT5392) ||
  3839. rt2x00_rt(rt2x00dev, RT5592))
  3840. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3841. else
  3842. vgc = 0x2e + rt2x00dev->lna_gain;
  3843. } else { /* 5GHZ band */
  3844. if (rt2x00_rt(rt2x00dev, RT3593))
  3845. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  3846. else if (rt2x00_rt(rt2x00dev, RT5592))
  3847. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3848. else {
  3849. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3850. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3851. else
  3852. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3853. }
  3854. }
  3855. return vgc;
  3856. }
  3857. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3858. struct link_qual *qual, u8 vgc_level)
  3859. {
  3860. if (qual->vgc_level != vgc_level) {
  3861. if (rt2x00_rt(rt2x00dev, RT3572) ||
  3862. rt2x00_rt(rt2x00dev, RT3593)) {
  3863. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  3864. vgc_level);
  3865. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  3866. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3867. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3868. } else {
  3869. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3870. }
  3871. qual->vgc_level = vgc_level;
  3872. qual->vgc_level_reg = vgc_level;
  3873. }
  3874. }
  3875. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3876. {
  3877. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3878. }
  3879. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3880. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3881. const u32 count)
  3882. {
  3883. u8 vgc;
  3884. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3885. return;
  3886. /* When RSSI is better than a certain threshold, increase VGC
  3887. * with a chip specific value in order to improve the balance
  3888. * between sensibility and noise isolation.
  3889. */
  3890. vgc = rt2800_get_default_vgc(rt2x00dev);
  3891. switch (rt2x00dev->chip.rt) {
  3892. case RT3572:
  3893. case RT3593:
  3894. if (qual->rssi > -65) {
  3895. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
  3896. vgc += 0x20;
  3897. else
  3898. vgc += 0x10;
  3899. }
  3900. break;
  3901. case RT5592:
  3902. if (qual->rssi > -65)
  3903. vgc += 0x20;
  3904. break;
  3905. default:
  3906. if (qual->rssi > -80)
  3907. vgc += 0x10;
  3908. break;
  3909. }
  3910. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3911. }
  3912. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3913. /*
  3914. * Initialization functions.
  3915. */
  3916. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3917. {
  3918. u32 reg;
  3919. u16 eeprom;
  3920. unsigned int i;
  3921. int ret;
  3922. rt2800_disable_wpdma(rt2x00dev);
  3923. ret = rt2800_drv_init_registers(rt2x00dev);
  3924. if (ret)
  3925. return ret;
  3926. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  3927. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0,
  3928. rt2800_get_beacon_offset(rt2x00dev, 0));
  3929. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1,
  3930. rt2800_get_beacon_offset(rt2x00dev, 1));
  3931. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2,
  3932. rt2800_get_beacon_offset(rt2x00dev, 2));
  3933. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3,
  3934. rt2800_get_beacon_offset(rt2x00dev, 3));
  3935. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  3936. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  3937. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4,
  3938. rt2800_get_beacon_offset(rt2x00dev, 4));
  3939. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5,
  3940. rt2800_get_beacon_offset(rt2x00dev, 5));
  3941. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6,
  3942. rt2800_get_beacon_offset(rt2x00dev, 6));
  3943. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7,
  3944. rt2800_get_beacon_offset(rt2x00dev, 7));
  3945. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  3946. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3947. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3948. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3949. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3950. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3951. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3952. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3953. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3954. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3955. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3956. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3957. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3958. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3959. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3960. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3961. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3962. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3963. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3964. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3965. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3966. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3967. }
  3968. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3969. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3970. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3971. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3972. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3973. }
  3974. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3975. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3976. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3977. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3978. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3979. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3980. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3981. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3982. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3983. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3984. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3985. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3986. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3987. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3988. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3989. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3990. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3991. }
  3992. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3993. rt2x00_rt(rt2x00dev, RT3090) ||
  3994. rt2x00_rt(rt2x00dev, RT3290) ||
  3995. rt2x00_rt(rt2x00dev, RT3390)) {
  3996. if (rt2x00_rt(rt2x00dev, RT3290))
  3997. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3998. 0x00000404);
  3999. else
  4000. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4001. 0x00000400);
  4002. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4003. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4004. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4005. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4006. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4007. &eeprom);
  4008. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4009. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4010. 0x0000002c);
  4011. else
  4012. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4013. 0x0000000f);
  4014. } else {
  4015. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4016. }
  4017. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4018. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4019. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4020. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4021. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4022. } else {
  4023. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4024. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4025. }
  4026. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4027. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4028. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4029. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4030. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4031. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4032. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4033. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4034. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4035. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4036. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4037. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4038. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4039. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4040. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4041. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  4042. &eeprom);
  4043. if (rt2x00_get_field16(eeprom,
  4044. EEPROM_NIC_CONF1_DAC_TEST))
  4045. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4046. 0x0000001f);
  4047. else
  4048. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4049. 0x0000000f);
  4050. } else {
  4051. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4052. 0x00000000);
  4053. }
  4054. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4055. rt2x00_rt(rt2x00dev, RT5392) ||
  4056. rt2x00_rt(rt2x00dev, RT5592)) {
  4057. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4058. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4059. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4060. } else {
  4061. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4062. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4063. }
  4064. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  4065. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4066. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4067. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4068. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4069. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4070. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4071. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4072. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4073. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4074. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4075. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4076. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4077. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4078. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4079. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4080. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4081. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4082. rt2x00_rt(rt2x00dev, RT2883) ||
  4083. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  4084. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  4085. else
  4086. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  4087. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  4088. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  4089. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4090. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4091. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4092. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4093. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4094. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4095. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4096. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4097. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4098. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4099. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4100. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4101. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  4102. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  4103. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4104. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4105. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4106. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4107. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4108. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4109. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4110. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4111. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  4112. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4113. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  4114. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4115. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4116. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4117. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4118. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4119. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4120. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4121. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4122. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4123. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4124. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4125. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4126. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4127. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4128. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4129. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4130. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4131. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4132. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4133. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4134. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4135. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4136. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4137. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4138. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4139. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4140. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4141. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4142. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4143. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  4144. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4145. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4146. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4147. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4148. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4149. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4150. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4151. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4152. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4153. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4154. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4155. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  4156. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4157. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4158. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4159. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4160. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4161. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4162. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4163. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4164. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4165. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4166. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4167. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  4168. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4169. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4170. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4171. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4172. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4173. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4174. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4175. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4176. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4177. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4178. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4179. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  4180. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4181. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4182. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4183. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4184. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4185. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4186. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4187. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4188. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4189. if (rt2x00_is_usb(rt2x00dev)) {
  4190. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4191. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4192. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4193. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4194. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4195. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4196. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4197. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4198. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4199. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4200. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4201. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4202. }
  4203. /*
  4204. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4205. * although it is reserved.
  4206. */
  4207. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4208. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4209. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4210. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4211. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4212. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4213. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4214. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4215. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4216. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4217. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4218. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4219. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4220. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4221. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4222. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  4223. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4224. IEEE80211_MAX_RTS_THRESHOLD);
  4225. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  4226. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4227. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4228. /*
  4229. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4230. * time should be set to 16. However, the original Ralink driver uses
  4231. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4232. * connection problems with 11g + CTS protection. Hence, use the same
  4233. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4234. */
  4235. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4236. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4237. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4238. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4239. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4240. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4241. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4242. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4243. /*
  4244. * ASIC will keep garbage value after boot, clear encryption keys.
  4245. */
  4246. for (i = 0; i < 4; i++)
  4247. rt2800_register_write(rt2x00dev,
  4248. SHARED_KEY_MODE_ENTRY(i), 0);
  4249. for (i = 0; i < 256; i++) {
  4250. rt2800_config_wcid(rt2x00dev, NULL, i);
  4251. rt2800_delete_wcid_attr(rt2x00dev, i);
  4252. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4253. }
  4254. /*
  4255. * Clear all beacons
  4256. */
  4257. for (i = 0; i < 8; i++)
  4258. rt2800_clear_beacon_register(rt2x00dev, i);
  4259. if (rt2x00_is_usb(rt2x00dev)) {
  4260. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4261. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4262. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4263. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4264. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4265. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4266. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4267. }
  4268. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4269. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4270. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4271. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4272. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4273. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4274. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4275. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4276. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4277. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4278. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4279. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4280. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4281. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4282. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4283. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4284. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4285. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4286. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4287. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4288. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4289. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4290. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4291. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4292. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4293. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4294. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4295. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4296. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4297. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4298. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4299. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4300. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4301. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4302. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4303. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4304. /*
  4305. * Do not force the BA window size, we use the TXWI to set it
  4306. */
  4307. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4308. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4309. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4310. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4311. /*
  4312. * We must clear the error counters.
  4313. * These registers are cleared on read,
  4314. * so we may pass a useless variable to store the value.
  4315. */
  4316. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4317. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4318. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4319. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4320. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4321. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4322. /*
  4323. * Setup leadtime for pre tbtt interrupt to 6ms
  4324. */
  4325. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4326. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4327. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4328. /*
  4329. * Set up channel statistics timer
  4330. */
  4331. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4332. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4333. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4334. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4335. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4336. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4337. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4338. return 0;
  4339. }
  4340. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4341. {
  4342. unsigned int i;
  4343. u32 reg;
  4344. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4345. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4346. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4347. return 0;
  4348. udelay(REGISTER_BUSY_DELAY);
  4349. }
  4350. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4351. return -EACCES;
  4352. }
  4353. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4354. {
  4355. unsigned int i;
  4356. u8 value;
  4357. /*
  4358. * BBP was enabled after firmware was loaded,
  4359. * but we need to reactivate it now.
  4360. */
  4361. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4362. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4363. msleep(1);
  4364. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4365. rt2800_bbp_read(rt2x00dev, 0, &value);
  4366. if ((value != 0xff) && (value != 0x00))
  4367. return 0;
  4368. udelay(REGISTER_BUSY_DELAY);
  4369. }
  4370. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4371. return -EACCES;
  4372. }
  4373. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4374. {
  4375. u8 value;
  4376. rt2800_bbp_read(rt2x00dev, 4, &value);
  4377. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4378. rt2800_bbp_write(rt2x00dev, 4, value);
  4379. }
  4380. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4381. {
  4382. rt2800_bbp_write(rt2x00dev, 142, 1);
  4383. rt2800_bbp_write(rt2x00dev, 143, 57);
  4384. }
  4385. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4386. {
  4387. const u8 glrt_table[] = {
  4388. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4389. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4390. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4391. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4392. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4393. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4394. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4395. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4396. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4397. };
  4398. int i;
  4399. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4400. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4401. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4402. }
  4403. };
  4404. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4405. {
  4406. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4407. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4408. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4409. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4410. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4411. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4412. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4413. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4414. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4415. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4416. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4417. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4418. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4419. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4420. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4421. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4422. }
  4423. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4424. {
  4425. u16 eeprom;
  4426. u8 value;
  4427. rt2800_bbp_read(rt2x00dev, 138, &value);
  4428. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4429. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4430. value |= 0x20;
  4431. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4432. value &= ~0x02;
  4433. rt2800_bbp_write(rt2x00dev, 138, value);
  4434. }
  4435. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4436. {
  4437. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4438. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4439. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4440. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4441. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4442. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4443. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4444. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4445. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4446. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4447. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4448. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4449. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4450. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4451. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4452. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4453. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4454. }
  4455. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4456. {
  4457. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4458. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4459. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4460. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4461. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4462. } else {
  4463. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4464. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4465. }
  4466. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4467. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4468. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4469. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4470. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4471. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4472. else
  4473. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4474. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4475. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4476. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4477. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4478. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4479. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4480. }
  4481. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4482. {
  4483. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4484. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4485. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4486. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4487. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4488. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4489. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4490. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4491. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4492. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4493. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4494. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4495. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4496. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4497. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4498. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4499. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4500. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4501. else
  4502. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4503. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4504. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4505. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4506. rt2x00_rt(rt2x00dev, RT3090))
  4507. rt2800_disable_unused_dac_adc(rt2x00dev);
  4508. }
  4509. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4510. {
  4511. u8 value;
  4512. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4513. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4514. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4515. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4516. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4517. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4518. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4519. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4520. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4521. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4522. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4523. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4524. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4525. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4526. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4527. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4528. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4529. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4530. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4531. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4532. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4533. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4534. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4535. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4536. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4537. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4538. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4539. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4540. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4541. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4542. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4543. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4544. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4545. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4546. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4547. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4548. rt2800_bbp_read(rt2x00dev, 47, &value);
  4549. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4550. rt2800_bbp_write(rt2x00dev, 47, value);
  4551. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4552. rt2800_bbp_read(rt2x00dev, 3, &value);
  4553. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4554. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4555. rt2800_bbp_write(rt2x00dev, 3, value);
  4556. }
  4557. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4558. {
  4559. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4560. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4561. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4562. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4563. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4564. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4565. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4566. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4567. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4568. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4569. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4570. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4571. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4572. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4573. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4574. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4575. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4576. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4577. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4578. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4579. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4580. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4581. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4582. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4583. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4584. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4585. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4586. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4587. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4588. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4589. /* Set ITxBF timeout to 0x9c40=1000msec */
  4590. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4591. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4592. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4593. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4594. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4595. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4596. /* Reprogram the inband interface to put right values in RXWI */
  4597. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4598. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4599. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4600. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4601. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4602. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4603. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4604. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4605. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4606. }
  4607. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4608. {
  4609. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4610. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4611. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4612. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4613. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4614. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4615. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4616. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4617. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4618. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4619. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4620. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4621. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4622. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4623. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4624. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4625. else
  4626. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4627. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4628. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4629. rt2800_disable_unused_dac_adc(rt2x00dev);
  4630. }
  4631. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4632. {
  4633. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4634. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4635. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4636. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4637. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4638. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4639. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4640. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4641. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4642. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4643. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4644. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4645. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4646. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4647. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4648. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4649. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4650. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4651. rt2800_disable_unused_dac_adc(rt2x00dev);
  4652. }
  4653. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4654. {
  4655. rt2800_init_bbp_early(rt2x00dev);
  4656. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4657. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4658. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4659. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4660. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4661. /* Enable DC filter */
  4662. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4663. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4664. }
  4665. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4666. {
  4667. int ant, div_mode;
  4668. u16 eeprom;
  4669. u8 value;
  4670. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4671. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4672. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4673. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4674. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4675. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4676. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4677. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4678. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4679. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4680. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4681. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4682. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4683. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4684. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4685. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4686. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4687. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4688. if (rt2x00_rt(rt2x00dev, RT5392))
  4689. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4690. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4691. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4692. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4693. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4694. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4695. }
  4696. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4697. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4698. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4699. if (rt2x00_rt(rt2x00dev, RT5390))
  4700. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4701. else if (rt2x00_rt(rt2x00dev, RT5392))
  4702. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4703. else
  4704. WARN_ON(1);
  4705. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4706. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4707. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4708. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4709. }
  4710. rt2800_disable_unused_dac_adc(rt2x00dev);
  4711. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4712. div_mode = rt2x00_get_field16(eeprom,
  4713. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4714. ant = (div_mode == 3) ? 1 : 0;
  4715. /* check if this is a Bluetooth combo card */
  4716. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  4717. u32 reg;
  4718. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4719. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4720. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4721. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4722. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4723. if (ant == 0)
  4724. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4725. else if (ant == 1)
  4726. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4727. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4728. }
  4729. /* This chip has hardware antenna diversity*/
  4730. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4731. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4732. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4733. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4734. }
  4735. rt2800_bbp_read(rt2x00dev, 152, &value);
  4736. if (ant == 0)
  4737. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4738. else
  4739. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4740. rt2800_bbp_write(rt2x00dev, 152, value);
  4741. rt2800_init_freq_calibration(rt2x00dev);
  4742. }
  4743. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4744. {
  4745. int ant, div_mode;
  4746. u16 eeprom;
  4747. u8 value;
  4748. rt2800_init_bbp_early(rt2x00dev);
  4749. rt2800_bbp_read(rt2x00dev, 105, &value);
  4750. rt2x00_set_field8(&value, BBP105_MLD,
  4751. rt2x00dev->default_ant.rx_chain_num == 2);
  4752. rt2800_bbp_write(rt2x00dev, 105, value);
  4753. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4754. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4755. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4756. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4757. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4758. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4759. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4760. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4761. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4762. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4763. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4764. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4765. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4766. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4767. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4768. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4769. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4770. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4771. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4772. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4773. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4774. /* FIXME BBP105 owerwrite */
  4775. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4776. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4777. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4778. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4779. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4780. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4781. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4782. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4783. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4784. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4785. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4786. ant = (div_mode == 3) ? 1 : 0;
  4787. rt2800_bbp_read(rt2x00dev, 152, &value);
  4788. if (ant == 0) {
  4789. /* Main antenna */
  4790. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4791. } else {
  4792. /* Auxiliary antenna */
  4793. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4794. }
  4795. rt2800_bbp_write(rt2x00dev, 152, value);
  4796. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4797. rt2800_bbp_read(rt2x00dev, 254, &value);
  4798. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4799. rt2800_bbp_write(rt2x00dev, 254, value);
  4800. }
  4801. rt2800_init_freq_calibration(rt2x00dev);
  4802. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4803. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4804. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4805. }
  4806. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4807. {
  4808. unsigned int i;
  4809. u16 eeprom;
  4810. u8 reg_id;
  4811. u8 value;
  4812. if (rt2800_is_305x_soc(rt2x00dev))
  4813. rt2800_init_bbp_305x_soc(rt2x00dev);
  4814. switch (rt2x00dev->chip.rt) {
  4815. case RT2860:
  4816. case RT2872:
  4817. case RT2883:
  4818. rt2800_init_bbp_28xx(rt2x00dev);
  4819. break;
  4820. case RT3070:
  4821. case RT3071:
  4822. case RT3090:
  4823. rt2800_init_bbp_30xx(rt2x00dev);
  4824. break;
  4825. case RT3290:
  4826. rt2800_init_bbp_3290(rt2x00dev);
  4827. break;
  4828. case RT3352:
  4829. rt2800_init_bbp_3352(rt2x00dev);
  4830. break;
  4831. case RT3390:
  4832. rt2800_init_bbp_3390(rt2x00dev);
  4833. break;
  4834. case RT3572:
  4835. rt2800_init_bbp_3572(rt2x00dev);
  4836. break;
  4837. case RT3593:
  4838. rt2800_init_bbp_3593(rt2x00dev);
  4839. return;
  4840. case RT5390:
  4841. case RT5392:
  4842. rt2800_init_bbp_53xx(rt2x00dev);
  4843. break;
  4844. case RT5592:
  4845. rt2800_init_bbp_5592(rt2x00dev);
  4846. return;
  4847. }
  4848. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4849. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4850. &eeprom);
  4851. if (eeprom != 0xffff && eeprom != 0x0000) {
  4852. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4853. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4854. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4855. }
  4856. }
  4857. }
  4858. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4859. {
  4860. u32 reg;
  4861. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4862. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4863. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4864. }
  4865. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4866. u8 filter_target)
  4867. {
  4868. unsigned int i;
  4869. u8 bbp;
  4870. u8 rfcsr;
  4871. u8 passband;
  4872. u8 stopband;
  4873. u8 overtuned = 0;
  4874. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4875. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4876. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4877. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4878. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4879. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4880. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4881. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4882. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4883. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4884. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4885. /*
  4886. * Set power & frequency of passband test tone
  4887. */
  4888. rt2800_bbp_write(rt2x00dev, 24, 0);
  4889. for (i = 0; i < 100; i++) {
  4890. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4891. msleep(1);
  4892. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4893. if (passband)
  4894. break;
  4895. }
  4896. /*
  4897. * Set power & frequency of stopband test tone
  4898. */
  4899. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4900. for (i = 0; i < 100; i++) {
  4901. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4902. msleep(1);
  4903. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4904. if ((passband - stopband) <= filter_target) {
  4905. rfcsr24++;
  4906. overtuned += ((passband - stopband) == filter_target);
  4907. } else
  4908. break;
  4909. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4910. }
  4911. rfcsr24 -= !!overtuned;
  4912. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4913. return rfcsr24;
  4914. }
  4915. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4916. const unsigned int rf_reg)
  4917. {
  4918. u8 rfcsr;
  4919. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4920. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4921. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4922. msleep(1);
  4923. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4924. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4925. }
  4926. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4927. {
  4928. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4929. u8 filter_tgt_bw20;
  4930. u8 filter_tgt_bw40;
  4931. u8 rfcsr, bbp;
  4932. /*
  4933. * TODO: sync filter_tgt values with vendor driver
  4934. */
  4935. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4936. filter_tgt_bw20 = 0x16;
  4937. filter_tgt_bw40 = 0x19;
  4938. } else {
  4939. filter_tgt_bw20 = 0x13;
  4940. filter_tgt_bw40 = 0x15;
  4941. }
  4942. drv_data->calibration_bw20 =
  4943. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4944. drv_data->calibration_bw40 =
  4945. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4946. /*
  4947. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4948. */
  4949. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4950. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4951. /*
  4952. * Set back to initial state
  4953. */
  4954. rt2800_bbp_write(rt2x00dev, 24, 0);
  4955. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4956. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4957. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4958. /*
  4959. * Set BBP back to BW20
  4960. */
  4961. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4962. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4963. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4964. }
  4965. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4966. {
  4967. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4968. u8 min_gain, rfcsr, bbp;
  4969. u16 eeprom;
  4970. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4971. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4972. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4973. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4974. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4975. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4976. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  4977. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4978. }
  4979. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4980. if (drv_data->txmixer_gain_24g >= min_gain) {
  4981. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4982. drv_data->txmixer_gain_24g);
  4983. }
  4984. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4985. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4986. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4987. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4988. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4989. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4990. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4991. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4992. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4993. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4994. }
  4995. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4996. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4997. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4998. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4999. else
  5000. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  5001. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  5002. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  5003. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  5004. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  5005. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5006. rt2x00_rt(rt2x00dev, RT3090) ||
  5007. rt2x00_rt(rt2x00dev, RT3390)) {
  5008. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5009. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5010. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  5011. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  5012. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  5013. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  5014. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5015. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  5016. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5017. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5018. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  5019. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5020. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5021. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  5022. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5023. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5024. }
  5025. }
  5026. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5027. {
  5028. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5029. u8 rfcsr;
  5030. u8 tx_gain;
  5031. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  5032. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5033. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5034. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  5035. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5036. RFCSR17_TXMIXER_GAIN);
  5037. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5038. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5039. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  5040. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5041. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5042. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  5043. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5044. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5045. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  5046. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5047. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5048. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5049. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  5050. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5051. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5052. /* TODO: enable stream mode */
  5053. }
  5054. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5055. {
  5056. u8 reg;
  5057. u16 eeprom;
  5058. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5059. rt2800_bbp_read(rt2x00dev, 138, &reg);
  5060. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5061. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5062. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5063. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5064. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5065. rt2800_bbp_write(rt2x00dev, 138, reg);
  5066. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5067. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5068. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5069. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5070. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5071. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5072. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5073. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5074. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5075. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5076. }
  5077. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5078. {
  5079. rt2800_rf_init_calibration(rt2x00dev, 30);
  5080. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5081. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5082. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5083. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5084. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5085. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5086. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5087. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5088. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5089. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5090. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5091. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5092. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5093. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5094. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5095. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5096. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5097. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5098. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5099. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5100. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5101. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5102. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5103. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5104. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5105. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5106. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5107. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5108. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5109. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5110. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5111. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5112. }
  5113. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5114. {
  5115. u8 rfcsr;
  5116. u16 eeprom;
  5117. u32 reg;
  5118. /* XXX vendor driver do this only for 3070 */
  5119. rt2800_rf_init_calibration(rt2x00dev, 30);
  5120. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5121. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5122. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5123. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5124. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5125. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5126. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5127. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5128. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5129. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5130. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5131. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5132. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5133. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5134. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5135. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5136. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5137. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5138. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5139. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5140. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5141. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5142. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5143. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5144. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5145. rt2x00_rt(rt2x00dev, RT3090)) {
  5146. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5147. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5148. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5149. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5150. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5151. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5152. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5153. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5154. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5155. &eeprom);
  5156. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5157. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5158. else
  5159. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5160. }
  5161. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5162. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5163. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5164. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5165. }
  5166. rt2800_rx_filter_calibration(rt2x00dev);
  5167. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5168. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5169. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5170. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5171. rt2800_led_open_drain_enable(rt2x00dev);
  5172. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5173. }
  5174. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5175. {
  5176. u8 rfcsr;
  5177. rt2800_rf_init_calibration(rt2x00dev, 2);
  5178. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5179. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5180. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5181. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5182. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5183. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5184. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5185. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5186. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5187. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5188. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5189. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  5190. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5191. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  5192. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5193. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5194. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5195. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5196. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5197. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5198. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5199. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  5200. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5201. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5202. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5203. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5204. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5205. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5206. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5207. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  5208. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5209. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5210. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5211. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5212. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5213. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  5214. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5215. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5216. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5217. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5218. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  5219. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5220. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5221. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  5222. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5223. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  5224. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  5225. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  5226. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  5227. rt2800_led_open_drain_enable(rt2x00dev);
  5228. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5229. }
  5230. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  5231. {
  5232. rt2800_rf_init_calibration(rt2x00dev, 30);
  5233. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  5234. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  5235. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  5236. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  5237. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5238. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5239. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  5240. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5241. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5242. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5243. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  5244. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  5245. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  5246. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  5247. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  5248. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5249. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  5250. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  5251. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5252. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5253. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5254. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5255. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5256. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5257. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5258. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5259. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5260. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  5261. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  5262. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5263. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5264. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5265. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5266. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  5267. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  5268. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  5269. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  5270. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  5271. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  5272. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  5273. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  5274. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  5275. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  5276. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  5277. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  5278. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  5279. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  5280. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  5281. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  5282. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  5283. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  5284. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  5285. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  5286. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  5287. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  5288. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  5289. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  5290. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  5291. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  5292. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  5293. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  5294. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5295. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5296. rt2800_rx_filter_calibration(rt2x00dev);
  5297. rt2800_led_open_drain_enable(rt2x00dev);
  5298. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5299. }
  5300. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  5301. {
  5302. u32 reg;
  5303. rt2800_rf_init_calibration(rt2x00dev, 30);
  5304. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  5305. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  5306. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5307. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  5308. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5309. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  5310. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  5311. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  5312. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  5313. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  5314. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  5315. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5316. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  5317. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  5318. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5319. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5320. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  5321. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  5322. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  5323. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  5324. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  5325. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  5326. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5327. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  5328. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5329. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  5330. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5331. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5332. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  5333. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  5334. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  5335. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  5336. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5337. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5338. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5339. rt2800_rx_filter_calibration(rt2x00dev);
  5340. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  5341. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5342. rt2800_led_open_drain_enable(rt2x00dev);
  5343. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5344. }
  5345. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  5346. {
  5347. u8 rfcsr;
  5348. u32 reg;
  5349. rt2800_rf_init_calibration(rt2x00dev, 30);
  5350. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  5351. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  5352. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5353. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  5354. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  5355. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  5356. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  5357. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  5358. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  5359. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  5360. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  5361. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  5362. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  5363. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  5364. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5365. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  5366. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  5367. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  5368. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  5369. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  5370. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  5371. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5372. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  5373. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5374. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  5375. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5376. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5377. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5378. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  5379. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  5380. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  5381. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5382. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5383. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5384. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5385. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5386. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5387. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5388. msleep(1);
  5389. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5390. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5391. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5392. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5393. rt2800_rx_filter_calibration(rt2x00dev);
  5394. rt2800_led_open_drain_enable(rt2x00dev);
  5395. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5396. }
  5397. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  5398. {
  5399. u8 bbp;
  5400. bool txbf_enabled = false; /* FIXME */
  5401. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5402. if (rt2x00dev->default_ant.rx_chain_num == 1)
  5403. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  5404. else
  5405. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  5406. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5407. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5408. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5409. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5410. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5411. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5412. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5413. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5414. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5415. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5416. if (txbf_enabled)
  5417. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5418. else
  5419. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5420. /* SNR mapping */
  5421. rt2800_bbp_write(rt2x00dev, 142, 6);
  5422. rt2800_bbp_write(rt2x00dev, 143, 160);
  5423. rt2800_bbp_write(rt2x00dev, 142, 7);
  5424. rt2800_bbp_write(rt2x00dev, 143, 161);
  5425. rt2800_bbp_write(rt2x00dev, 142, 8);
  5426. rt2800_bbp_write(rt2x00dev, 143, 162);
  5427. /* ADC/DAC control */
  5428. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5429. /* RX AGC energy lower bound in log2 */
  5430. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5431. /* FIXME: BBP 105 owerwrite? */
  5432. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5433. }
  5434. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5435. {
  5436. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5437. u32 reg;
  5438. u8 rfcsr;
  5439. /* Disable GPIO #4 and #7 function for LAN PE control */
  5440. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5441. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5442. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5443. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5444. /* Initialize default register values */
  5445. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5446. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5447. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5448. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5449. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5450. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5451. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5452. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5453. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5454. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5455. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5456. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5457. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5458. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5459. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5460. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5461. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5462. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5463. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5464. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5465. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5466. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5467. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5468. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5469. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5470. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5471. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5472. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5473. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5474. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5475. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5476. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5477. /* Initiate calibration */
  5478. /* TODO: use rt2800_rf_init_calibration ? */
  5479. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5480. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5481. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5482. rt2800_adjust_freq_offset(rt2x00dev);
  5483. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5484. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5485. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5486. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5487. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5488. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5489. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5490. usleep_range(1000, 1500);
  5491. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5492. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5493. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5494. /* Set initial values for RX filter calibration */
  5495. drv_data->calibration_bw20 = 0x1f;
  5496. drv_data->calibration_bw40 = 0x2f;
  5497. /* Save BBP 25 & 26 values for later use in channel switching */
  5498. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5499. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5500. rt2800_led_open_drain_enable(rt2x00dev);
  5501. rt2800_normal_mode_setup_3593(rt2x00dev);
  5502. rt3593_post_bbp_init(rt2x00dev);
  5503. /* TODO: enable stream mode support */
  5504. }
  5505. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5506. {
  5507. rt2800_rf_init_calibration(rt2x00dev, 2);
  5508. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5509. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5510. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5511. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5512. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5513. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5514. else
  5515. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5516. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5517. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5518. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5519. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5520. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5521. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5522. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5523. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5524. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5525. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5526. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5527. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5528. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5529. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5530. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5531. if (rt2x00_is_usb(rt2x00dev) &&
  5532. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5533. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5534. else
  5535. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5536. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5537. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5538. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5539. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5540. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5541. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5542. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5543. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5544. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5545. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5546. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5547. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5548. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5549. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5550. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5551. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5552. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5553. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5554. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5555. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5556. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5557. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5558. else
  5559. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5560. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5561. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5562. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5563. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5564. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5565. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5566. else
  5567. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5568. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5569. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5570. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5571. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  5572. else
  5573. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5574. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5575. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5576. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  5577. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5578. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  5579. if (rt2x00_is_usb(rt2x00dev))
  5580. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5581. else
  5582. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  5583. } else {
  5584. if (rt2x00_is_usb(rt2x00dev))
  5585. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5586. else
  5587. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  5588. }
  5589. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5590. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5591. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5592. rt2800_led_open_drain_enable(rt2x00dev);
  5593. }
  5594. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5595. {
  5596. rt2800_rf_init_calibration(rt2x00dev, 2);
  5597. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5598. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5599. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5600. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5601. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5602. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5603. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5604. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5605. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5606. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5607. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5608. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5609. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5610. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5611. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5612. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5613. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5614. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5615. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5616. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5617. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5618. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5619. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5620. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5621. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5622. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5623. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5624. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5625. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5626. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5627. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5628. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5629. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5630. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5631. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5632. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5633. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5634. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5635. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5636. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5637. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5638. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5639. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5640. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5641. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5642. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5643. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5644. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5645. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5646. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5647. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5648. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5649. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5650. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5651. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5652. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5653. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5654. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5655. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5656. rt2800_led_open_drain_enable(rt2x00dev);
  5657. }
  5658. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5659. {
  5660. rt2800_rf_init_calibration(rt2x00dev, 30);
  5661. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5662. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5663. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5664. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5665. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5666. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5667. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5668. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5669. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5670. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5671. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5672. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5673. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5674. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5675. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5676. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5677. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5678. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5679. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5680. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5681. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5682. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5683. msleep(1);
  5684. rt2800_adjust_freq_offset(rt2x00dev);
  5685. /* Enable DC filter */
  5686. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5687. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5688. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5689. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5690. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5691. rt2800_led_open_drain_enable(rt2x00dev);
  5692. }
  5693. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5694. {
  5695. if (rt2800_is_305x_soc(rt2x00dev)) {
  5696. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5697. return;
  5698. }
  5699. switch (rt2x00dev->chip.rt) {
  5700. case RT3070:
  5701. case RT3071:
  5702. case RT3090:
  5703. rt2800_init_rfcsr_30xx(rt2x00dev);
  5704. break;
  5705. case RT3290:
  5706. rt2800_init_rfcsr_3290(rt2x00dev);
  5707. break;
  5708. case RT3352:
  5709. rt2800_init_rfcsr_3352(rt2x00dev);
  5710. break;
  5711. case RT3390:
  5712. rt2800_init_rfcsr_3390(rt2x00dev);
  5713. break;
  5714. case RT3572:
  5715. rt2800_init_rfcsr_3572(rt2x00dev);
  5716. break;
  5717. case RT3593:
  5718. rt2800_init_rfcsr_3593(rt2x00dev);
  5719. break;
  5720. case RT5390:
  5721. rt2800_init_rfcsr_5390(rt2x00dev);
  5722. break;
  5723. case RT5392:
  5724. rt2800_init_rfcsr_5392(rt2x00dev);
  5725. break;
  5726. case RT5592:
  5727. rt2800_init_rfcsr_5592(rt2x00dev);
  5728. break;
  5729. }
  5730. }
  5731. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5732. {
  5733. u32 reg;
  5734. u16 word;
  5735. /*
  5736. * Initialize MAC registers.
  5737. */
  5738. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5739. rt2800_init_registers(rt2x00dev)))
  5740. return -EIO;
  5741. /*
  5742. * Wait BBP/RF to wake up.
  5743. */
  5744. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  5745. return -EIO;
  5746. /*
  5747. * Send signal during boot time to initialize firmware.
  5748. */
  5749. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5750. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5751. if (rt2x00_is_usb(rt2x00dev))
  5752. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5753. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5754. msleep(1);
  5755. /*
  5756. * Make sure BBP is up and running.
  5757. */
  5758. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  5759. return -EIO;
  5760. /*
  5761. * Initialize BBP/RF registers.
  5762. */
  5763. rt2800_init_bbp(rt2x00dev);
  5764. rt2800_init_rfcsr(rt2x00dev);
  5765. if (rt2x00_is_usb(rt2x00dev) &&
  5766. (rt2x00_rt(rt2x00dev, RT3070) ||
  5767. rt2x00_rt(rt2x00dev, RT3071) ||
  5768. rt2x00_rt(rt2x00dev, RT3572))) {
  5769. udelay(200);
  5770. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5771. udelay(10);
  5772. }
  5773. /*
  5774. * Enable RX.
  5775. */
  5776. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5777. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5778. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5779. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5780. udelay(50);
  5781. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5782. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5783. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5784. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5785. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5786. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5787. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5788. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5789. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5790. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5791. /*
  5792. * Initialize LED control
  5793. */
  5794. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5795. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5796. word & 0xff, (word >> 8) & 0xff);
  5797. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5798. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5799. word & 0xff, (word >> 8) & 0xff);
  5800. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5801. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5802. word & 0xff, (word >> 8) & 0xff);
  5803. return 0;
  5804. }
  5805. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5806. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5807. {
  5808. u32 reg;
  5809. rt2800_disable_wpdma(rt2x00dev);
  5810. /* Wait for DMA, ignore error */
  5811. rt2800_wait_wpdma_ready(rt2x00dev);
  5812. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5813. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5814. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5815. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5816. }
  5817. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5818. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5819. {
  5820. u32 reg;
  5821. u16 efuse_ctrl_reg;
  5822. if (rt2x00_rt(rt2x00dev, RT3290))
  5823. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5824. else
  5825. efuse_ctrl_reg = EFUSE_CTRL;
  5826. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5827. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5828. }
  5829. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5830. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5831. {
  5832. u32 reg;
  5833. u16 efuse_ctrl_reg;
  5834. u16 efuse_data0_reg;
  5835. u16 efuse_data1_reg;
  5836. u16 efuse_data2_reg;
  5837. u16 efuse_data3_reg;
  5838. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5839. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5840. efuse_data0_reg = EFUSE_DATA0_3290;
  5841. efuse_data1_reg = EFUSE_DATA1_3290;
  5842. efuse_data2_reg = EFUSE_DATA2_3290;
  5843. efuse_data3_reg = EFUSE_DATA3_3290;
  5844. } else {
  5845. efuse_ctrl_reg = EFUSE_CTRL;
  5846. efuse_data0_reg = EFUSE_DATA0;
  5847. efuse_data1_reg = EFUSE_DATA1;
  5848. efuse_data2_reg = EFUSE_DATA2;
  5849. efuse_data3_reg = EFUSE_DATA3;
  5850. }
  5851. mutex_lock(&rt2x00dev->csr_mutex);
  5852. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5853. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5854. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5855. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5856. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5857. /* Wait until the EEPROM has been loaded */
  5858. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5859. /* Apparently the data is read from end to start */
  5860. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5861. /* The returned value is in CPU order, but eeprom is le */
  5862. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5863. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5864. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5865. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5866. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5867. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5868. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5869. mutex_unlock(&rt2x00dev->csr_mutex);
  5870. }
  5871. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5872. {
  5873. unsigned int i;
  5874. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5875. rt2800_efuse_read(rt2x00dev, i);
  5876. return 0;
  5877. }
  5878. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5879. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  5880. {
  5881. u16 word;
  5882. if (rt2x00_rt(rt2x00dev, RT3593))
  5883. return 0;
  5884. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5885. if ((word & 0x00ff) != 0x00ff)
  5886. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5887. return 0;
  5888. }
  5889. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  5890. {
  5891. u16 word;
  5892. if (rt2x00_rt(rt2x00dev, RT3593))
  5893. return 0;
  5894. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5895. if ((word & 0x00ff) != 0x00ff)
  5896. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5897. return 0;
  5898. }
  5899. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5900. {
  5901. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5902. u16 word;
  5903. u8 *mac;
  5904. u8 default_lna_gain;
  5905. int retval;
  5906. /*
  5907. * Read the EEPROM.
  5908. */
  5909. retval = rt2800_read_eeprom(rt2x00dev);
  5910. if (retval)
  5911. return retval;
  5912. /*
  5913. * Start validation of the data that has been read.
  5914. */
  5915. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5916. if (!is_valid_ether_addr(mac)) {
  5917. eth_random_addr(mac);
  5918. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5919. }
  5920. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5921. if (word == 0xffff) {
  5922. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5923. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5924. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5925. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5926. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5927. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5928. rt2x00_rt(rt2x00dev, RT2872)) {
  5929. /*
  5930. * There is a max of 2 RX streams for RT28x0 series
  5931. */
  5932. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5933. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5934. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5935. }
  5936. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5937. if (word == 0xffff) {
  5938. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5939. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5940. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5941. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5942. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5943. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5944. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5945. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5946. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5947. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5948. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5949. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5950. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5951. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5952. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5953. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5954. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5955. }
  5956. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5957. if ((word & 0x00ff) == 0x00ff) {
  5958. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5959. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5960. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5961. }
  5962. if ((word & 0xff00) == 0xff00) {
  5963. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5964. LED_MODE_TXRX_ACTIVITY);
  5965. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5966. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5967. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5968. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5969. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5970. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5971. }
  5972. /*
  5973. * During the LNA validation we are going to use
  5974. * lna0 as correct value. Note that EEPROM_LNA
  5975. * is never validated.
  5976. */
  5977. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5978. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5979. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5980. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5981. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5982. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5983. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5984. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5985. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  5986. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5987. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5988. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5989. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5990. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5991. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5992. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5993. default_lna_gain);
  5994. }
  5995. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  5996. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  5997. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  5998. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  5999. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  6000. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  6001. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  6002. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  6003. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  6004. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  6005. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  6006. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  6007. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  6008. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  6009. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  6010. default_lna_gain);
  6011. }
  6012. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  6013. if (rt2x00_rt(rt2x00dev, RT3593)) {
  6014. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  6015. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  6016. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  6017. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  6018. default_lna_gain);
  6019. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  6020. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  6021. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  6022. default_lna_gain);
  6023. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  6024. }
  6025. return 0;
  6026. }
  6027. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  6028. {
  6029. u16 value;
  6030. u16 eeprom;
  6031. u16 rf;
  6032. /*
  6033. * Read EEPROM word for configuration.
  6034. */
  6035. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6036. /*
  6037. * Identify RF chipset by EEPROM value
  6038. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  6039. * RT53xx: defined in "EEPROM_CHIP_ID" field
  6040. */
  6041. if (rt2x00_rt(rt2x00dev, RT3290) ||
  6042. rt2x00_rt(rt2x00dev, RT5390) ||
  6043. rt2x00_rt(rt2x00dev, RT5392))
  6044. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  6045. else
  6046. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  6047. switch (rf) {
  6048. case RF2820:
  6049. case RF2850:
  6050. case RF2720:
  6051. case RF2750:
  6052. case RF3020:
  6053. case RF2020:
  6054. case RF3021:
  6055. case RF3022:
  6056. case RF3052:
  6057. case RF3053:
  6058. case RF3070:
  6059. case RF3290:
  6060. case RF3320:
  6061. case RF3322:
  6062. case RF5360:
  6063. case RF5370:
  6064. case RF5372:
  6065. case RF5390:
  6066. case RF5392:
  6067. case RF5592:
  6068. break;
  6069. default:
  6070. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  6071. rf);
  6072. return -ENODEV;
  6073. }
  6074. rt2x00_set_rf(rt2x00dev, rf);
  6075. /*
  6076. * Identify default antenna configuration.
  6077. */
  6078. rt2x00dev->default_ant.tx_chain_num =
  6079. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  6080. rt2x00dev->default_ant.rx_chain_num =
  6081. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  6082. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  6083. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6084. rt2x00_rt(rt2x00dev, RT3090) ||
  6085. rt2x00_rt(rt2x00dev, RT3352) ||
  6086. rt2x00_rt(rt2x00dev, RT3390)) {
  6087. value = rt2x00_get_field16(eeprom,
  6088. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  6089. switch (value) {
  6090. case 0:
  6091. case 1:
  6092. case 2:
  6093. rt2x00dev->default_ant.tx = ANTENNA_A;
  6094. rt2x00dev->default_ant.rx = ANTENNA_A;
  6095. break;
  6096. case 3:
  6097. rt2x00dev->default_ant.tx = ANTENNA_A;
  6098. rt2x00dev->default_ant.rx = ANTENNA_B;
  6099. break;
  6100. }
  6101. } else {
  6102. rt2x00dev->default_ant.tx = ANTENNA_A;
  6103. rt2x00dev->default_ant.rx = ANTENNA_A;
  6104. }
  6105. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  6106. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  6107. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  6108. }
  6109. /*
  6110. * Determine external LNA informations.
  6111. */
  6112. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  6113. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  6114. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  6115. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  6116. /*
  6117. * Detect if this device has an hardware controlled radio.
  6118. */
  6119. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  6120. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  6121. /*
  6122. * Detect if this device has Bluetooth co-existence.
  6123. */
  6124. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  6125. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  6126. /*
  6127. * Read frequency offset and RF programming sequence.
  6128. */
  6129. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  6130. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  6131. /*
  6132. * Store led settings, for correct led behaviour.
  6133. */
  6134. #ifdef CONFIG_RT2X00_LIB_LEDS
  6135. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  6136. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  6137. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  6138. rt2x00dev->led_mcu_reg = eeprom;
  6139. #endif /* CONFIG_RT2X00_LIB_LEDS */
  6140. /*
  6141. * Check if support EIRP tx power limit feature.
  6142. */
  6143. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  6144. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  6145. EIRP_MAX_TX_POWER_LIMIT)
  6146. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  6147. return 0;
  6148. }
  6149. /*
  6150. * RF value list for rt28xx
  6151. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  6152. */
  6153. static const struct rf_channel rf_vals[] = {
  6154. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  6155. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  6156. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  6157. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  6158. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  6159. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  6160. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  6161. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  6162. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  6163. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  6164. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  6165. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  6166. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  6167. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  6168. /* 802.11 UNI / HyperLan 2 */
  6169. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  6170. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  6171. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  6172. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  6173. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  6174. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  6175. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  6176. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  6177. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  6178. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  6179. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  6180. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  6181. /* 802.11 HyperLan 2 */
  6182. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  6183. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  6184. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  6185. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  6186. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  6187. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  6188. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  6189. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  6190. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  6191. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  6192. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  6193. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  6194. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  6195. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  6196. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  6197. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  6198. /* 802.11 UNII */
  6199. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  6200. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  6201. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  6202. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  6203. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  6204. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  6205. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  6206. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  6207. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  6208. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  6209. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  6210. /* 802.11 Japan */
  6211. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  6212. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  6213. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  6214. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  6215. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  6216. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  6217. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  6218. };
  6219. /*
  6220. * RF value list for rt3xxx
  6221. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  6222. */
  6223. static const struct rf_channel rf_vals_3x[] = {
  6224. {1, 241, 2, 2 },
  6225. {2, 241, 2, 7 },
  6226. {3, 242, 2, 2 },
  6227. {4, 242, 2, 7 },
  6228. {5, 243, 2, 2 },
  6229. {6, 243, 2, 7 },
  6230. {7, 244, 2, 2 },
  6231. {8, 244, 2, 7 },
  6232. {9, 245, 2, 2 },
  6233. {10, 245, 2, 7 },
  6234. {11, 246, 2, 2 },
  6235. {12, 246, 2, 7 },
  6236. {13, 247, 2, 2 },
  6237. {14, 248, 2, 4 },
  6238. /* 802.11 UNI / HyperLan 2 */
  6239. {36, 0x56, 0, 4},
  6240. {38, 0x56, 0, 6},
  6241. {40, 0x56, 0, 8},
  6242. {44, 0x57, 0, 0},
  6243. {46, 0x57, 0, 2},
  6244. {48, 0x57, 0, 4},
  6245. {52, 0x57, 0, 8},
  6246. {54, 0x57, 0, 10},
  6247. {56, 0x58, 0, 0},
  6248. {60, 0x58, 0, 4},
  6249. {62, 0x58, 0, 6},
  6250. {64, 0x58, 0, 8},
  6251. /* 802.11 HyperLan 2 */
  6252. {100, 0x5b, 0, 8},
  6253. {102, 0x5b, 0, 10},
  6254. {104, 0x5c, 0, 0},
  6255. {108, 0x5c, 0, 4},
  6256. {110, 0x5c, 0, 6},
  6257. {112, 0x5c, 0, 8},
  6258. {116, 0x5d, 0, 0},
  6259. {118, 0x5d, 0, 2},
  6260. {120, 0x5d, 0, 4},
  6261. {124, 0x5d, 0, 8},
  6262. {126, 0x5d, 0, 10},
  6263. {128, 0x5e, 0, 0},
  6264. {132, 0x5e, 0, 4},
  6265. {134, 0x5e, 0, 6},
  6266. {136, 0x5e, 0, 8},
  6267. {140, 0x5f, 0, 0},
  6268. /* 802.11 UNII */
  6269. {149, 0x5f, 0, 9},
  6270. {151, 0x5f, 0, 11},
  6271. {153, 0x60, 0, 1},
  6272. {157, 0x60, 0, 5},
  6273. {159, 0x60, 0, 7},
  6274. {161, 0x60, 0, 9},
  6275. {165, 0x61, 0, 1},
  6276. {167, 0x61, 0, 3},
  6277. {169, 0x61, 0, 5},
  6278. {171, 0x61, 0, 7},
  6279. {173, 0x61, 0, 9},
  6280. };
  6281. static const struct rf_channel rf_vals_5592_xtal20[] = {
  6282. /* Channel, N, K, mod, R */
  6283. {1, 482, 4, 10, 3},
  6284. {2, 483, 4, 10, 3},
  6285. {3, 484, 4, 10, 3},
  6286. {4, 485, 4, 10, 3},
  6287. {5, 486, 4, 10, 3},
  6288. {6, 487, 4, 10, 3},
  6289. {7, 488, 4, 10, 3},
  6290. {8, 489, 4, 10, 3},
  6291. {9, 490, 4, 10, 3},
  6292. {10, 491, 4, 10, 3},
  6293. {11, 492, 4, 10, 3},
  6294. {12, 493, 4, 10, 3},
  6295. {13, 494, 4, 10, 3},
  6296. {14, 496, 8, 10, 3},
  6297. {36, 172, 8, 12, 1},
  6298. {38, 173, 0, 12, 1},
  6299. {40, 173, 4, 12, 1},
  6300. {42, 173, 8, 12, 1},
  6301. {44, 174, 0, 12, 1},
  6302. {46, 174, 4, 12, 1},
  6303. {48, 174, 8, 12, 1},
  6304. {50, 175, 0, 12, 1},
  6305. {52, 175, 4, 12, 1},
  6306. {54, 175, 8, 12, 1},
  6307. {56, 176, 0, 12, 1},
  6308. {58, 176, 4, 12, 1},
  6309. {60, 176, 8, 12, 1},
  6310. {62, 177, 0, 12, 1},
  6311. {64, 177, 4, 12, 1},
  6312. {100, 183, 4, 12, 1},
  6313. {102, 183, 8, 12, 1},
  6314. {104, 184, 0, 12, 1},
  6315. {106, 184, 4, 12, 1},
  6316. {108, 184, 8, 12, 1},
  6317. {110, 185, 0, 12, 1},
  6318. {112, 185, 4, 12, 1},
  6319. {114, 185, 8, 12, 1},
  6320. {116, 186, 0, 12, 1},
  6321. {118, 186, 4, 12, 1},
  6322. {120, 186, 8, 12, 1},
  6323. {122, 187, 0, 12, 1},
  6324. {124, 187, 4, 12, 1},
  6325. {126, 187, 8, 12, 1},
  6326. {128, 188, 0, 12, 1},
  6327. {130, 188, 4, 12, 1},
  6328. {132, 188, 8, 12, 1},
  6329. {134, 189, 0, 12, 1},
  6330. {136, 189, 4, 12, 1},
  6331. {138, 189, 8, 12, 1},
  6332. {140, 190, 0, 12, 1},
  6333. {149, 191, 6, 12, 1},
  6334. {151, 191, 10, 12, 1},
  6335. {153, 192, 2, 12, 1},
  6336. {155, 192, 6, 12, 1},
  6337. {157, 192, 10, 12, 1},
  6338. {159, 193, 2, 12, 1},
  6339. {161, 193, 6, 12, 1},
  6340. {165, 194, 2, 12, 1},
  6341. {184, 164, 0, 12, 1},
  6342. {188, 164, 4, 12, 1},
  6343. {192, 165, 8, 12, 1},
  6344. {196, 166, 0, 12, 1},
  6345. };
  6346. static const struct rf_channel rf_vals_5592_xtal40[] = {
  6347. /* Channel, N, K, mod, R */
  6348. {1, 241, 2, 10, 3},
  6349. {2, 241, 7, 10, 3},
  6350. {3, 242, 2, 10, 3},
  6351. {4, 242, 7, 10, 3},
  6352. {5, 243, 2, 10, 3},
  6353. {6, 243, 7, 10, 3},
  6354. {7, 244, 2, 10, 3},
  6355. {8, 244, 7, 10, 3},
  6356. {9, 245, 2, 10, 3},
  6357. {10, 245, 7, 10, 3},
  6358. {11, 246, 2, 10, 3},
  6359. {12, 246, 7, 10, 3},
  6360. {13, 247, 2, 10, 3},
  6361. {14, 248, 4, 10, 3},
  6362. {36, 86, 4, 12, 1},
  6363. {38, 86, 6, 12, 1},
  6364. {40, 86, 8, 12, 1},
  6365. {42, 86, 10, 12, 1},
  6366. {44, 87, 0, 12, 1},
  6367. {46, 87, 2, 12, 1},
  6368. {48, 87, 4, 12, 1},
  6369. {50, 87, 6, 12, 1},
  6370. {52, 87, 8, 12, 1},
  6371. {54, 87, 10, 12, 1},
  6372. {56, 88, 0, 12, 1},
  6373. {58, 88, 2, 12, 1},
  6374. {60, 88, 4, 12, 1},
  6375. {62, 88, 6, 12, 1},
  6376. {64, 88, 8, 12, 1},
  6377. {100, 91, 8, 12, 1},
  6378. {102, 91, 10, 12, 1},
  6379. {104, 92, 0, 12, 1},
  6380. {106, 92, 2, 12, 1},
  6381. {108, 92, 4, 12, 1},
  6382. {110, 92, 6, 12, 1},
  6383. {112, 92, 8, 12, 1},
  6384. {114, 92, 10, 12, 1},
  6385. {116, 93, 0, 12, 1},
  6386. {118, 93, 2, 12, 1},
  6387. {120, 93, 4, 12, 1},
  6388. {122, 93, 6, 12, 1},
  6389. {124, 93, 8, 12, 1},
  6390. {126, 93, 10, 12, 1},
  6391. {128, 94, 0, 12, 1},
  6392. {130, 94, 2, 12, 1},
  6393. {132, 94, 4, 12, 1},
  6394. {134, 94, 6, 12, 1},
  6395. {136, 94, 8, 12, 1},
  6396. {138, 94, 10, 12, 1},
  6397. {140, 95, 0, 12, 1},
  6398. {149, 95, 9, 12, 1},
  6399. {151, 95, 11, 12, 1},
  6400. {153, 96, 1, 12, 1},
  6401. {155, 96, 3, 12, 1},
  6402. {157, 96, 5, 12, 1},
  6403. {159, 96, 7, 12, 1},
  6404. {161, 96, 9, 12, 1},
  6405. {165, 97, 1, 12, 1},
  6406. {184, 82, 0, 12, 1},
  6407. {188, 82, 4, 12, 1},
  6408. {192, 82, 8, 12, 1},
  6409. {196, 83, 0, 12, 1},
  6410. };
  6411. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  6412. {
  6413. struct hw_mode_spec *spec = &rt2x00dev->spec;
  6414. struct channel_info *info;
  6415. char *default_power1;
  6416. char *default_power2;
  6417. char *default_power3;
  6418. unsigned int i;
  6419. u32 reg;
  6420. /*
  6421. * Disable powersaving as default.
  6422. */
  6423. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  6424. /*
  6425. * Initialize all hw fields.
  6426. */
  6427. rt2x00dev->hw->flags =
  6428. IEEE80211_HW_SIGNAL_DBM |
  6429. IEEE80211_HW_SUPPORTS_PS |
  6430. IEEE80211_HW_PS_NULLFUNC_STACK |
  6431. IEEE80211_HW_AMPDU_AGGREGATION |
  6432. IEEE80211_HW_REPORTS_TX_ACK_STATUS |
  6433. IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
  6434. /*
  6435. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  6436. * unless we are capable of sending the buffered frames out after the
  6437. * DTIM transmission using rt2x00lib_beacondone. This will send out
  6438. * multicast and broadcast traffic immediately instead of buffering it
  6439. * infinitly and thus dropping it after some time.
  6440. */
  6441. if (!rt2x00_is_usb(rt2x00dev))
  6442. rt2x00dev->hw->flags |=
  6443. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  6444. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  6445. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  6446. rt2800_eeprom_addr(rt2x00dev,
  6447. EEPROM_MAC_ADDR_0));
  6448. /*
  6449. * As rt2800 has a global fallback table we cannot specify
  6450. * more then one tx rate per frame but since the hw will
  6451. * try several rates (based on the fallback table) we should
  6452. * initialize max_report_rates to the maximum number of rates
  6453. * we are going to try. Otherwise mac80211 will truncate our
  6454. * reported tx rates and the rc algortihm will end up with
  6455. * incorrect data.
  6456. */
  6457. rt2x00dev->hw->max_rates = 1;
  6458. rt2x00dev->hw->max_report_rates = 7;
  6459. rt2x00dev->hw->max_rate_tries = 1;
  6460. /*
  6461. * Initialize hw_mode information.
  6462. */
  6463. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6464. switch (rt2x00dev->chip.rf) {
  6465. case RF2720:
  6466. case RF2820:
  6467. spec->num_channels = 14;
  6468. spec->channels = rf_vals;
  6469. break;
  6470. case RF2750:
  6471. case RF2850:
  6472. spec->num_channels = ARRAY_SIZE(rf_vals);
  6473. spec->channels = rf_vals;
  6474. break;
  6475. case RF2020:
  6476. case RF3020:
  6477. case RF3021:
  6478. case RF3022:
  6479. case RF3070:
  6480. case RF3290:
  6481. case RF3320:
  6482. case RF3322:
  6483. case RF5360:
  6484. case RF5370:
  6485. case RF5372:
  6486. case RF5390:
  6487. case RF5392:
  6488. spec->num_channels = 14;
  6489. spec->channels = rf_vals_3x;
  6490. break;
  6491. case RF3052:
  6492. case RF3053:
  6493. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6494. spec->channels = rf_vals_3x;
  6495. break;
  6496. case RF5592:
  6497. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6498. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6499. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6500. spec->channels = rf_vals_5592_xtal40;
  6501. } else {
  6502. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6503. spec->channels = rf_vals_5592_xtal20;
  6504. }
  6505. break;
  6506. }
  6507. if (WARN_ON_ONCE(!spec->channels))
  6508. return -ENODEV;
  6509. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6510. if (spec->num_channels > 14)
  6511. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6512. /*
  6513. * Initialize HT information.
  6514. */
  6515. if (!rt2x00_rf(rt2x00dev, RF2020))
  6516. spec->ht.ht_supported = true;
  6517. else
  6518. spec->ht.ht_supported = false;
  6519. spec->ht.cap =
  6520. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6521. IEEE80211_HT_CAP_GRN_FLD |
  6522. IEEE80211_HT_CAP_SGI_20 |
  6523. IEEE80211_HT_CAP_SGI_40;
  6524. if (rt2x00dev->default_ant.tx_chain_num >= 2)
  6525. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6526. spec->ht.cap |= rt2x00dev->default_ant.rx_chain_num <<
  6527. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6528. spec->ht.ampdu_factor = 3;
  6529. spec->ht.ampdu_density = 4;
  6530. spec->ht.mcs.tx_params =
  6531. IEEE80211_HT_MCS_TX_DEFINED |
  6532. IEEE80211_HT_MCS_TX_RX_DIFF |
  6533. ((rt2x00dev->default_ant.tx_chain_num - 1) <<
  6534. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6535. switch (rt2x00dev->default_ant.rx_chain_num) {
  6536. case 3:
  6537. spec->ht.mcs.rx_mask[2] = 0xff;
  6538. case 2:
  6539. spec->ht.mcs.rx_mask[1] = 0xff;
  6540. case 1:
  6541. spec->ht.mcs.rx_mask[0] = 0xff;
  6542. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6543. break;
  6544. }
  6545. /*
  6546. * Create channel information array
  6547. */
  6548. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6549. if (!info)
  6550. return -ENOMEM;
  6551. spec->channels_info = info;
  6552. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6553. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6554. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6555. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  6556. EEPROM_EXT_TXPOWER_BG3);
  6557. else
  6558. default_power3 = NULL;
  6559. for (i = 0; i < 14; i++) {
  6560. info[i].default_power1 = default_power1[i];
  6561. info[i].default_power2 = default_power2[i];
  6562. if (default_power3)
  6563. info[i].default_power3 = default_power3[i];
  6564. }
  6565. if (spec->num_channels > 14) {
  6566. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6567. EEPROM_TXPOWER_A1);
  6568. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6569. EEPROM_TXPOWER_A2);
  6570. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6571. default_power3 =
  6572. rt2800_eeprom_addr(rt2x00dev,
  6573. EEPROM_EXT_TXPOWER_A3);
  6574. else
  6575. default_power3 = NULL;
  6576. for (i = 14; i < spec->num_channels; i++) {
  6577. info[i].default_power1 = default_power1[i - 14];
  6578. info[i].default_power2 = default_power2[i - 14];
  6579. if (default_power3)
  6580. info[i].default_power3 = default_power3[i - 14];
  6581. }
  6582. }
  6583. switch (rt2x00dev->chip.rf) {
  6584. case RF2020:
  6585. case RF3020:
  6586. case RF3021:
  6587. case RF3022:
  6588. case RF3320:
  6589. case RF3052:
  6590. case RF3053:
  6591. case RF3070:
  6592. case RF3290:
  6593. case RF5360:
  6594. case RF5370:
  6595. case RF5372:
  6596. case RF5390:
  6597. case RF5392:
  6598. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6599. break;
  6600. }
  6601. return 0;
  6602. }
  6603. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6604. {
  6605. u32 reg;
  6606. u32 rt;
  6607. u32 rev;
  6608. if (rt2x00_rt(rt2x00dev, RT3290))
  6609. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6610. else
  6611. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6612. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6613. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6614. switch (rt) {
  6615. case RT2860:
  6616. case RT2872:
  6617. case RT2883:
  6618. case RT3070:
  6619. case RT3071:
  6620. case RT3090:
  6621. case RT3290:
  6622. case RT3352:
  6623. case RT3390:
  6624. case RT3572:
  6625. case RT3593:
  6626. case RT5390:
  6627. case RT5392:
  6628. case RT5592:
  6629. break;
  6630. default:
  6631. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6632. rt, rev);
  6633. return -ENODEV;
  6634. }
  6635. rt2x00_set_rt(rt2x00dev, rt, rev);
  6636. return 0;
  6637. }
  6638. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6639. {
  6640. int retval;
  6641. u32 reg;
  6642. retval = rt2800_probe_rt(rt2x00dev);
  6643. if (retval)
  6644. return retval;
  6645. /*
  6646. * Allocate eeprom data.
  6647. */
  6648. retval = rt2800_validate_eeprom(rt2x00dev);
  6649. if (retval)
  6650. return retval;
  6651. retval = rt2800_init_eeprom(rt2x00dev);
  6652. if (retval)
  6653. return retval;
  6654. /*
  6655. * Enable rfkill polling by setting GPIO direction of the
  6656. * rfkill switch GPIO pin correctly.
  6657. */
  6658. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6659. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6660. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6661. /*
  6662. * Initialize hw specifications.
  6663. */
  6664. retval = rt2800_probe_hw_mode(rt2x00dev);
  6665. if (retval)
  6666. return retval;
  6667. /*
  6668. * Set device capabilities.
  6669. */
  6670. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6671. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6672. if (!rt2x00_is_usb(rt2x00dev))
  6673. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6674. /*
  6675. * Set device requirements.
  6676. */
  6677. if (!rt2x00_is_soc(rt2x00dev))
  6678. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6679. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6680. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6681. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6682. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6683. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6684. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6685. if (rt2x00_is_usb(rt2x00dev))
  6686. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6687. else {
  6688. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6689. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6690. }
  6691. /*
  6692. * Set the rssi offset.
  6693. */
  6694. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6695. return 0;
  6696. }
  6697. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6698. /*
  6699. * IEEE80211 stack callback functions.
  6700. */
  6701. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  6702. u16 *iv16)
  6703. {
  6704. struct rt2x00_dev *rt2x00dev = hw->priv;
  6705. struct mac_iveiv_entry iveiv_entry;
  6706. u32 offset;
  6707. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  6708. rt2800_register_multiread(rt2x00dev, offset,
  6709. &iveiv_entry, sizeof(iveiv_entry));
  6710. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  6711. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  6712. }
  6713. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  6714. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6715. {
  6716. struct rt2x00_dev *rt2x00dev = hw->priv;
  6717. u32 reg;
  6718. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6719. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6720. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6721. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6722. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6723. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6724. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6725. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6726. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6727. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6728. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6729. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6730. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6731. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6732. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6733. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6734. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6735. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6736. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6737. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6738. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6739. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6740. return 0;
  6741. }
  6742. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6743. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6744. struct ieee80211_vif *vif, u16 queue_idx,
  6745. const struct ieee80211_tx_queue_params *params)
  6746. {
  6747. struct rt2x00_dev *rt2x00dev = hw->priv;
  6748. struct data_queue *queue;
  6749. struct rt2x00_field32 field;
  6750. int retval;
  6751. u32 reg;
  6752. u32 offset;
  6753. /*
  6754. * First pass the configuration through rt2x00lib, that will
  6755. * update the queue settings and validate the input. After that
  6756. * we are free to update the registers based on the value
  6757. * in the queue parameter.
  6758. */
  6759. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6760. if (retval)
  6761. return retval;
  6762. /*
  6763. * We only need to perform additional register initialization
  6764. * for WMM queues/
  6765. */
  6766. if (queue_idx >= 4)
  6767. return 0;
  6768. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6769. /* Update WMM TXOP register */
  6770. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6771. field.bit_offset = (queue_idx & 1) * 16;
  6772. field.bit_mask = 0xffff << field.bit_offset;
  6773. rt2800_register_read(rt2x00dev, offset, &reg);
  6774. rt2x00_set_field32(&reg, field, queue->txop);
  6775. rt2800_register_write(rt2x00dev, offset, reg);
  6776. /* Update WMM registers */
  6777. field.bit_offset = queue_idx * 4;
  6778. field.bit_mask = 0xf << field.bit_offset;
  6779. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6780. rt2x00_set_field32(&reg, field, queue->aifs);
  6781. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6782. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6783. rt2x00_set_field32(&reg, field, queue->cw_min);
  6784. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6785. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6786. rt2x00_set_field32(&reg, field, queue->cw_max);
  6787. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6788. /* Update EDCA registers */
  6789. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6790. rt2800_register_read(rt2x00dev, offset, &reg);
  6791. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6792. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6793. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6794. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6795. rt2800_register_write(rt2x00dev, offset, reg);
  6796. return 0;
  6797. }
  6798. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6799. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6800. {
  6801. struct rt2x00_dev *rt2x00dev = hw->priv;
  6802. u64 tsf;
  6803. u32 reg;
  6804. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6805. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6806. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6807. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6808. return tsf;
  6809. }
  6810. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6811. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6812. enum ieee80211_ampdu_mlme_action action,
  6813. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  6814. u8 buf_size)
  6815. {
  6816. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6817. int ret = 0;
  6818. /*
  6819. * Don't allow aggregation for stations the hardware isn't aware
  6820. * of because tx status reports for frames to an unknown station
  6821. * always contain wcid=255 and thus we can't distinguish between
  6822. * multiple stations which leads to unwanted situations when the
  6823. * hw reorders frames due to aggregation.
  6824. */
  6825. if (sta_priv->wcid < 0)
  6826. return 1;
  6827. switch (action) {
  6828. case IEEE80211_AMPDU_RX_START:
  6829. case IEEE80211_AMPDU_RX_STOP:
  6830. /*
  6831. * The hw itself takes care of setting up BlockAck mechanisms.
  6832. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6833. * agreement. Once that is done, the hw will BlockAck incoming
  6834. * AMPDUs without further setup.
  6835. */
  6836. break;
  6837. case IEEE80211_AMPDU_TX_START:
  6838. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6839. break;
  6840. case IEEE80211_AMPDU_TX_STOP_CONT:
  6841. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6842. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6843. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6844. break;
  6845. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6846. break;
  6847. default:
  6848. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6849. "Unknown AMPDU action\n");
  6850. }
  6851. return ret;
  6852. }
  6853. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6854. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6855. struct survey_info *survey)
  6856. {
  6857. struct rt2x00_dev *rt2x00dev = hw->priv;
  6858. struct ieee80211_conf *conf = &hw->conf;
  6859. u32 idle, busy, busy_ext;
  6860. if (idx != 0)
  6861. return -ENOENT;
  6862. survey->channel = conf->chandef.chan;
  6863. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6864. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6865. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6866. if (idle || busy) {
  6867. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  6868. SURVEY_INFO_CHANNEL_TIME_BUSY |
  6869. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  6870. survey->channel_time = (idle + busy) / 1000;
  6871. survey->channel_time_busy = busy / 1000;
  6872. survey->channel_time_ext_busy = busy_ext / 1000;
  6873. }
  6874. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6875. survey->filled |= SURVEY_INFO_IN_USE;
  6876. return 0;
  6877. }
  6878. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6879. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6880. MODULE_VERSION(DRV_VERSION);
  6881. MODULE_DESCRIPTION("Ralink RT2800 library");
  6882. MODULE_LICENSE("GPL");