interrupt.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/interrupt.h>
  17. #include "wil6210.h"
  18. #include "trace.h"
  19. /**
  20. * Theory of operation:
  21. *
  22. * There is ISR pseudo-cause register,
  23. * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
  24. * Its bits represents OR'ed bits from 3 real ISR registers:
  25. * TX, RX, and MISC.
  26. *
  27. * Registers may be configured to either "write 1 to clear" or
  28. * "clear on read" mode
  29. *
  30. * When handling interrupt, one have to mask/unmask interrupts for the
  31. * real ISR registers, or hardware may malfunction.
  32. *
  33. */
  34. #define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
  35. #define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
  36. #define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
  37. BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
  38. #define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
  39. ISR_MISC_MBOX_EVT | \
  40. ISR_MISC_FW_ERROR)
  41. #define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
  42. BIT_DMA_PSEUDO_CAUSE_TX | \
  43. BIT_DMA_PSEUDO_CAUSE_MISC))
  44. #if defined(CONFIG_WIL6210_ISR_COR)
  45. /* configure to Clear-On-Read mode */
  46. #define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
  47. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  48. {
  49. }
  50. #else /* defined(CONFIG_WIL6210_ISR_COR) */
  51. /* configure to Write-1-to-Clear mode */
  52. #define WIL_ICR_ICC_VALUE (0UL)
  53. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  54. {
  55. iowrite32(x, addr);
  56. }
  57. #endif /* defined(CONFIG_WIL6210_ISR_COR) */
  58. static inline u32 wil_ioread32_and_clear(void __iomem *addr)
  59. {
  60. u32 x = ioread32(addr);
  61. wil_icr_clear(x, addr);
  62. return x;
  63. }
  64. static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
  65. {
  66. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  67. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  68. offsetof(struct RGF_ICR, IMS));
  69. }
  70. static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
  71. {
  72. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  73. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  74. offsetof(struct RGF_ICR, IMS));
  75. }
  76. static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
  77. {
  78. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  79. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  80. offsetof(struct RGF_ICR, IMS));
  81. }
  82. static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
  83. {
  84. wil_dbg_irq(wil, "%s()\n", __func__);
  85. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  86. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  87. clear_bit(wil_status_irqen, &wil->status);
  88. }
  89. void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
  90. {
  91. iowrite32(WIL6210_IMC_TX, wil->csr +
  92. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  93. offsetof(struct RGF_ICR, IMC));
  94. }
  95. void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
  96. {
  97. iowrite32(WIL6210_IMC_RX, wil->csr +
  98. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  99. offsetof(struct RGF_ICR, IMC));
  100. }
  101. static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
  102. {
  103. iowrite32(WIL6210_IMC_MISC, wil->csr +
  104. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  105. offsetof(struct RGF_ICR, IMC));
  106. }
  107. static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
  108. {
  109. wil_dbg_irq(wil, "%s()\n", __func__);
  110. set_bit(wil_status_irqen, &wil->status);
  111. iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
  112. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  113. }
  114. void wil6210_disable_irq(struct wil6210_priv *wil)
  115. {
  116. wil_dbg_irq(wil, "%s()\n", __func__);
  117. wil6210_mask_irq_tx(wil);
  118. wil6210_mask_irq_rx(wil);
  119. wil6210_mask_irq_misc(wil);
  120. wil6210_mask_irq_pseudo(wil);
  121. }
  122. void wil6210_enable_irq(struct wil6210_priv *wil)
  123. {
  124. wil_dbg_irq(wil, "%s()\n", __func__);
  125. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  126. offsetof(struct RGF_ICR, ICC));
  127. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  128. offsetof(struct RGF_ICR, ICC));
  129. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  130. offsetof(struct RGF_ICR, ICC));
  131. /* interrupt moderation parameters */
  132. if (wil->wdev->iftype == NL80211_IFTYPE_MONITOR) {
  133. /* disable interrupt moderation for monitor
  134. * to get better timestamp precision
  135. */
  136. iowrite32(0, wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_CRL));
  137. } else {
  138. iowrite32(WIL6210_ITR_TRSH,
  139. wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_TRSH));
  140. iowrite32(BIT_DMA_ITR_CNT_CRL_EN,
  141. wil->csr + HOSTADDR(RGF_DMA_ITR_CNT_CRL));
  142. }
  143. wil6210_unmask_irq_pseudo(wil);
  144. wil6210_unmask_irq_tx(wil);
  145. wil6210_unmask_irq_rx(wil);
  146. wil6210_unmask_irq_misc(wil);
  147. }
  148. static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
  149. {
  150. struct wil6210_priv *wil = cookie;
  151. u32 isr = wil_ioread32_and_clear(wil->csr +
  152. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  153. offsetof(struct RGF_ICR, ICR));
  154. trace_wil6210_irq_rx(isr);
  155. wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
  156. if (!isr) {
  157. wil_err(wil, "spurious IRQ: RX\n");
  158. return IRQ_NONE;
  159. }
  160. wil6210_mask_irq_rx(wil);
  161. if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
  162. wil_dbg_irq(wil, "RX done\n");
  163. isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
  164. wil_dbg_txrx(wil, "NAPI schedule\n");
  165. napi_schedule(&wil->napi_rx);
  166. }
  167. if (isr)
  168. wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
  169. /* Rx IRQ will be enabled when NAPI processing finished */
  170. return IRQ_HANDLED;
  171. }
  172. static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
  173. {
  174. struct wil6210_priv *wil = cookie;
  175. u32 isr = wil_ioread32_and_clear(wil->csr +
  176. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  177. offsetof(struct RGF_ICR, ICR));
  178. trace_wil6210_irq_tx(isr);
  179. wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
  180. if (!isr) {
  181. wil_err(wil, "spurious IRQ: TX\n");
  182. return IRQ_NONE;
  183. }
  184. wil6210_mask_irq_tx(wil);
  185. if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
  186. wil_dbg_irq(wil, "TX done\n");
  187. napi_schedule(&wil->napi_tx);
  188. isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
  189. /* clear also all VRING interrupts */
  190. isr &= ~(BIT(25) - 1UL);
  191. }
  192. if (isr)
  193. wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
  194. /* Tx IRQ will be enabled when NAPI processing finished */
  195. return IRQ_HANDLED;
  196. }
  197. static void wil_notify_fw_error(struct wil6210_priv *wil)
  198. {
  199. struct device *dev = &wil_to_ndev(wil)->dev;
  200. char *envp[3] = {
  201. [0] = "SOURCE=wil6210",
  202. [1] = "EVENT=FW_ERROR",
  203. [2] = NULL,
  204. };
  205. kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
  206. }
  207. static void wil_cache_mbox_regs(struct wil6210_priv *wil)
  208. {
  209. /* make shadow copy of registers that should not change on run time */
  210. wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
  211. sizeof(struct wil6210_mbox_ctl));
  212. wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
  213. wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
  214. }
  215. static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
  216. {
  217. struct wil6210_priv *wil = cookie;
  218. u32 isr = wil_ioread32_and_clear(wil->csr +
  219. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  220. offsetof(struct RGF_ICR, ICR));
  221. trace_wil6210_irq_misc(isr);
  222. wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
  223. if (!isr) {
  224. wil_err(wil, "spurious IRQ: MISC\n");
  225. return IRQ_NONE;
  226. }
  227. wil6210_mask_irq_misc(wil);
  228. if (isr & ISR_MISC_FW_ERROR) {
  229. wil_err(wil, "Firmware error detected\n");
  230. clear_bit(wil_status_fwready, &wil->status);
  231. /*
  232. * do not clear @isr here - we do 2-nd part in thread
  233. * there, user space get notified, and it should be done
  234. * in non-atomic context
  235. */
  236. }
  237. if (isr & ISR_MISC_FW_READY) {
  238. wil_dbg_irq(wil, "IRQ: FW ready\n");
  239. wil_cache_mbox_regs(wil);
  240. set_bit(wil_status_reset_done, &wil->status);
  241. /**
  242. * Actual FW ready indicated by the
  243. * WMI_FW_READY_EVENTID
  244. */
  245. isr &= ~ISR_MISC_FW_READY;
  246. }
  247. wil->isr_misc = isr;
  248. if (isr) {
  249. return IRQ_WAKE_THREAD;
  250. } else {
  251. wil6210_unmask_irq_misc(wil);
  252. return IRQ_HANDLED;
  253. }
  254. }
  255. static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
  256. {
  257. struct wil6210_priv *wil = cookie;
  258. u32 isr = wil->isr_misc;
  259. trace_wil6210_irq_misc_thread(isr);
  260. wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
  261. if (isr & ISR_MISC_FW_ERROR) {
  262. wil_notify_fw_error(wil);
  263. isr &= ~ISR_MISC_FW_ERROR;
  264. }
  265. if (isr & ISR_MISC_MBOX_EVT) {
  266. wil_dbg_irq(wil, "MBOX event\n");
  267. wmi_recv_cmd(wil);
  268. isr &= ~ISR_MISC_MBOX_EVT;
  269. }
  270. if (isr)
  271. wil_err(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
  272. wil->isr_misc = 0;
  273. wil6210_unmask_irq_misc(wil);
  274. return IRQ_HANDLED;
  275. }
  276. /**
  277. * thread IRQ handler
  278. */
  279. static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
  280. {
  281. struct wil6210_priv *wil = cookie;
  282. wil_dbg_irq(wil, "Thread IRQ\n");
  283. /* Discover real IRQ cause */
  284. if (wil->isr_misc)
  285. wil6210_irq_misc_thread(irq, cookie);
  286. wil6210_unmask_irq_pseudo(wil);
  287. return IRQ_HANDLED;
  288. }
  289. /* DEBUG
  290. * There is subtle bug in hardware that causes IRQ to raise when it should be
  291. * masked. It is quite rare and hard to debug.
  292. *
  293. * Catch irq issue if it happens and print all I can.
  294. */
  295. static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
  296. {
  297. if (!test_bit(wil_status_irqen, &wil->status)) {
  298. u32 icm_rx = wil_ioread32_and_clear(wil->csr +
  299. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  300. offsetof(struct RGF_ICR, ICM));
  301. u32 icr_rx = wil_ioread32_and_clear(wil->csr +
  302. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  303. offsetof(struct RGF_ICR, ICR));
  304. u32 imv_rx = ioread32(wil->csr +
  305. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  306. offsetof(struct RGF_ICR, IMV));
  307. u32 icm_tx = wil_ioread32_and_clear(wil->csr +
  308. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  309. offsetof(struct RGF_ICR, ICM));
  310. u32 icr_tx = wil_ioread32_and_clear(wil->csr +
  311. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  312. offsetof(struct RGF_ICR, ICR));
  313. u32 imv_tx = ioread32(wil->csr +
  314. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  315. offsetof(struct RGF_ICR, IMV));
  316. u32 icm_misc = wil_ioread32_and_clear(wil->csr +
  317. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  318. offsetof(struct RGF_ICR, ICM));
  319. u32 icr_misc = wil_ioread32_and_clear(wil->csr +
  320. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  321. offsetof(struct RGF_ICR, ICR));
  322. u32 imv_misc = ioread32(wil->csr +
  323. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  324. offsetof(struct RGF_ICR, IMV));
  325. wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
  326. "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  327. "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  328. "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
  329. pseudo_cause,
  330. icm_rx, icr_rx, imv_rx,
  331. icm_tx, icr_tx, imv_tx,
  332. icm_misc, icr_misc, imv_misc);
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static irqreturn_t wil6210_hardirq(int irq, void *cookie)
  338. {
  339. irqreturn_t rc = IRQ_HANDLED;
  340. struct wil6210_priv *wil = cookie;
  341. u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
  342. /**
  343. * pseudo_cause is Clear-On-Read, no need to ACK
  344. */
  345. if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
  346. return IRQ_NONE;
  347. /* FIXME: IRQ mask debug */
  348. if (wil6210_debug_irq_mask(wil, pseudo_cause))
  349. return IRQ_NONE;
  350. trace_wil6210_irq_pseudo(pseudo_cause);
  351. wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
  352. wil6210_mask_irq_pseudo(wil);
  353. /* Discover real IRQ cause
  354. * There are 2 possible phases for every IRQ:
  355. * - hard IRQ handler called right here
  356. * - threaded handler called later
  357. *
  358. * Hard IRQ handler reads and clears ISR.
  359. *
  360. * If threaded handler requested, hard IRQ handler
  361. * returns IRQ_WAKE_THREAD and saves ISR register value
  362. * for the threaded handler use.
  363. *
  364. * voting for wake thread - need at least 1 vote
  365. */
  366. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
  367. (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
  368. rc = IRQ_WAKE_THREAD;
  369. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
  370. (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
  371. rc = IRQ_WAKE_THREAD;
  372. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
  373. (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
  374. rc = IRQ_WAKE_THREAD;
  375. /* if thread is requested, it will unmask IRQ */
  376. if (rc != IRQ_WAKE_THREAD)
  377. wil6210_unmask_irq_pseudo(wil);
  378. return rc;
  379. }
  380. static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
  381. {
  382. int rc;
  383. /*
  384. * IRQ's are in the following order:
  385. * - Tx
  386. * - Rx
  387. * - Misc
  388. */
  389. rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
  390. WIL_NAME"_tx", wil);
  391. if (rc)
  392. return rc;
  393. rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
  394. WIL_NAME"_rx", wil);
  395. if (rc)
  396. goto free0;
  397. rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
  398. wil6210_irq_misc_thread,
  399. IRQF_SHARED, WIL_NAME"_misc", wil);
  400. if (rc)
  401. goto free1;
  402. return 0;
  403. /* error branch */
  404. free1:
  405. free_irq(irq + 1, wil);
  406. free0:
  407. free_irq(irq, wil);
  408. return rc;
  409. }
  410. int wil6210_init_irq(struct wil6210_priv *wil, int irq)
  411. {
  412. int rc;
  413. if (wil->n_msi == 3)
  414. rc = wil6210_request_3msi(wil, irq);
  415. else
  416. rc = request_threaded_irq(irq, wil6210_hardirq,
  417. wil6210_thread_irq,
  418. wil->n_msi ? 0 : IRQF_SHARED,
  419. WIL_NAME, wil);
  420. if (rc)
  421. return rc;
  422. wil6210_enable_irq(wil);
  423. return 0;
  424. }
  425. void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
  426. {
  427. wil6210_disable_irq(wil);
  428. free_irq(irq, wil);
  429. if (wil->n_msi == 3) {
  430. free_irq(irq + 1, wil);
  431. free_irq(irq + 2, wil);
  432. }
  433. }