ath9k.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. #include "spectral.h"
  28. struct ath_node;
  29. struct ath_rate_table;
  30. extern struct ieee80211_ops ath9k_ops;
  31. extern int ath9k_modparam_nohwcrypt;
  32. extern int led_blink;
  33. extern bool is_ath9k_unloaded;
  34. struct ath_config {
  35. u16 txpowlimit;
  36. };
  37. /*************************/
  38. /* Descriptor Management */
  39. /*************************/
  40. #define ATH_TXSTATUS_RING_SIZE 512
  41. /* Macro to expand scalars to 64-bit objects */
  42. #define ito64(x) (sizeof(x) == 1) ? \
  43. (((unsigned long long int)(x)) & (0xff)) : \
  44. (sizeof(x) == 2) ? \
  45. (((unsigned long long int)(x)) & 0xffff) : \
  46. ((sizeof(x) == 4) ? \
  47. (((unsigned long long int)(x)) & 0xffffffff) : \
  48. (unsigned long long int)(x))
  49. #define ATH_TXBUF_RESET(_bf) do { \
  50. (_bf)->bf_lastbf = NULL; \
  51. (_bf)->bf_next = NULL; \
  52. memset(&((_bf)->bf_state), 0, \
  53. sizeof(struct ath_buf_state)); \
  54. } while (0)
  55. #define DS2PHYS(_dd, _ds) \
  56. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  57. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  58. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  59. struct ath_descdma {
  60. void *dd_desc;
  61. dma_addr_t dd_desc_paddr;
  62. u32 dd_desc_len;
  63. };
  64. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  65. struct list_head *head, const char *name,
  66. int nbuf, int ndesc, bool is_tx);
  67. /***********/
  68. /* RX / TX */
  69. /***********/
  70. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  71. /* increment with wrap-around */
  72. #define INCR(_l, _sz) do { \
  73. (_l)++; \
  74. (_l) &= ((_sz) - 1); \
  75. } while (0)
  76. #define ATH_RXBUF 512
  77. #define ATH_TXBUF 512
  78. #define ATH_TXBUF_RESERVE 5
  79. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  80. #define ATH_TXMAXTRY 13
  81. #define ATH_MAX_SW_RETRIES 30
  82. #define TID_TO_WME_AC(_tid) \
  83. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  84. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  85. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  86. IEEE80211_AC_VO)
  87. #define ATH_AGGR_DELIM_SZ 4
  88. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  89. /* number of delimiters for encryption padding */
  90. #define ATH_AGGR_ENCRYPTDELIM 10
  91. /* minimum h/w qdepth to be sustained to maximize aggregation */
  92. #define ATH_AGGR_MIN_QDEPTH 2
  93. /* minimum h/w qdepth for non-aggregated traffic */
  94. #define ATH_NON_AGGR_MIN_QDEPTH 8
  95. #define ATH_TX_COMPLETE_POLL_INT 1000
  96. #define ATH_TXFIFO_DEPTH 8
  97. #define ATH_TX_ERROR 0x01
  98. #define IEEE80211_SEQ_SEQ_SHIFT 4
  99. #define IEEE80211_SEQ_MAX 4096
  100. #define IEEE80211_WEP_IVLEN 3
  101. #define IEEE80211_WEP_KIDLEN 1
  102. #define IEEE80211_WEP_CRCLEN 4
  103. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  104. (IEEE80211_WEP_IVLEN + \
  105. IEEE80211_WEP_KIDLEN + \
  106. IEEE80211_WEP_CRCLEN))
  107. /* return whether a bit at index _n in bitmap _bm is set
  108. * _sz is the size of the bitmap */
  109. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  110. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  111. /* return block-ack bitmap index given sequence and starting sequence */
  112. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  113. /* return the seqno for _start + _offset */
  114. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  115. /* returns delimiter padding required given the packet length */
  116. #define ATH_AGGR_GET_NDELIM(_len) \
  117. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  118. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  119. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  120. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  121. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  122. #define IS_HT_RATE(rate) (rate & 0x80)
  123. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  124. #define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
  125. struct ath_txq {
  126. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  127. u32 axq_qnum; /* ath9k hardware queue number */
  128. void *axq_link;
  129. struct list_head axq_q;
  130. spinlock_t axq_lock;
  131. u32 axq_depth;
  132. u32 axq_ampdu_depth;
  133. bool stopped;
  134. bool axq_tx_inprogress;
  135. struct list_head axq_acq;
  136. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  137. u8 txq_headidx;
  138. u8 txq_tailidx;
  139. int pending_frames;
  140. struct sk_buff_head complete_q;
  141. };
  142. struct ath_atx_ac {
  143. struct ath_txq *txq;
  144. struct list_head list;
  145. struct list_head tid_q;
  146. bool clear_ps_filter;
  147. bool sched;
  148. };
  149. struct ath_frame_info {
  150. struct ath_buf *bf;
  151. int framelen;
  152. enum ath9k_key_type keytype;
  153. u8 keyix;
  154. u8 rtscts_rate;
  155. u8 retries : 7;
  156. u8 baw_tracked : 1;
  157. };
  158. struct ath_rxbuf {
  159. struct list_head list;
  160. struct sk_buff *bf_mpdu;
  161. void *bf_desc;
  162. dma_addr_t bf_daddr;
  163. dma_addr_t bf_buf_addr;
  164. };
  165. /**
  166. * enum buffer_type - Buffer type flags
  167. *
  168. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  169. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  170. * (used in aggregation scheduling)
  171. */
  172. enum buffer_type {
  173. BUF_AMPDU = BIT(0),
  174. BUF_AGGR = BIT(1),
  175. };
  176. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  177. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  178. struct ath_buf_state {
  179. u8 bf_type;
  180. u8 bfs_paprd;
  181. u8 ndelim;
  182. bool stale;
  183. u16 seqno;
  184. unsigned long bfs_paprd_timestamp;
  185. };
  186. struct ath_buf {
  187. struct list_head list;
  188. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  189. an aggregate) */
  190. struct ath_buf *bf_next; /* next subframe in the aggregate */
  191. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  192. void *bf_desc; /* virtual addr of desc */
  193. dma_addr_t bf_daddr; /* physical addr of desc */
  194. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  195. struct ieee80211_tx_rate rates[4];
  196. struct ath_buf_state bf_state;
  197. };
  198. struct ath_atx_tid {
  199. struct list_head list;
  200. struct sk_buff_head buf_q;
  201. struct sk_buff_head retry_q;
  202. struct ath_node *an;
  203. struct ath_atx_ac *ac;
  204. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  205. u16 seq_start;
  206. u16 seq_next;
  207. u16 baw_size;
  208. u8 tidno;
  209. int baw_head; /* first un-acked tx buffer */
  210. int baw_tail; /* next unused tx buffer slot */
  211. s8 bar_index;
  212. bool sched;
  213. bool paused;
  214. bool active;
  215. };
  216. struct ath_node {
  217. struct ath_softc *sc;
  218. struct ieee80211_sta *sta; /* station struct we're part of */
  219. struct ieee80211_vif *vif; /* interface with which we're associated */
  220. struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
  221. struct ath_atx_ac ac[IEEE80211_NUM_ACS];
  222. u16 maxampdu;
  223. u8 mpdudensity;
  224. s8 ps_key;
  225. bool sleeping;
  226. bool no_ps_filter;
  227. #ifdef CONFIG_ATH9K_STATION_STATISTICS
  228. struct ath_rx_rate_stats rx_rate_stats;
  229. #endif
  230. };
  231. struct ath_tx_control {
  232. struct ath_txq *txq;
  233. struct ath_node *an;
  234. u8 paprd;
  235. struct ieee80211_sta *sta;
  236. };
  237. /**
  238. * @txq_map: Index is mac80211 queue number. This is
  239. * not necessarily the same as the hardware queue number
  240. * (axq_qnum).
  241. */
  242. struct ath_tx {
  243. u16 seq_no;
  244. u32 txqsetup;
  245. spinlock_t txbuflock;
  246. struct list_head txbuf;
  247. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  248. struct ath_descdma txdma;
  249. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  250. struct ath_txq *uapsdq;
  251. u32 txq_max_pending[IEEE80211_NUM_ACS];
  252. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  253. };
  254. struct ath_rx_edma {
  255. struct sk_buff_head rx_fifo;
  256. u32 rx_fifo_hwsize;
  257. };
  258. struct ath_rx {
  259. u8 defant;
  260. u8 rxotherant;
  261. bool discard_next;
  262. u32 *rxlink;
  263. u32 num_pkts;
  264. unsigned int rxfilter;
  265. struct list_head rxbuf;
  266. struct ath_descdma rxdma;
  267. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  268. struct ath_rxbuf *buf_hold;
  269. struct sk_buff *frag;
  270. u32 ampdu_ref;
  271. };
  272. int ath_startrecv(struct ath_softc *sc);
  273. bool ath_stoprecv(struct ath_softc *sc);
  274. u32 ath_calcrxfilter(struct ath_softc *sc);
  275. int ath_rx_init(struct ath_softc *sc, int nbufs);
  276. void ath_rx_cleanup(struct ath_softc *sc);
  277. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  278. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  279. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  280. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  281. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  282. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  283. bool ath_drain_all_txq(struct ath_softc *sc);
  284. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  285. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  286. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  287. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  288. int ath_tx_init(struct ath_softc *sc, int nbufs);
  289. int ath_txq_update(struct ath_softc *sc, int qnum,
  290. struct ath9k_tx_queue_info *q);
  291. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  292. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  293. struct ath_tx_control *txctl);
  294. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  295. struct sk_buff *skb);
  296. void ath_tx_tasklet(struct ath_softc *sc);
  297. void ath_tx_edma_tasklet(struct ath_softc *sc);
  298. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  299. u16 tid, u16 *ssn);
  300. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  301. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  302. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  303. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  304. struct ath_node *an);
  305. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  306. struct ieee80211_sta *sta,
  307. u16 tids, int nframes,
  308. enum ieee80211_frame_release_type reason,
  309. bool more_data);
  310. /********/
  311. /* VIFs */
  312. /********/
  313. struct ath_vif {
  314. struct ath_node mcast_node;
  315. int av_bslot;
  316. bool primary_sta_vif;
  317. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  318. struct ath_buf *av_bcbuf;
  319. };
  320. struct ath9k_vif_iter_data {
  321. u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
  322. u8 mask[ETH_ALEN]; /* bssid mask */
  323. bool has_hw_macaddr;
  324. int naps; /* number of AP vifs */
  325. int nmeshes; /* number of mesh vifs */
  326. int nstations; /* number of station vifs */
  327. int nwds; /* number of WDS vifs */
  328. int nadhocs; /* number of adhoc vifs */
  329. };
  330. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  331. struct ieee80211_vif *vif,
  332. struct ath9k_vif_iter_data *iter_data);
  333. /*******************/
  334. /* Beacon Handling */
  335. /*******************/
  336. /*
  337. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  338. * number of BSSIDs) if a given beacon does not go out even after waiting this
  339. * number of beacon intervals, the game's up.
  340. */
  341. #define BSTUCK_THRESH 9
  342. #define ATH_BCBUF 8
  343. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  344. #define ATH_DEFAULT_BMISS_LIMIT 10
  345. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  346. #define TSF_TO_TU(_h,_l) \
  347. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  348. struct ath_beacon_config {
  349. int beacon_interval;
  350. u16 listen_interval;
  351. u16 dtim_period;
  352. u16 bmiss_timeout;
  353. u8 dtim_count;
  354. bool enable_beacon;
  355. bool ibss_creator;
  356. };
  357. struct ath_beacon {
  358. enum {
  359. OK, /* no change needed */
  360. UPDATE, /* update pending */
  361. COMMIT /* beacon sent, commit change */
  362. } updateslot; /* slot time update fsm */
  363. u32 beaconq;
  364. u32 bmisscnt;
  365. u32 bc_tstamp;
  366. struct ieee80211_vif *bslot[ATH_BCBUF];
  367. int slottime;
  368. int slotupdate;
  369. struct ath9k_tx_queue_info beacon_qi;
  370. struct ath_descdma bdma;
  371. struct ath_txq *cabq;
  372. struct list_head bbuf;
  373. bool tx_processed;
  374. bool tx_last;
  375. };
  376. void ath9k_beacon_tasklet(unsigned long data);
  377. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  378. u32 changed);
  379. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  380. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  381. void ath9k_set_beacon(struct ath_softc *sc);
  382. bool ath9k_csa_is_finished(struct ath_softc *sc);
  383. /*******************/
  384. /* Link Monitoring */
  385. /*******************/
  386. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  387. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  388. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  389. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  390. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  391. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  392. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  393. #define ATH_ANI_MAX_SKIP_COUNT 10
  394. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  395. #define ATH_PLL_WORK_INTERVAL 100
  396. void ath_tx_complete_poll_work(struct work_struct *work);
  397. void ath_reset_work(struct work_struct *work);
  398. bool ath_hw_check(struct ath_softc *sc);
  399. void ath_hw_pll_work(struct work_struct *work);
  400. void ath_paprd_calibrate(struct work_struct *work);
  401. void ath_ani_calibrate(unsigned long data);
  402. void ath_start_ani(struct ath_softc *sc);
  403. void ath_stop_ani(struct ath_softc *sc);
  404. void ath_check_ani(struct ath_softc *sc);
  405. int ath_update_survey_stats(struct ath_softc *sc);
  406. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  407. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  408. void ath_ps_full_sleep(unsigned long data);
  409. /**********/
  410. /* BTCOEX */
  411. /**********/
  412. #define ATH_DUMP_BTCOEX(_s, _val) \
  413. do { \
  414. len += scnprintf(buf + len, size - len, \
  415. "%20s : %10d\n", _s, (_val)); \
  416. } while (0)
  417. enum bt_op_flags {
  418. BT_OP_PRIORITY_DETECTED,
  419. BT_OP_SCAN,
  420. };
  421. struct ath_btcoex {
  422. spinlock_t btcoex_lock;
  423. struct timer_list period_timer; /* Timer for BT period */
  424. struct timer_list no_stomp_timer;
  425. u32 bt_priority_cnt;
  426. unsigned long bt_priority_time;
  427. unsigned long op_flags;
  428. int bt_stomp_type; /* Types of BT stomping */
  429. u32 btcoex_no_stomp; /* in msec */
  430. u32 btcoex_period; /* in msec */
  431. u32 btscan_no_stomp; /* in msec */
  432. u32 duty_cycle;
  433. u32 bt_wait_time;
  434. int rssi_count;
  435. struct ath_mci_profile mci;
  436. u8 stomp_audio;
  437. };
  438. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  439. int ath9k_init_btcoex(struct ath_softc *sc);
  440. void ath9k_deinit_btcoex(struct ath_softc *sc);
  441. void ath9k_start_btcoex(struct ath_softc *sc);
  442. void ath9k_stop_btcoex(struct ath_softc *sc);
  443. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  444. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  445. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  446. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  447. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  448. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  449. #else
  450. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  451. {
  452. return 0;
  453. }
  454. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  455. {
  456. }
  457. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  458. {
  459. }
  460. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  461. {
  462. }
  463. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  464. u32 status)
  465. {
  466. }
  467. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  468. u32 max_4ms_framelen)
  469. {
  470. return 0;
  471. }
  472. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  473. {
  474. }
  475. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  476. {
  477. return 0;
  478. }
  479. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  480. /********************/
  481. /* LED Control */
  482. /********************/
  483. #define ATH_LED_PIN_DEF 1
  484. #define ATH_LED_PIN_9287 8
  485. #define ATH_LED_PIN_9300 10
  486. #define ATH_LED_PIN_9485 6
  487. #define ATH_LED_PIN_9462 4
  488. #ifdef CONFIG_MAC80211_LEDS
  489. void ath_init_leds(struct ath_softc *sc);
  490. void ath_deinit_leds(struct ath_softc *sc);
  491. void ath_fill_led_pin(struct ath_softc *sc);
  492. #else
  493. static inline void ath_init_leds(struct ath_softc *sc)
  494. {
  495. }
  496. static inline void ath_deinit_leds(struct ath_softc *sc)
  497. {
  498. }
  499. static inline void ath_fill_led_pin(struct ath_softc *sc)
  500. {
  501. }
  502. #endif
  503. /************************/
  504. /* Wake on Wireless LAN */
  505. /************************/
  506. struct ath9k_wow_pattern {
  507. u8 pattern_bytes[MAX_PATTERN_SIZE];
  508. u8 mask_bytes[MAX_PATTERN_SIZE];
  509. u32 pattern_len;
  510. };
  511. #ifdef CONFIG_ATH9K_WOW
  512. void ath9k_init_wow(struct ieee80211_hw *hw);
  513. int ath9k_suspend(struct ieee80211_hw *hw,
  514. struct cfg80211_wowlan *wowlan);
  515. int ath9k_resume(struct ieee80211_hw *hw);
  516. void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
  517. #else
  518. static inline void ath9k_init_wow(struct ieee80211_hw *hw)
  519. {
  520. }
  521. static inline int ath9k_suspend(struct ieee80211_hw *hw,
  522. struct cfg80211_wowlan *wowlan)
  523. {
  524. return 0;
  525. }
  526. static inline int ath9k_resume(struct ieee80211_hw *hw)
  527. {
  528. return 0;
  529. }
  530. static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
  531. {
  532. }
  533. #endif /* CONFIG_ATH9K_WOW */
  534. /*******************************/
  535. /* Antenna diversity/combining */
  536. /*******************************/
  537. #define ATH_ANT_RX_CURRENT_SHIFT 4
  538. #define ATH_ANT_RX_MAIN_SHIFT 2
  539. #define ATH_ANT_RX_MASK 0x3
  540. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  541. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  542. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  543. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  544. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  545. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  546. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  547. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
  548. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
  549. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  550. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  551. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  552. struct ath_ant_comb {
  553. u16 count;
  554. u16 total_pkt_count;
  555. bool scan;
  556. bool scan_not_start;
  557. int main_total_rssi;
  558. int alt_total_rssi;
  559. int alt_recv_cnt;
  560. int main_recv_cnt;
  561. int rssi_lna1;
  562. int rssi_lna2;
  563. int rssi_add;
  564. int rssi_sub;
  565. int rssi_first;
  566. int rssi_second;
  567. int rssi_third;
  568. int ant_ratio;
  569. int ant_ratio2;
  570. bool alt_good;
  571. int quick_scan_cnt;
  572. enum ath9k_ant_div_comb_lna_conf main_conf;
  573. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  574. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  575. bool first_ratio;
  576. bool second_ratio;
  577. unsigned long scan_start_time;
  578. /*
  579. * Card-specific config values.
  580. */
  581. int low_rssi_thresh;
  582. int fast_div_bias;
  583. };
  584. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  585. /********************/
  586. /* Main driver core */
  587. /********************/
  588. #define ATH9K_PCI_CUS198 0x0001
  589. #define ATH9K_PCI_CUS230 0x0002
  590. #define ATH9K_PCI_CUS217 0x0004
  591. #define ATH9K_PCI_CUS252 0x0008
  592. #define ATH9K_PCI_WOW 0x0010
  593. #define ATH9K_PCI_BT_ANT_DIV 0x0020
  594. #define ATH9K_PCI_D3_L1_WAR 0x0040
  595. #define ATH9K_PCI_AR9565_1ANT 0x0080
  596. #define ATH9K_PCI_AR9565_2ANT 0x0100
  597. #define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
  598. #define ATH9K_PCI_KILLER 0x0400
  599. /*
  600. * Default cache line size, in bytes.
  601. * Used when PCI device not fully initialized by bootrom/BIOS
  602. */
  603. #define DEFAULT_CACHELINE 32
  604. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  605. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  606. #define MAX_GTT_CNT 5
  607. enum sc_op_flags {
  608. SC_OP_INVALID,
  609. SC_OP_BEACONS,
  610. SC_OP_ANI_RUN,
  611. SC_OP_PRIM_STA_VIF,
  612. SC_OP_HW_RESET,
  613. SC_OP_SCANNING,
  614. };
  615. /* Powersave flags */
  616. #define PS_WAIT_FOR_BEACON BIT(0)
  617. #define PS_WAIT_FOR_CAB BIT(1)
  618. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  619. #define PS_WAIT_FOR_TX_ACK BIT(3)
  620. #define PS_BEACON_SYNC BIT(4)
  621. #define PS_WAIT_FOR_ANI BIT(5)
  622. struct ath_softc {
  623. struct ieee80211_hw *hw;
  624. struct device *dev;
  625. struct survey_info *cur_survey;
  626. struct survey_info survey[ATH9K_NUM_CHANNELS];
  627. struct tasklet_struct intr_tq;
  628. struct tasklet_struct bcon_tasklet;
  629. struct ath_hw *sc_ah;
  630. void __iomem *mem;
  631. int irq;
  632. spinlock_t sc_serial_rw;
  633. spinlock_t sc_pm_lock;
  634. spinlock_t sc_pcu_lock;
  635. struct mutex mutex;
  636. struct work_struct paprd_work;
  637. struct work_struct hw_reset_work;
  638. struct completion paprd_complete;
  639. wait_queue_head_t tx_wait;
  640. unsigned long sc_flags;
  641. unsigned long driver_data;
  642. u8 gtt_cnt;
  643. u32 intrstatus;
  644. u16 ps_flags; /* PS_* */
  645. u16 curtxpow;
  646. bool ps_enabled;
  647. bool ps_idle;
  648. short nbcnvifs;
  649. short nvifs;
  650. unsigned long ps_usecount;
  651. struct ath_config config;
  652. struct ath_rx rx;
  653. struct ath_tx tx;
  654. struct ath_beacon beacon;
  655. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  656. #ifdef CONFIG_MAC80211_LEDS
  657. bool led_registered;
  658. char led_name[32];
  659. struct led_classdev led_cdev;
  660. #endif
  661. struct ath9k_hw_cal_data caldata;
  662. int last_rssi;
  663. #ifdef CONFIG_ATH9K_DEBUGFS
  664. struct ath9k_debug debug;
  665. #endif
  666. struct ath_beacon_config cur_beacon_conf;
  667. struct delayed_work tx_complete_work;
  668. struct delayed_work hw_pll_work;
  669. struct timer_list sleep_timer;
  670. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  671. struct ath_btcoex btcoex;
  672. struct ath_mci_coex mci_coex;
  673. struct work_struct mci_work;
  674. #endif
  675. struct ath_descdma txsdma;
  676. struct ieee80211_vif *csa_vif;
  677. struct ath_ant_comb ant_comb;
  678. u8 ant_tx, ant_rx;
  679. struct dfs_pattern_detector *dfs_detector;
  680. u32 wow_enabled;
  681. /* relay(fs) channel for spectral scan */
  682. struct rchan *rfs_chan_spec_scan;
  683. enum spectral_mode spectral_mode;
  684. struct ath_spec_scan spec_config;
  685. struct ieee80211_vif *tx99_vif;
  686. struct sk_buff *tx99_skb;
  687. bool tx99_state;
  688. s16 tx99_power;
  689. #ifdef CONFIG_ATH9K_WOW
  690. atomic_t wow_got_bmiss_intr;
  691. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  692. u32 wow_intr_before_sleep;
  693. #endif
  694. };
  695. /********/
  696. /* TX99 */
  697. /********/
  698. #ifdef CONFIG_ATH9K_TX99
  699. void ath9k_tx99_init_debug(struct ath_softc *sc);
  700. int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
  701. struct ath_tx_control *txctl);
  702. #else
  703. static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
  704. {
  705. }
  706. static inline int ath9k_tx99_send(struct ath_softc *sc,
  707. struct sk_buff *skb,
  708. struct ath_tx_control *txctl)
  709. {
  710. return 0;
  711. }
  712. #endif /* CONFIG_ATH9K_TX99 */
  713. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  714. {
  715. common->bus_ops->read_cachesize(common, csz);
  716. }
  717. void ath9k_tasklet(unsigned long data);
  718. int ath_cabq_update(struct ath_softc *);
  719. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  720. irqreturn_t ath_isr(int irq, void *dev);
  721. int ath_reset(struct ath_softc *sc);
  722. void ath_cancel_work(struct ath_softc *sc);
  723. void ath_restart_work(struct ath_softc *sc);
  724. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  725. const struct ath_bus_ops *bus_ops);
  726. void ath9k_deinit_device(struct ath_softc *sc);
  727. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  728. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  729. void ath_start_rfkill_poll(struct ath_softc *sc);
  730. void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  731. void ath9k_ps_wakeup(struct ath_softc *sc);
  732. void ath9k_ps_restore(struct ath_softc *sc);
  733. #ifdef CONFIG_ATH9K_PCI
  734. int ath_pci_init(void);
  735. void ath_pci_exit(void);
  736. #else
  737. static inline int ath_pci_init(void) { return 0; };
  738. static inline void ath_pci_exit(void) {};
  739. #endif
  740. #ifdef CONFIG_ATH9K_AHB
  741. int ath_ahb_init(void);
  742. void ath_ahb_exit(void);
  743. #else
  744. static inline int ath_ahb_init(void) { return 0; };
  745. static inline void ath_ahb_exit(void) {};
  746. #endif
  747. #endif /* ATH9K_H */