via-ircc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617
  1. /********************************************************************
  2. Filename: via-ircc.c
  3. Version: 1.0
  4. Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  5. Author: VIA Technologies,inc
  6. Date : 08/06/2003
  7. Copyright (c) 1998-2003 VIA Technologies, Inc.
  8. This program is free software; you can redistribute it and/or modify it under
  9. the terms of the GNU General Public License as published by the Free Software
  10. Foundation; either version 2, or (at your option) any later version.
  11. This program is distributed in the hope that it will be useful, but WITHOUT
  12. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. See the GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License along with
  16. this program; if not, see <http://www.gnu.org/licenses/>.
  17. F01 Oct/02/02: Modify code for V0.11(move out back to back transfer)
  18. F02 Oct/28/02: Add SB device ID for 3147 and 3177.
  19. Comment :
  20. jul/09/2002 : only implement two kind of dongle currently.
  21. Oct/02/2002 : work on VT8231 and VT8233 .
  22. Aug/06/2003 : change driver format to pci driver .
  23. 2004-02-16: <sda@bdit.de>
  24. - Removed unneeded 'legacy' pci stuff.
  25. - Make sure SIR mode is set (hw_init()) before calling mode-dependent stuff.
  26. - On speed change from core, don't send SIR frame with new speed.
  27. Use current speed and change speeds later.
  28. - Make module-param dongle_id actually work.
  29. - New dongle_id 17 (0x11): TDFS4500. Single-ended SIR only.
  30. Tested with home-grown PCB on EPIA boards.
  31. - Code cleanup.
  32. ********************************************************************/
  33. #include <linux/module.h>
  34. #include <linux/kernel.h>
  35. #include <linux/types.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/ioport.h>
  39. #include <linux/delay.h>
  40. #include <linux/init.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/rtnetlink.h>
  43. #include <linux/pci.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/gfp.h>
  46. #include <asm/io.h>
  47. #include <asm/dma.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/pm.h>
  50. #include <net/irda/wrapper.h>
  51. #include <net/irda/irda.h>
  52. #include <net/irda/irda_device.h>
  53. #include "via-ircc.h"
  54. #define VIA_MODULE_NAME "via-ircc"
  55. #define CHIP_IO_EXTENT 0x40
  56. static char *driver_name = VIA_MODULE_NAME;
  57. /* Module parameters */
  58. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  59. static int dongle_id = 0; /* default: probe */
  60. /* We can't guess the type of connected dongle, user *must* supply it. */
  61. module_param(dongle_id, int, 0);
  62. /* Some prototypes */
  63. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info,
  64. unsigned int id);
  65. static int via_ircc_dma_receive(struct via_ircc_cb *self);
  66. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  67. int iobase);
  68. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  69. struct net_device *dev);
  70. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  71. struct net_device *dev);
  72. static void via_hw_init(struct via_ircc_cb *self);
  73. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 baud);
  74. static irqreturn_t via_ircc_interrupt(int irq, void *dev_id);
  75. static int via_ircc_is_receiving(struct via_ircc_cb *self);
  76. static int via_ircc_read_dongle_id(int iobase);
  77. static int via_ircc_net_open(struct net_device *dev);
  78. static int via_ircc_net_close(struct net_device *dev);
  79. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  80. int cmd);
  81. static void via_ircc_change_dongle_speed(int iobase, int speed,
  82. int dongle_id);
  83. static int RxTimerHandler(struct via_ircc_cb *self, int iobase);
  84. static void hwreset(struct via_ircc_cb *self);
  85. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase);
  86. static int upload_rxdata(struct via_ircc_cb *self, int iobase);
  87. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id);
  88. static void via_remove_one(struct pci_dev *pdev);
  89. /* FIXME : Should use udelay() instead, even if we are x86 only - Jean II */
  90. static void iodelay(int udelay)
  91. {
  92. u8 data;
  93. int i;
  94. for (i = 0; i < udelay; i++) {
  95. data = inb(0x80);
  96. }
  97. }
  98. static DEFINE_PCI_DEVICE_TABLE(via_pci_tbl) = {
  99. { PCI_VENDOR_ID_VIA, 0x8231, PCI_ANY_ID, PCI_ANY_ID,0,0,0 },
  100. { PCI_VENDOR_ID_VIA, 0x3109, PCI_ANY_ID, PCI_ANY_ID,0,0,1 },
  101. { PCI_VENDOR_ID_VIA, 0x3074, PCI_ANY_ID, PCI_ANY_ID,0,0,2 },
  102. { PCI_VENDOR_ID_VIA, 0x3147, PCI_ANY_ID, PCI_ANY_ID,0,0,3 },
  103. { PCI_VENDOR_ID_VIA, 0x3177, PCI_ANY_ID, PCI_ANY_ID,0,0,4 },
  104. { 0, }
  105. };
  106. MODULE_DEVICE_TABLE(pci,via_pci_tbl);
  107. static struct pci_driver via_driver = {
  108. .name = VIA_MODULE_NAME,
  109. .id_table = via_pci_tbl,
  110. .probe = via_init_one,
  111. .remove = via_remove_one,
  112. };
  113. /*
  114. * Function via_ircc_init ()
  115. *
  116. * Initialize chip. Just find out chip type and resource.
  117. */
  118. static int __init via_ircc_init(void)
  119. {
  120. int rc;
  121. IRDA_DEBUG(3, "%s()\n", __func__);
  122. rc = pci_register_driver(&via_driver);
  123. if (rc < 0) {
  124. IRDA_DEBUG(0, "%s(): error rc = %d, returning -ENODEV...\n",
  125. __func__, rc);
  126. return -ENODEV;
  127. }
  128. return 0;
  129. }
  130. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  131. {
  132. int rc;
  133. u8 temp,oldPCI_40,oldPCI_44,bTmp,bTmp1;
  134. u16 Chipset,FirDRQ1,FirDRQ0,FirIRQ,FirIOBase;
  135. chipio_t info;
  136. IRDA_DEBUG(2, "%s(): Device ID=(0X%X)\n", __func__, id->device);
  137. rc = pci_enable_device (pcidev);
  138. if (rc) {
  139. IRDA_DEBUG(0, "%s(): error rc = %d\n", __func__, rc);
  140. return -ENODEV;
  141. }
  142. // South Bridge exist
  143. if ( ReadLPCReg(0x20) != 0x3C )
  144. Chipset=0x3096;
  145. else
  146. Chipset=0x3076;
  147. if (Chipset==0x3076) {
  148. IRDA_DEBUG(2, "%s(): Chipset = 3076\n", __func__);
  149. WriteLPCReg(7,0x0c );
  150. temp=ReadLPCReg(0x30);//check if BIOS Enable Fir
  151. if((temp&0x01)==1) { // BIOS close or no FIR
  152. WriteLPCReg(0x1d, 0x82 );
  153. WriteLPCReg(0x23,0x18);
  154. temp=ReadLPCReg(0xF0);
  155. if((temp&0x01)==0) {
  156. temp=(ReadLPCReg(0x74)&0x03); //DMA
  157. FirDRQ0=temp + 4;
  158. temp=(ReadLPCReg(0x74)&0x0C) >> 2;
  159. FirDRQ1=temp + 4;
  160. } else {
  161. temp=(ReadLPCReg(0x74)&0x0C) >> 2; //DMA
  162. FirDRQ0=temp + 4;
  163. FirDRQ1=FirDRQ0;
  164. }
  165. FirIRQ=(ReadLPCReg(0x70)&0x0f); //IRQ
  166. FirIOBase=ReadLPCReg(0x60 ) << 8; //IO Space :high byte
  167. FirIOBase=FirIOBase| ReadLPCReg(0x61) ; //low byte
  168. FirIOBase=FirIOBase ;
  169. info.fir_base=FirIOBase;
  170. info.irq=FirIRQ;
  171. info.dma=FirDRQ1;
  172. info.dma2=FirDRQ0;
  173. pci_read_config_byte(pcidev,0x40,&bTmp);
  174. pci_write_config_byte(pcidev,0x40,((bTmp | 0x08) & 0xfe));
  175. pci_read_config_byte(pcidev,0x42,&bTmp);
  176. pci_write_config_byte(pcidev,0x42,(bTmp | 0xf0));
  177. pci_write_config_byte(pcidev,0x5a,0xc0);
  178. WriteLPCReg(0x28, 0x70 );
  179. rc = via_ircc_open(pcidev, &info, 0x3076);
  180. } else
  181. rc = -ENODEV; //IR not turn on
  182. } else { //Not VT1211
  183. IRDA_DEBUG(2, "%s(): Chipset = 3096\n", __func__);
  184. pci_read_config_byte(pcidev,0x67,&bTmp);//check if BIOS Enable Fir
  185. if((bTmp&0x01)==1) { // BIOS enable FIR
  186. //Enable Double DMA clock
  187. pci_read_config_byte(pcidev,0x42,&oldPCI_40);
  188. pci_write_config_byte(pcidev,0x42,oldPCI_40 | 0x80);
  189. pci_read_config_byte(pcidev,0x40,&oldPCI_40);
  190. pci_write_config_byte(pcidev,0x40,oldPCI_40 & 0xf7);
  191. pci_read_config_byte(pcidev,0x44,&oldPCI_44);
  192. pci_write_config_byte(pcidev,0x44,0x4e);
  193. //---------- read configuration from Function0 of south bridge
  194. if((bTmp&0x02)==0) {
  195. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  196. FirDRQ0 = (bTmp1 & 0x30) >> 4;
  197. pci_read_config_byte(pcidev,0x44,&bTmp1);
  198. FirDRQ1 = (bTmp1 & 0xc0) >> 6;
  199. } else {
  200. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  201. FirDRQ0 = (bTmp1 & 0x30) >> 4 ;
  202. FirDRQ1=0;
  203. }
  204. pci_read_config_byte(pcidev,0x47,&bTmp1); //IRQ
  205. FirIRQ = bTmp1 & 0x0f;
  206. pci_read_config_byte(pcidev,0x69,&bTmp);
  207. FirIOBase = bTmp << 8;//hight byte
  208. pci_read_config_byte(pcidev,0x68,&bTmp);
  209. FirIOBase = (FirIOBase | bTmp ) & 0xfff0;
  210. //-------------------------
  211. info.fir_base=FirIOBase;
  212. info.irq=FirIRQ;
  213. info.dma=FirDRQ1;
  214. info.dma2=FirDRQ0;
  215. rc = via_ircc_open(pcidev, &info, 0x3096);
  216. } else
  217. rc = -ENODEV; //IR not turn on !!!!!
  218. }//Not VT1211
  219. IRDA_DEBUG(2, "%s(): End - rc = %d\n", __func__, rc);
  220. return rc;
  221. }
  222. static void __exit via_ircc_cleanup(void)
  223. {
  224. IRDA_DEBUG(3, "%s()\n", __func__);
  225. /* Cleanup all instances of the driver */
  226. pci_unregister_driver (&via_driver);
  227. }
  228. static const struct net_device_ops via_ircc_sir_ops = {
  229. .ndo_start_xmit = via_ircc_hard_xmit_sir,
  230. .ndo_open = via_ircc_net_open,
  231. .ndo_stop = via_ircc_net_close,
  232. .ndo_do_ioctl = via_ircc_net_ioctl,
  233. };
  234. static const struct net_device_ops via_ircc_fir_ops = {
  235. .ndo_start_xmit = via_ircc_hard_xmit_fir,
  236. .ndo_open = via_ircc_net_open,
  237. .ndo_stop = via_ircc_net_close,
  238. .ndo_do_ioctl = via_ircc_net_ioctl,
  239. };
  240. /*
  241. * Function via_ircc_open(pdev, iobase, irq)
  242. *
  243. * Open driver instance
  244. *
  245. */
  246. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info, unsigned int id)
  247. {
  248. struct net_device *dev;
  249. struct via_ircc_cb *self;
  250. int err;
  251. IRDA_DEBUG(3, "%s()\n", __func__);
  252. /* Allocate new instance of the driver */
  253. dev = alloc_irdadev(sizeof(struct via_ircc_cb));
  254. if (dev == NULL)
  255. return -ENOMEM;
  256. self = netdev_priv(dev);
  257. self->netdev = dev;
  258. spin_lock_init(&self->lock);
  259. pci_set_drvdata(pdev, self);
  260. /* Initialize Resource */
  261. self->io.cfg_base = info->cfg_base;
  262. self->io.fir_base = info->fir_base;
  263. self->io.irq = info->irq;
  264. self->io.fir_ext = CHIP_IO_EXTENT;
  265. self->io.dma = info->dma;
  266. self->io.dma2 = info->dma2;
  267. self->io.fifo_size = 32;
  268. self->chip_id = id;
  269. self->st_fifo.len = 0;
  270. self->RxDataReady = 0;
  271. /* Reserve the ioports that we need */
  272. if (!request_region(self->io.fir_base, self->io.fir_ext, driver_name)) {
  273. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  274. __func__, self->io.fir_base);
  275. err = -ENODEV;
  276. goto err_out1;
  277. }
  278. /* Initialize QoS for this device */
  279. irda_init_max_qos_capabilies(&self->qos);
  280. /* Check if user has supplied the dongle id or not */
  281. if (!dongle_id)
  282. dongle_id = via_ircc_read_dongle_id(self->io.fir_base);
  283. self->io.dongle_id = dongle_id;
  284. /* The only value we must override it the baudrate */
  285. /* Maximum speeds and capabilities are dongle-dependent. */
  286. switch( self->io.dongle_id ){
  287. case 0x0d:
  288. self->qos.baud_rate.bits =
  289. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200 |
  290. IR_576000 | IR_1152000 | (IR_4000000 << 8);
  291. break;
  292. default:
  293. self->qos.baud_rate.bits =
  294. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200;
  295. break;
  296. }
  297. /* Following was used for testing:
  298. *
  299. * self->qos.baud_rate.bits = IR_9600;
  300. *
  301. * Is is no good, as it prohibits (error-prone) speed-changes.
  302. */
  303. self->qos.min_turn_time.bits = qos_mtt_bits;
  304. irda_qos_bits_to_value(&self->qos);
  305. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  306. self->rx_buff.truesize = 14384 + 2048;
  307. self->tx_buff.truesize = 14384 + 2048;
  308. /* Allocate memory if needed */
  309. self->rx_buff.head =
  310. dma_zalloc_coherent(&pdev->dev, self->rx_buff.truesize,
  311. &self->rx_buff_dma, GFP_KERNEL);
  312. if (self->rx_buff.head == NULL) {
  313. err = -ENOMEM;
  314. goto err_out2;
  315. }
  316. self->tx_buff.head =
  317. dma_zalloc_coherent(&pdev->dev, self->tx_buff.truesize,
  318. &self->tx_buff_dma, GFP_KERNEL);
  319. if (self->tx_buff.head == NULL) {
  320. err = -ENOMEM;
  321. goto err_out3;
  322. }
  323. self->rx_buff.in_frame = FALSE;
  324. self->rx_buff.state = OUTSIDE_FRAME;
  325. self->tx_buff.data = self->tx_buff.head;
  326. self->rx_buff.data = self->rx_buff.head;
  327. /* Reset Tx queue info */
  328. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  329. self->tx_fifo.tail = self->tx_buff.head;
  330. /* Override the network functions we need to use */
  331. dev->netdev_ops = &via_ircc_sir_ops;
  332. err = register_netdev(dev);
  333. if (err)
  334. goto err_out4;
  335. IRDA_MESSAGE("IrDA: Registered device %s (via-ircc)\n", dev->name);
  336. /* Initialise the hardware..
  337. */
  338. self->io.speed = 9600;
  339. via_hw_init(self);
  340. return 0;
  341. err_out4:
  342. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  343. self->tx_buff.head, self->tx_buff_dma);
  344. err_out3:
  345. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  346. self->rx_buff.head, self->rx_buff_dma);
  347. err_out2:
  348. release_region(self->io.fir_base, self->io.fir_ext);
  349. err_out1:
  350. free_netdev(dev);
  351. return err;
  352. }
  353. /*
  354. * Function via_remove_one(pdev)
  355. *
  356. * Close driver instance
  357. *
  358. */
  359. static void via_remove_one(struct pci_dev *pdev)
  360. {
  361. struct via_ircc_cb *self = pci_get_drvdata(pdev);
  362. int iobase;
  363. IRDA_DEBUG(3, "%s()\n", __func__);
  364. iobase = self->io.fir_base;
  365. ResetChip(iobase, 5); //hardware reset.
  366. /* Remove netdevice */
  367. unregister_netdev(self->netdev);
  368. /* Release the PORT that this driver is using */
  369. IRDA_DEBUG(2, "%s(), Releasing Region %03x\n",
  370. __func__, self->io.fir_base);
  371. release_region(self->io.fir_base, self->io.fir_ext);
  372. if (self->tx_buff.head)
  373. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  374. self->tx_buff.head, self->tx_buff_dma);
  375. if (self->rx_buff.head)
  376. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  377. self->rx_buff.head, self->rx_buff_dma);
  378. free_netdev(self->netdev);
  379. pci_disable_device(pdev);
  380. }
  381. /*
  382. * Function via_hw_init(self)
  383. *
  384. * Returns non-negative on success.
  385. *
  386. * Formerly via_ircc_setup
  387. */
  388. static void via_hw_init(struct via_ircc_cb *self)
  389. {
  390. int iobase = self->io.fir_base;
  391. IRDA_DEBUG(3, "%s()\n", __func__);
  392. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  393. // FIFO Init
  394. EnRXFIFOReadyInt(iobase, OFF);
  395. EnRXFIFOHalfLevelInt(iobase, OFF);
  396. EnTXFIFOHalfLevelInt(iobase, OFF);
  397. EnTXFIFOUnderrunEOMInt(iobase, ON);
  398. EnTXFIFOReadyInt(iobase, OFF);
  399. InvertTX(iobase, OFF);
  400. InvertRX(iobase, OFF);
  401. if (ReadLPCReg(0x20) == 0x3c)
  402. WriteLPCReg(0xF0, 0); // for VT1211
  403. /* Int Init */
  404. EnRXSpecInt(iobase, ON);
  405. /* The following is basically hwreset */
  406. /* If this is the case, why not just call hwreset() ? Jean II */
  407. ResetChip(iobase, 5);
  408. EnableDMA(iobase, OFF);
  409. EnableTX(iobase, OFF);
  410. EnableRX(iobase, OFF);
  411. EnRXDMA(iobase, OFF);
  412. EnTXDMA(iobase, OFF);
  413. RXStart(iobase, OFF);
  414. TXStart(iobase, OFF);
  415. InitCard(iobase);
  416. CommonInit(iobase);
  417. SIRFilter(iobase, ON);
  418. SetSIR(iobase, ON);
  419. CRC16(iobase, ON);
  420. EnTXCRC(iobase, 0);
  421. WriteReg(iobase, I_ST_CT_0, 0x00);
  422. SetBaudRate(iobase, 9600);
  423. SetPulseWidth(iobase, 12);
  424. SetSendPreambleCount(iobase, 0);
  425. self->io.speed = 9600;
  426. self->st_fifo.len = 0;
  427. via_ircc_change_dongle_speed(iobase, self->io.speed,
  428. self->io.dongle_id);
  429. WriteReg(iobase, I_ST_CT_0, 0x80);
  430. }
  431. /*
  432. * Function via_ircc_read_dongle_id (void)
  433. *
  434. */
  435. static int via_ircc_read_dongle_id(int iobase)
  436. {
  437. int dongle_id = 9; /* Default to IBM */
  438. IRDA_ERROR("via-ircc: dongle probing not supported, please specify dongle_id module parameter.\n");
  439. return dongle_id;
  440. }
  441. /*
  442. * Function via_ircc_change_dongle_speed (iobase, speed, dongle_id)
  443. * Change speed of the attach dongle
  444. * only implement two type of dongle currently.
  445. */
  446. static void via_ircc_change_dongle_speed(int iobase, int speed,
  447. int dongle_id)
  448. {
  449. u8 mode = 0;
  450. /* speed is unused, as we use IsSIROn()/IsMIROn() */
  451. speed = speed;
  452. IRDA_DEBUG(1, "%s(): change_dongle_speed to %d for 0x%x, %d\n",
  453. __func__, speed, iobase, dongle_id);
  454. switch (dongle_id) {
  455. /* Note: The dongle_id's listed here are derived from
  456. * nsc-ircc.c */
  457. case 0x08: /* HP HSDL-2300, HP HSDL-3600/HSDL-3610 */
  458. UseOneRX(iobase, ON); // use one RX pin RX1,RX2
  459. InvertTX(iobase, OFF);
  460. InvertRX(iobase, OFF);
  461. EnRX2(iobase, ON); //sir to rx2
  462. EnGPIOtoRX2(iobase, OFF);
  463. if (IsSIROn(iobase)) { //sir
  464. // Mode select Off
  465. SlowIRRXLowActive(iobase, ON);
  466. udelay(1000);
  467. SlowIRRXLowActive(iobase, OFF);
  468. } else {
  469. if (IsMIROn(iobase)) { //mir
  470. // Mode select On
  471. SlowIRRXLowActive(iobase, OFF);
  472. udelay(20);
  473. } else { // fir
  474. if (IsFIROn(iobase)) { //fir
  475. // Mode select On
  476. SlowIRRXLowActive(iobase, OFF);
  477. udelay(20);
  478. }
  479. }
  480. }
  481. break;
  482. case 0x09: /* IBM31T1100 or Temic TFDS6000/TFDS6500 */
  483. UseOneRX(iobase, ON); //use ONE RX....RX1
  484. InvertTX(iobase, OFF);
  485. InvertRX(iobase, OFF); // invert RX pin
  486. EnRX2(iobase, ON);
  487. EnGPIOtoRX2(iobase, OFF);
  488. if (IsSIROn(iobase)) { //sir
  489. // Mode select On
  490. SlowIRRXLowActive(iobase, ON);
  491. udelay(20);
  492. // Mode select Off
  493. SlowIRRXLowActive(iobase, OFF);
  494. }
  495. if (IsMIROn(iobase)) { //mir
  496. // Mode select On
  497. SlowIRRXLowActive(iobase, OFF);
  498. udelay(20);
  499. // Mode select Off
  500. SlowIRRXLowActive(iobase, ON);
  501. } else { // fir
  502. if (IsFIROn(iobase)) { //fir
  503. // Mode select On
  504. SlowIRRXLowActive(iobase, OFF);
  505. // TX On
  506. WriteTX(iobase, ON);
  507. udelay(20);
  508. // Mode select OFF
  509. SlowIRRXLowActive(iobase, ON);
  510. udelay(20);
  511. // TX Off
  512. WriteTX(iobase, OFF);
  513. }
  514. }
  515. break;
  516. case 0x0d:
  517. UseOneRX(iobase, OFF); // use two RX pin RX1,RX2
  518. InvertTX(iobase, OFF);
  519. InvertRX(iobase, OFF);
  520. SlowIRRXLowActive(iobase, OFF);
  521. if (IsSIROn(iobase)) { //sir
  522. EnGPIOtoRX2(iobase, OFF);
  523. WriteGIO(iobase, OFF);
  524. EnRX2(iobase, OFF); //sir to rx2
  525. } else { // fir mir
  526. EnGPIOtoRX2(iobase, OFF);
  527. WriteGIO(iobase, OFF);
  528. EnRX2(iobase, OFF); //fir to rx
  529. }
  530. break;
  531. case 0x11: /* Temic TFDS4500 */
  532. IRDA_DEBUG(2, "%s: Temic TFDS4500: One RX pin, TX normal, RX inverted.\n", __func__);
  533. UseOneRX(iobase, ON); //use ONE RX....RX1
  534. InvertTX(iobase, OFF);
  535. InvertRX(iobase, ON); // invert RX pin
  536. EnRX2(iobase, ON); //sir to rx2
  537. EnGPIOtoRX2(iobase, OFF);
  538. if( IsSIROn(iobase) ){ //sir
  539. // Mode select On
  540. SlowIRRXLowActive(iobase, ON);
  541. udelay(20);
  542. // Mode select Off
  543. SlowIRRXLowActive(iobase, OFF);
  544. } else{
  545. IRDA_DEBUG(0, "%s: Warning: TFDS4500 not running in SIR mode !\n", __func__);
  546. }
  547. break;
  548. case 0x0ff: /* Vishay */
  549. if (IsSIROn(iobase))
  550. mode = 0;
  551. else if (IsMIROn(iobase))
  552. mode = 1;
  553. else if (IsFIROn(iobase))
  554. mode = 2;
  555. else if (IsVFIROn(iobase))
  556. mode = 5; //VFIR-16
  557. SI_SetMode(iobase, mode);
  558. break;
  559. default:
  560. IRDA_ERROR("%s: Error: dongle_id %d unsupported !\n",
  561. __func__, dongle_id);
  562. }
  563. }
  564. /*
  565. * Function via_ircc_change_speed (self, baud)
  566. *
  567. * Change the speed of the device
  568. *
  569. */
  570. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 speed)
  571. {
  572. struct net_device *dev = self->netdev;
  573. u16 iobase;
  574. u8 value = 0, bTmp;
  575. iobase = self->io.fir_base;
  576. /* Update accounting for new speed */
  577. self->io.speed = speed;
  578. IRDA_DEBUG(1, "%s: change_speed to %d bps.\n", __func__, speed);
  579. WriteReg(iobase, I_ST_CT_0, 0x0);
  580. /* Controller mode sellection */
  581. switch (speed) {
  582. case 2400:
  583. case 9600:
  584. case 19200:
  585. case 38400:
  586. case 57600:
  587. case 115200:
  588. value = (115200/speed)-1;
  589. SetSIR(iobase, ON);
  590. CRC16(iobase, ON);
  591. break;
  592. case 576000:
  593. /* FIXME: this can't be right, as it's the same as 115200,
  594. * and 576000 is MIR, not SIR. */
  595. value = 0;
  596. SetSIR(iobase, ON);
  597. CRC16(iobase, ON);
  598. break;
  599. case 1152000:
  600. value = 0;
  601. SetMIR(iobase, ON);
  602. /* FIXME: CRC ??? */
  603. break;
  604. case 4000000:
  605. value = 0;
  606. SetFIR(iobase, ON);
  607. SetPulseWidth(iobase, 0);
  608. SetSendPreambleCount(iobase, 14);
  609. CRC16(iobase, OFF);
  610. EnTXCRC(iobase, ON);
  611. break;
  612. case 16000000:
  613. value = 0;
  614. SetVFIR(iobase, ON);
  615. /* FIXME: CRC ??? */
  616. break;
  617. default:
  618. value = 0;
  619. break;
  620. }
  621. /* Set baudrate to 0x19[2..7] */
  622. bTmp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  623. bTmp |= value << 2;
  624. WriteReg(iobase, I_CF_H_1, bTmp);
  625. /* Some dongles may need to be informed about speed changes. */
  626. via_ircc_change_dongle_speed(iobase, speed, self->io.dongle_id);
  627. /* Set FIFO size to 64 */
  628. SetFIFO(iobase, 64);
  629. /* Enable IR */
  630. WriteReg(iobase, I_ST_CT_0, 0x80);
  631. // EnTXFIFOHalfLevelInt(iobase,ON);
  632. /* Enable some interrupts so we can receive frames */
  633. //EnAllInt(iobase,ON);
  634. if (IsSIROn(iobase)) {
  635. SIRFilter(iobase, ON);
  636. SIRRecvAny(iobase, ON);
  637. } else {
  638. SIRFilter(iobase, OFF);
  639. SIRRecvAny(iobase, OFF);
  640. }
  641. if (speed > 115200) {
  642. /* Install FIR xmit handler */
  643. dev->netdev_ops = &via_ircc_fir_ops;
  644. via_ircc_dma_receive(self);
  645. } else {
  646. /* Install SIR xmit handler */
  647. dev->netdev_ops = &via_ircc_sir_ops;
  648. }
  649. netif_wake_queue(dev);
  650. }
  651. /*
  652. * Function via_ircc_hard_xmit (skb, dev)
  653. *
  654. * Transmit the frame!
  655. *
  656. */
  657. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  658. struct net_device *dev)
  659. {
  660. struct via_ircc_cb *self;
  661. unsigned long flags;
  662. u16 iobase;
  663. __u32 speed;
  664. self = netdev_priv(dev);
  665. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  666. iobase = self->io.fir_base;
  667. netif_stop_queue(dev);
  668. /* Check if we need to change the speed */
  669. speed = irda_get_next_speed(skb);
  670. if ((speed != self->io.speed) && (speed != -1)) {
  671. /* Check for empty frame */
  672. if (!skb->len) {
  673. via_ircc_change_speed(self, speed);
  674. dev->trans_start = jiffies;
  675. dev_kfree_skb(skb);
  676. return NETDEV_TX_OK;
  677. } else
  678. self->new_speed = speed;
  679. }
  680. InitCard(iobase);
  681. CommonInit(iobase);
  682. SIRFilter(iobase, ON);
  683. SetSIR(iobase, ON);
  684. CRC16(iobase, ON);
  685. EnTXCRC(iobase, 0);
  686. WriteReg(iobase, I_ST_CT_0, 0x00);
  687. spin_lock_irqsave(&self->lock, flags);
  688. self->tx_buff.data = self->tx_buff.head;
  689. self->tx_buff.len =
  690. async_wrap_skb(skb, self->tx_buff.data,
  691. self->tx_buff.truesize);
  692. dev->stats.tx_bytes += self->tx_buff.len;
  693. /* Send this frame with old speed */
  694. SetBaudRate(iobase, self->io.speed);
  695. SetPulseWidth(iobase, 12);
  696. SetSendPreambleCount(iobase, 0);
  697. WriteReg(iobase, I_ST_CT_0, 0x80);
  698. EnableTX(iobase, ON);
  699. EnableRX(iobase, OFF);
  700. ResetChip(iobase, 0);
  701. ResetChip(iobase, 1);
  702. ResetChip(iobase, 2);
  703. ResetChip(iobase, 3);
  704. ResetChip(iobase, 4);
  705. EnAllInt(iobase, ON);
  706. EnTXDMA(iobase, ON);
  707. EnRXDMA(iobase, OFF);
  708. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  709. DMA_TX_MODE);
  710. SetSendByte(iobase, self->tx_buff.len);
  711. RXStart(iobase, OFF);
  712. TXStart(iobase, ON);
  713. dev->trans_start = jiffies;
  714. spin_unlock_irqrestore(&self->lock, flags);
  715. dev_kfree_skb(skb);
  716. return NETDEV_TX_OK;
  717. }
  718. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  719. struct net_device *dev)
  720. {
  721. struct via_ircc_cb *self;
  722. u16 iobase;
  723. __u32 speed;
  724. unsigned long flags;
  725. self = netdev_priv(dev);
  726. iobase = self->io.fir_base;
  727. if (self->st_fifo.len)
  728. return NETDEV_TX_OK;
  729. if (self->chip_id == 0x3076)
  730. iodelay(1500);
  731. else
  732. udelay(1500);
  733. netif_stop_queue(dev);
  734. speed = irda_get_next_speed(skb);
  735. if ((speed != self->io.speed) && (speed != -1)) {
  736. if (!skb->len) {
  737. via_ircc_change_speed(self, speed);
  738. dev->trans_start = jiffies;
  739. dev_kfree_skb(skb);
  740. return NETDEV_TX_OK;
  741. } else
  742. self->new_speed = speed;
  743. }
  744. spin_lock_irqsave(&self->lock, flags);
  745. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  746. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  747. self->tx_fifo.tail += skb->len;
  748. dev->stats.tx_bytes += skb->len;
  749. skb_copy_from_linear_data(skb,
  750. self->tx_fifo.queue[self->tx_fifo.free].start, skb->len);
  751. self->tx_fifo.len++;
  752. self->tx_fifo.free++;
  753. //F01 if (self->tx_fifo.len == 1) {
  754. via_ircc_dma_xmit(self, iobase);
  755. //F01 }
  756. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) netif_wake_queue(self->netdev);
  757. dev->trans_start = jiffies;
  758. dev_kfree_skb(skb);
  759. spin_unlock_irqrestore(&self->lock, flags);
  760. return NETDEV_TX_OK;
  761. }
  762. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase)
  763. {
  764. EnTXDMA(iobase, OFF);
  765. self->io.direction = IO_XMIT;
  766. EnPhys(iobase, ON);
  767. EnableTX(iobase, ON);
  768. EnableRX(iobase, OFF);
  769. ResetChip(iobase, 0);
  770. ResetChip(iobase, 1);
  771. ResetChip(iobase, 2);
  772. ResetChip(iobase, 3);
  773. ResetChip(iobase, 4);
  774. EnAllInt(iobase, ON);
  775. EnTXDMA(iobase, ON);
  776. EnRXDMA(iobase, OFF);
  777. irda_setup_dma(self->io.dma,
  778. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  779. self->tx_buff.head) + self->tx_buff_dma,
  780. self->tx_fifo.queue[self->tx_fifo.ptr].len, DMA_TX_MODE);
  781. IRDA_DEBUG(1, "%s: tx_fifo.ptr=%x,len=%x,tx_fifo.len=%x..\n",
  782. __func__, self->tx_fifo.ptr,
  783. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  784. self->tx_fifo.len);
  785. SetSendByte(iobase, self->tx_fifo.queue[self->tx_fifo.ptr].len);
  786. RXStart(iobase, OFF);
  787. TXStart(iobase, ON);
  788. return 0;
  789. }
  790. /*
  791. * Function via_ircc_dma_xmit_complete (self)
  792. *
  793. * The transfer of a frame in finished. This function will only be called
  794. * by the interrupt handler
  795. *
  796. */
  797. static int via_ircc_dma_xmit_complete(struct via_ircc_cb *self)
  798. {
  799. int iobase;
  800. int ret = TRUE;
  801. u8 Tx_status;
  802. IRDA_DEBUG(3, "%s()\n", __func__);
  803. iobase = self->io.fir_base;
  804. /* Disable DMA */
  805. // DisableDmaChannel(self->io.dma);
  806. /* Check for underrun! */
  807. /* Clear bit, by writing 1 into it */
  808. Tx_status = GetTXStatus(iobase);
  809. if (Tx_status & 0x08) {
  810. self->netdev->stats.tx_errors++;
  811. self->netdev->stats.tx_fifo_errors++;
  812. hwreset(self);
  813. /* how to clear underrun? */
  814. } else {
  815. self->netdev->stats.tx_packets++;
  816. ResetChip(iobase, 3);
  817. ResetChip(iobase, 4);
  818. }
  819. /* Check if we need to change the speed */
  820. if (self->new_speed) {
  821. via_ircc_change_speed(self, self->new_speed);
  822. self->new_speed = 0;
  823. }
  824. /* Finished with this frame, so prepare for next */
  825. if (IsFIROn(iobase)) {
  826. if (self->tx_fifo.len) {
  827. self->tx_fifo.len--;
  828. self->tx_fifo.ptr++;
  829. }
  830. }
  831. IRDA_DEBUG(1,
  832. "%s: tx_fifo.len=%x ,tx_fifo.ptr=%x,tx_fifo.free=%x...\n",
  833. __func__,
  834. self->tx_fifo.len, self->tx_fifo.ptr, self->tx_fifo.free);
  835. /* F01_S
  836. // Any frames to be sent back-to-back?
  837. if (self->tx_fifo.len) {
  838. // Not finished yet!
  839. via_ircc_dma_xmit(self, iobase);
  840. ret = FALSE;
  841. } else {
  842. F01_E*/
  843. // Reset Tx FIFO info
  844. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  845. self->tx_fifo.tail = self->tx_buff.head;
  846. //F01 }
  847. // Make sure we have room for more frames
  848. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) {
  849. // Not busy transmitting anymore
  850. // Tell the network layer, that we can accept more frames
  851. netif_wake_queue(self->netdev);
  852. //F01 }
  853. return ret;
  854. }
  855. /*
  856. * Function via_ircc_dma_receive (self)
  857. *
  858. * Set configuration for receive a frame.
  859. *
  860. */
  861. static int via_ircc_dma_receive(struct via_ircc_cb *self)
  862. {
  863. int iobase;
  864. iobase = self->io.fir_base;
  865. IRDA_DEBUG(3, "%s()\n", __func__);
  866. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  867. self->tx_fifo.tail = self->tx_buff.head;
  868. self->RxDataReady = 0;
  869. self->io.direction = IO_RECV;
  870. self->rx_buff.data = self->rx_buff.head;
  871. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  872. self->st_fifo.tail = self->st_fifo.head = 0;
  873. EnPhys(iobase, ON);
  874. EnableTX(iobase, OFF);
  875. EnableRX(iobase, ON);
  876. ResetChip(iobase, 0);
  877. ResetChip(iobase, 1);
  878. ResetChip(iobase, 2);
  879. ResetChip(iobase, 3);
  880. ResetChip(iobase, 4);
  881. EnAllInt(iobase, ON);
  882. EnTXDMA(iobase, OFF);
  883. EnRXDMA(iobase, ON);
  884. irda_setup_dma(self->io.dma2, self->rx_buff_dma,
  885. self->rx_buff.truesize, DMA_RX_MODE);
  886. TXStart(iobase, OFF);
  887. RXStart(iobase, ON);
  888. return 0;
  889. }
  890. /*
  891. * Function via_ircc_dma_receive_complete (self)
  892. *
  893. * Controller Finished with receiving frames,
  894. * and this routine is call by ISR
  895. *
  896. */
  897. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  898. int iobase)
  899. {
  900. struct st_fifo *st_fifo;
  901. struct sk_buff *skb;
  902. int len, i;
  903. u8 status = 0;
  904. iobase = self->io.fir_base;
  905. st_fifo = &self->st_fifo;
  906. if (self->io.speed < 4000000) { //Speed below FIR
  907. len = GetRecvByte(iobase, self);
  908. skb = dev_alloc_skb(len + 1);
  909. if (skb == NULL)
  910. return FALSE;
  911. // Make sure IP header gets aligned
  912. skb_reserve(skb, 1);
  913. skb_put(skb, len - 2);
  914. if (self->chip_id == 0x3076) {
  915. for (i = 0; i < len - 2; i++)
  916. skb->data[i] = self->rx_buff.data[i * 2];
  917. } else {
  918. if (self->chip_id == 0x3096) {
  919. for (i = 0; i < len - 2; i++)
  920. skb->data[i] =
  921. self->rx_buff.data[i];
  922. }
  923. }
  924. // Move to next frame
  925. self->rx_buff.data += len;
  926. self->netdev->stats.rx_bytes += len;
  927. self->netdev->stats.rx_packets++;
  928. skb->dev = self->netdev;
  929. skb_reset_mac_header(skb);
  930. skb->protocol = htons(ETH_P_IRDA);
  931. netif_rx(skb);
  932. return TRUE;
  933. }
  934. else { //FIR mode
  935. len = GetRecvByte(iobase, self);
  936. if (len == 0)
  937. return TRUE; //interrupt only, data maybe move by RxT
  938. if (((len - 4) < 2) || ((len - 4) > 2048)) {
  939. IRDA_DEBUG(1, "%s(): Trouble:len=%x,CurCount=%x,LastCount=%x..\n",
  940. __func__, len, RxCurCount(iobase, self),
  941. self->RxLastCount);
  942. hwreset(self);
  943. return FALSE;
  944. }
  945. IRDA_DEBUG(2, "%s(): fifo.len=%x,len=%x,CurCount=%x..\n",
  946. __func__,
  947. st_fifo->len, len - 4, RxCurCount(iobase, self));
  948. st_fifo->entries[st_fifo->tail].status = status;
  949. st_fifo->entries[st_fifo->tail].len = len;
  950. st_fifo->pending_bytes += len;
  951. st_fifo->tail++;
  952. st_fifo->len++;
  953. if (st_fifo->tail > MAX_RX_WINDOW)
  954. st_fifo->tail = 0;
  955. self->RxDataReady = 0;
  956. // It maybe have MAX_RX_WINDOW package receive by
  957. // receive_complete before Timer IRQ
  958. /* F01_S
  959. if (st_fifo->len < (MAX_RX_WINDOW+2 )) {
  960. RXStart(iobase,ON);
  961. SetTimer(iobase,4);
  962. }
  963. else {
  964. F01_E */
  965. EnableRX(iobase, OFF);
  966. EnRXDMA(iobase, OFF);
  967. RXStart(iobase, OFF);
  968. //F01_S
  969. // Put this entry back in fifo
  970. if (st_fifo->head > MAX_RX_WINDOW)
  971. st_fifo->head = 0;
  972. status = st_fifo->entries[st_fifo->head].status;
  973. len = st_fifo->entries[st_fifo->head].len;
  974. st_fifo->head++;
  975. st_fifo->len--;
  976. skb = dev_alloc_skb(len + 1 - 4);
  977. /*
  978. * if frame size, data ptr, or skb ptr are wrong, then get next
  979. * entry.
  980. */
  981. if ((skb == NULL) || (skb->data == NULL) ||
  982. (self->rx_buff.data == NULL) || (len < 6)) {
  983. self->netdev->stats.rx_dropped++;
  984. kfree_skb(skb);
  985. return TRUE;
  986. }
  987. skb_reserve(skb, 1);
  988. skb_put(skb, len - 4);
  989. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  990. IRDA_DEBUG(2, "%s(): len=%x.rx_buff=%p\n", __func__,
  991. len - 4, self->rx_buff.data);
  992. // Move to next frame
  993. self->rx_buff.data += len;
  994. self->netdev->stats.rx_bytes += len;
  995. self->netdev->stats.rx_packets++;
  996. skb->dev = self->netdev;
  997. skb_reset_mac_header(skb);
  998. skb->protocol = htons(ETH_P_IRDA);
  999. netif_rx(skb);
  1000. //F01_E
  1001. } //FIR
  1002. return TRUE;
  1003. }
  1004. /*
  1005. * if frame is received , but no INT ,then use this routine to upload frame.
  1006. */
  1007. static int upload_rxdata(struct via_ircc_cb *self, int iobase)
  1008. {
  1009. struct sk_buff *skb;
  1010. int len;
  1011. struct st_fifo *st_fifo;
  1012. st_fifo = &self->st_fifo;
  1013. len = GetRecvByte(iobase, self);
  1014. IRDA_DEBUG(2, "%s(): len=%x\n", __func__, len);
  1015. if ((len - 4) < 2) {
  1016. self->netdev->stats.rx_dropped++;
  1017. return FALSE;
  1018. }
  1019. skb = dev_alloc_skb(len + 1);
  1020. if (skb == NULL) {
  1021. self->netdev->stats.rx_dropped++;
  1022. return FALSE;
  1023. }
  1024. skb_reserve(skb, 1);
  1025. skb_put(skb, len - 4 + 1);
  1026. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4 + 1);
  1027. st_fifo->tail++;
  1028. st_fifo->len++;
  1029. if (st_fifo->tail > MAX_RX_WINDOW)
  1030. st_fifo->tail = 0;
  1031. // Move to next frame
  1032. self->rx_buff.data += len;
  1033. self->netdev->stats.rx_bytes += len;
  1034. self->netdev->stats.rx_packets++;
  1035. skb->dev = self->netdev;
  1036. skb_reset_mac_header(skb);
  1037. skb->protocol = htons(ETH_P_IRDA);
  1038. netif_rx(skb);
  1039. if (st_fifo->len < (MAX_RX_WINDOW + 2)) {
  1040. RXStart(iobase, ON);
  1041. } else {
  1042. EnableRX(iobase, OFF);
  1043. EnRXDMA(iobase, OFF);
  1044. RXStart(iobase, OFF);
  1045. }
  1046. return TRUE;
  1047. }
  1048. /*
  1049. * Implement back to back receive , use this routine to upload data.
  1050. */
  1051. static int RxTimerHandler(struct via_ircc_cb *self, int iobase)
  1052. {
  1053. struct st_fifo *st_fifo;
  1054. struct sk_buff *skb;
  1055. int len;
  1056. u8 status;
  1057. st_fifo = &self->st_fifo;
  1058. if (CkRxRecv(iobase, self)) {
  1059. // if still receiving ,then return ,don't upload frame
  1060. self->RetryCount = 0;
  1061. SetTimer(iobase, 20);
  1062. self->RxDataReady++;
  1063. return FALSE;
  1064. } else
  1065. self->RetryCount++;
  1066. if ((self->RetryCount >= 1) ||
  1067. ((st_fifo->pending_bytes + 2048) > self->rx_buff.truesize) ||
  1068. (st_fifo->len >= (MAX_RX_WINDOW))) {
  1069. while (st_fifo->len > 0) { //upload frame
  1070. // Put this entry back in fifo
  1071. if (st_fifo->head > MAX_RX_WINDOW)
  1072. st_fifo->head = 0;
  1073. status = st_fifo->entries[st_fifo->head].status;
  1074. len = st_fifo->entries[st_fifo->head].len;
  1075. st_fifo->head++;
  1076. st_fifo->len--;
  1077. skb = dev_alloc_skb(len + 1 - 4);
  1078. /*
  1079. * if frame size, data ptr, or skb ptr are wrong,
  1080. * then get next entry.
  1081. */
  1082. if ((skb == NULL) || (skb->data == NULL) ||
  1083. (self->rx_buff.data == NULL) || (len < 6)) {
  1084. self->netdev->stats.rx_dropped++;
  1085. continue;
  1086. }
  1087. skb_reserve(skb, 1);
  1088. skb_put(skb, len - 4);
  1089. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  1090. IRDA_DEBUG(2, "%s(): len=%x.head=%x\n", __func__,
  1091. len - 4, st_fifo->head);
  1092. // Move to next frame
  1093. self->rx_buff.data += len;
  1094. self->netdev->stats.rx_bytes += len;
  1095. self->netdev->stats.rx_packets++;
  1096. skb->dev = self->netdev;
  1097. skb_reset_mac_header(skb);
  1098. skb->protocol = htons(ETH_P_IRDA);
  1099. netif_rx(skb);
  1100. } //while
  1101. self->RetryCount = 0;
  1102. IRDA_DEBUG(2,
  1103. "%s(): End of upload HostStatus=%x,RxStatus=%x\n",
  1104. __func__,
  1105. GetHostStatus(iobase), GetRXStatus(iobase));
  1106. /*
  1107. * if frame is receive complete at this routine ,then upload
  1108. * frame.
  1109. */
  1110. if ((GetRXStatus(iobase) & 0x10) &&
  1111. (RxCurCount(iobase, self) != self->RxLastCount)) {
  1112. upload_rxdata(self, iobase);
  1113. if (irda_device_txqueue_empty(self->netdev))
  1114. via_ircc_dma_receive(self);
  1115. }
  1116. } // timer detect complete
  1117. else
  1118. SetTimer(iobase, 4);
  1119. return TRUE;
  1120. }
  1121. /*
  1122. * Function via_ircc_interrupt (irq, dev_id)
  1123. *
  1124. * An interrupt from the chip has arrived. Time to do some work
  1125. *
  1126. */
  1127. static irqreturn_t via_ircc_interrupt(int dummy, void *dev_id)
  1128. {
  1129. struct net_device *dev = dev_id;
  1130. struct via_ircc_cb *self = netdev_priv(dev);
  1131. int iobase;
  1132. u8 iHostIntType, iRxIntType, iTxIntType;
  1133. iobase = self->io.fir_base;
  1134. spin_lock(&self->lock);
  1135. iHostIntType = GetHostStatus(iobase);
  1136. IRDA_DEBUG(4, "%s(): iHostIntType %02x: %s %s %s %02x\n",
  1137. __func__, iHostIntType,
  1138. (iHostIntType & 0x40) ? "Timer" : "",
  1139. (iHostIntType & 0x20) ? "Tx" : "",
  1140. (iHostIntType & 0x10) ? "Rx" : "",
  1141. (iHostIntType & 0x0e) >> 1);
  1142. if ((iHostIntType & 0x40) != 0) { //Timer Event
  1143. self->EventFlag.TimeOut++;
  1144. ClearTimerInt(iobase, 1);
  1145. if (self->io.direction == IO_XMIT) {
  1146. via_ircc_dma_xmit(self, iobase);
  1147. }
  1148. if (self->io.direction == IO_RECV) {
  1149. /*
  1150. * frame ready hold too long, must reset.
  1151. */
  1152. if (self->RxDataReady > 30) {
  1153. hwreset(self);
  1154. if (irda_device_txqueue_empty(self->netdev)) {
  1155. via_ircc_dma_receive(self);
  1156. }
  1157. } else { // call this to upload frame.
  1158. RxTimerHandler(self, iobase);
  1159. }
  1160. } //RECV
  1161. } //Timer Event
  1162. if ((iHostIntType & 0x20) != 0) { //Tx Event
  1163. iTxIntType = GetTXStatus(iobase);
  1164. IRDA_DEBUG(4, "%s(): iTxIntType %02x: %s %s %s %s\n",
  1165. __func__, iTxIntType,
  1166. (iTxIntType & 0x08) ? "FIFO underr." : "",
  1167. (iTxIntType & 0x04) ? "EOM" : "",
  1168. (iTxIntType & 0x02) ? "FIFO ready" : "",
  1169. (iTxIntType & 0x01) ? "Early EOM" : "");
  1170. if (iTxIntType & 0x4) {
  1171. self->EventFlag.EOMessage++; // read and will auto clean
  1172. if (via_ircc_dma_xmit_complete(self)) {
  1173. if (irda_device_txqueue_empty
  1174. (self->netdev)) {
  1175. via_ircc_dma_receive(self);
  1176. }
  1177. } else {
  1178. self->EventFlag.Unknown++;
  1179. }
  1180. } //EOP
  1181. } //Tx Event
  1182. //----------------------------------------
  1183. if ((iHostIntType & 0x10) != 0) { //Rx Event
  1184. /* Check if DMA has finished */
  1185. iRxIntType = GetRXStatus(iobase);
  1186. IRDA_DEBUG(4, "%s(): iRxIntType %02x: %s %s %s %s %s %s %s\n",
  1187. __func__, iRxIntType,
  1188. (iRxIntType & 0x80) ? "PHY err." : "",
  1189. (iRxIntType & 0x40) ? "CRC err" : "",
  1190. (iRxIntType & 0x20) ? "FIFO overr." : "",
  1191. (iRxIntType & 0x10) ? "EOF" : "",
  1192. (iRxIntType & 0x08) ? "RxData" : "",
  1193. (iRxIntType & 0x02) ? "RxMaxLen" : "",
  1194. (iRxIntType & 0x01) ? "SIR bad" : "");
  1195. if (!iRxIntType)
  1196. IRDA_DEBUG(3, "%s(): RxIRQ =0\n", __func__);
  1197. if (iRxIntType & 0x10) {
  1198. if (via_ircc_dma_receive_complete(self, iobase)) {
  1199. //F01 if(!(IsFIROn(iobase))) via_ircc_dma_receive(self);
  1200. via_ircc_dma_receive(self);
  1201. }
  1202. } // No ERR
  1203. else { //ERR
  1204. IRDA_DEBUG(4, "%s(): RxIRQ ERR:iRxIntType=%x,HostIntType=%x,CurCount=%x,RxLastCount=%x_____\n",
  1205. __func__, iRxIntType, iHostIntType,
  1206. RxCurCount(iobase, self),
  1207. self->RxLastCount);
  1208. if (iRxIntType & 0x20) { //FIFO OverRun ERR
  1209. ResetChip(iobase, 0);
  1210. ResetChip(iobase, 1);
  1211. } else { //PHY,CRC ERR
  1212. if (iRxIntType != 0x08)
  1213. hwreset(self); //F01
  1214. }
  1215. via_ircc_dma_receive(self);
  1216. } //ERR
  1217. } //Rx Event
  1218. spin_unlock(&self->lock);
  1219. return IRQ_RETVAL(iHostIntType);
  1220. }
  1221. static void hwreset(struct via_ircc_cb *self)
  1222. {
  1223. int iobase;
  1224. iobase = self->io.fir_base;
  1225. IRDA_DEBUG(3, "%s()\n", __func__);
  1226. ResetChip(iobase, 5);
  1227. EnableDMA(iobase, OFF);
  1228. EnableTX(iobase, OFF);
  1229. EnableRX(iobase, OFF);
  1230. EnRXDMA(iobase, OFF);
  1231. EnTXDMA(iobase, OFF);
  1232. RXStart(iobase, OFF);
  1233. TXStart(iobase, OFF);
  1234. InitCard(iobase);
  1235. CommonInit(iobase);
  1236. SIRFilter(iobase, ON);
  1237. SetSIR(iobase, ON);
  1238. CRC16(iobase, ON);
  1239. EnTXCRC(iobase, 0);
  1240. WriteReg(iobase, I_ST_CT_0, 0x00);
  1241. SetBaudRate(iobase, 9600);
  1242. SetPulseWidth(iobase, 12);
  1243. SetSendPreambleCount(iobase, 0);
  1244. WriteReg(iobase, I_ST_CT_0, 0x80);
  1245. /* Restore speed. */
  1246. via_ircc_change_speed(self, self->io.speed);
  1247. self->st_fifo.len = 0;
  1248. }
  1249. /*
  1250. * Function via_ircc_is_receiving (self)
  1251. *
  1252. * Return TRUE is we are currently receiving a frame
  1253. *
  1254. */
  1255. static int via_ircc_is_receiving(struct via_ircc_cb *self)
  1256. {
  1257. int status = FALSE;
  1258. int iobase;
  1259. IRDA_ASSERT(self != NULL, return FALSE;);
  1260. iobase = self->io.fir_base;
  1261. if (CkRxRecv(iobase, self))
  1262. status = TRUE;
  1263. IRDA_DEBUG(2, "%s(): status=%x....\n", __func__, status);
  1264. return status;
  1265. }
  1266. /*
  1267. * Function via_ircc_net_open (dev)
  1268. *
  1269. * Start the device
  1270. *
  1271. */
  1272. static int via_ircc_net_open(struct net_device *dev)
  1273. {
  1274. struct via_ircc_cb *self;
  1275. int iobase;
  1276. char hwname[32];
  1277. IRDA_DEBUG(3, "%s()\n", __func__);
  1278. IRDA_ASSERT(dev != NULL, return -1;);
  1279. self = netdev_priv(dev);
  1280. dev->stats.rx_packets = 0;
  1281. IRDA_ASSERT(self != NULL, return 0;);
  1282. iobase = self->io.fir_base;
  1283. if (request_irq(self->io.irq, via_ircc_interrupt, 0, dev->name, dev)) {
  1284. IRDA_WARNING("%s, unable to allocate irq=%d\n", driver_name,
  1285. self->io.irq);
  1286. return -EAGAIN;
  1287. }
  1288. /*
  1289. * Always allocate the DMA channel after the IRQ, and clean up on
  1290. * failure.
  1291. */
  1292. if (request_dma(self->io.dma, dev->name)) {
  1293. IRDA_WARNING("%s, unable to allocate dma=%d\n", driver_name,
  1294. self->io.dma);
  1295. free_irq(self->io.irq, dev);
  1296. return -EAGAIN;
  1297. }
  1298. if (self->io.dma2 != self->io.dma) {
  1299. if (request_dma(self->io.dma2, dev->name)) {
  1300. IRDA_WARNING("%s, unable to allocate dma2=%d\n",
  1301. driver_name, self->io.dma2);
  1302. free_irq(self->io.irq, dev);
  1303. free_dma(self->io.dma);
  1304. return -EAGAIN;
  1305. }
  1306. }
  1307. /* turn on interrupts */
  1308. EnAllInt(iobase, ON);
  1309. EnInternalLoop(iobase, OFF);
  1310. EnExternalLoop(iobase, OFF);
  1311. /* */
  1312. via_ircc_dma_receive(self);
  1313. /* Ready to play! */
  1314. netif_start_queue(dev);
  1315. /*
  1316. * Open new IrLAP layer instance, now that everything should be
  1317. * initialized properly
  1318. */
  1319. sprintf(hwname, "VIA @ 0x%x", iobase);
  1320. self->irlap = irlap_open(dev, &self->qos, hwname);
  1321. self->RxLastCount = 0;
  1322. return 0;
  1323. }
  1324. /*
  1325. * Function via_ircc_net_close (dev)
  1326. *
  1327. * Stop the device
  1328. *
  1329. */
  1330. static int via_ircc_net_close(struct net_device *dev)
  1331. {
  1332. struct via_ircc_cb *self;
  1333. int iobase;
  1334. IRDA_DEBUG(3, "%s()\n", __func__);
  1335. IRDA_ASSERT(dev != NULL, return -1;);
  1336. self = netdev_priv(dev);
  1337. IRDA_ASSERT(self != NULL, return 0;);
  1338. /* Stop device */
  1339. netif_stop_queue(dev);
  1340. /* Stop and remove instance of IrLAP */
  1341. if (self->irlap)
  1342. irlap_close(self->irlap);
  1343. self->irlap = NULL;
  1344. iobase = self->io.fir_base;
  1345. EnTXDMA(iobase, OFF);
  1346. EnRXDMA(iobase, OFF);
  1347. DisableDmaChannel(self->io.dma);
  1348. /* Disable interrupts */
  1349. EnAllInt(iobase, OFF);
  1350. free_irq(self->io.irq, dev);
  1351. free_dma(self->io.dma);
  1352. if (self->io.dma2 != self->io.dma)
  1353. free_dma(self->io.dma2);
  1354. return 0;
  1355. }
  1356. /*
  1357. * Function via_ircc_net_ioctl (dev, rq, cmd)
  1358. *
  1359. * Process IOCTL commands for this device
  1360. *
  1361. */
  1362. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  1363. int cmd)
  1364. {
  1365. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1366. struct via_ircc_cb *self;
  1367. unsigned long flags;
  1368. int ret = 0;
  1369. IRDA_ASSERT(dev != NULL, return -1;);
  1370. self = netdev_priv(dev);
  1371. IRDA_ASSERT(self != NULL, return -1;);
  1372. IRDA_DEBUG(1, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name,
  1373. cmd);
  1374. /* Disable interrupts & save flags */
  1375. spin_lock_irqsave(&self->lock, flags);
  1376. switch (cmd) {
  1377. case SIOCSBANDWIDTH: /* Set bandwidth */
  1378. if (!capable(CAP_NET_ADMIN)) {
  1379. ret = -EPERM;
  1380. goto out;
  1381. }
  1382. via_ircc_change_speed(self, irq->ifr_baudrate);
  1383. break;
  1384. case SIOCSMEDIABUSY: /* Set media busy */
  1385. if (!capable(CAP_NET_ADMIN)) {
  1386. ret = -EPERM;
  1387. goto out;
  1388. }
  1389. irda_device_set_media_busy(self->netdev, TRUE);
  1390. break;
  1391. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1392. irq->ifr_receiving = via_ircc_is_receiving(self);
  1393. break;
  1394. default:
  1395. ret = -EOPNOTSUPP;
  1396. }
  1397. out:
  1398. spin_unlock_irqrestore(&self->lock, flags);
  1399. return ret;
  1400. }
  1401. MODULE_AUTHOR("VIA Technologies,inc");
  1402. MODULE_DESCRIPTION("VIA IrDA Device Driver");
  1403. MODULE_LICENSE("GPL");
  1404. module_init(via_ircc_init);
  1405. module_exit(via_ircc_cleanup);