sh_eth.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  4. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Cogent Embedded, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mdio-bitbang.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/cache.h>
  31. #include <linux/io.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/slab.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/clk.h>
  37. #include <linux/sh_eth.h>
  38. #include "sh_eth.h"
  39. #define SH_ETH_DEF_MSG_ENABLE \
  40. (NETIF_MSG_LINK | \
  41. NETIF_MSG_TIMER | \
  42. NETIF_MSG_RX_ERR| \
  43. NETIF_MSG_TX_ERR)
  44. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  45. [EDSR] = 0x0000,
  46. [EDMR] = 0x0400,
  47. [EDTRR] = 0x0408,
  48. [EDRRR] = 0x0410,
  49. [EESR] = 0x0428,
  50. [EESIPR] = 0x0430,
  51. [TDLAR] = 0x0010,
  52. [TDFAR] = 0x0014,
  53. [TDFXR] = 0x0018,
  54. [TDFFR] = 0x001c,
  55. [RDLAR] = 0x0030,
  56. [RDFAR] = 0x0034,
  57. [RDFXR] = 0x0038,
  58. [RDFFR] = 0x003c,
  59. [TRSCER] = 0x0438,
  60. [RMFCR] = 0x0440,
  61. [TFTR] = 0x0448,
  62. [FDR] = 0x0450,
  63. [RMCR] = 0x0458,
  64. [RPADIR] = 0x0460,
  65. [FCFTR] = 0x0468,
  66. [CSMR] = 0x04E4,
  67. [ECMR] = 0x0500,
  68. [ECSR] = 0x0510,
  69. [ECSIPR] = 0x0518,
  70. [PIR] = 0x0520,
  71. [PSR] = 0x0528,
  72. [PIPR] = 0x052c,
  73. [RFLR] = 0x0508,
  74. [APR] = 0x0554,
  75. [MPR] = 0x0558,
  76. [PFTCR] = 0x055c,
  77. [PFRCR] = 0x0560,
  78. [TPAUSER] = 0x0564,
  79. [GECMR] = 0x05b0,
  80. [BCULR] = 0x05b4,
  81. [MAHR] = 0x05c0,
  82. [MALR] = 0x05c8,
  83. [TROCR] = 0x0700,
  84. [CDCR] = 0x0708,
  85. [LCCR] = 0x0710,
  86. [CEFCR] = 0x0740,
  87. [FRECR] = 0x0748,
  88. [TSFRCR] = 0x0750,
  89. [TLFRCR] = 0x0758,
  90. [RFCR] = 0x0760,
  91. [CERCR] = 0x0768,
  92. [CEECR] = 0x0770,
  93. [MAFCR] = 0x0778,
  94. [RMII_MII] = 0x0790,
  95. [ARSTR] = 0x0000,
  96. [TSU_CTRST] = 0x0004,
  97. [TSU_FWEN0] = 0x0010,
  98. [TSU_FWEN1] = 0x0014,
  99. [TSU_FCM] = 0x0018,
  100. [TSU_BSYSL0] = 0x0020,
  101. [TSU_BSYSL1] = 0x0024,
  102. [TSU_PRISL0] = 0x0028,
  103. [TSU_PRISL1] = 0x002c,
  104. [TSU_FWSL0] = 0x0030,
  105. [TSU_FWSL1] = 0x0034,
  106. [TSU_FWSLC] = 0x0038,
  107. [TSU_QTAG0] = 0x0040,
  108. [TSU_QTAG1] = 0x0044,
  109. [TSU_FWSR] = 0x0050,
  110. [TSU_FWINMK] = 0x0054,
  111. [TSU_ADQT0] = 0x0048,
  112. [TSU_ADQT1] = 0x004c,
  113. [TSU_VTAG0] = 0x0058,
  114. [TSU_VTAG1] = 0x005c,
  115. [TSU_ADSBSY] = 0x0060,
  116. [TSU_TEN] = 0x0064,
  117. [TSU_POST1] = 0x0070,
  118. [TSU_POST2] = 0x0074,
  119. [TSU_POST3] = 0x0078,
  120. [TSU_POST4] = 0x007c,
  121. [TSU_ADRH0] = 0x0100,
  122. [TSU_ADRL0] = 0x0104,
  123. [TSU_ADRH31] = 0x01f8,
  124. [TSU_ADRL31] = 0x01fc,
  125. [TXNLCR0] = 0x0080,
  126. [TXALCR0] = 0x0084,
  127. [RXNLCR0] = 0x0088,
  128. [RXALCR0] = 0x008c,
  129. [FWNLCR0] = 0x0090,
  130. [FWALCR0] = 0x0094,
  131. [TXNLCR1] = 0x00a0,
  132. [TXALCR1] = 0x00a0,
  133. [RXNLCR1] = 0x00a8,
  134. [RXALCR1] = 0x00ac,
  135. [FWNLCR1] = 0x00b0,
  136. [FWALCR1] = 0x00b4,
  137. };
  138. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  139. [EDSR] = 0x0000,
  140. [EDMR] = 0x0400,
  141. [EDTRR] = 0x0408,
  142. [EDRRR] = 0x0410,
  143. [EESR] = 0x0428,
  144. [EESIPR] = 0x0430,
  145. [TDLAR] = 0x0010,
  146. [TDFAR] = 0x0014,
  147. [TDFXR] = 0x0018,
  148. [TDFFR] = 0x001c,
  149. [RDLAR] = 0x0030,
  150. [RDFAR] = 0x0034,
  151. [RDFXR] = 0x0038,
  152. [RDFFR] = 0x003c,
  153. [TRSCER] = 0x0438,
  154. [RMFCR] = 0x0440,
  155. [TFTR] = 0x0448,
  156. [FDR] = 0x0450,
  157. [RMCR] = 0x0458,
  158. [RPADIR] = 0x0460,
  159. [FCFTR] = 0x0468,
  160. [CSMR] = 0x04E4,
  161. [ECMR] = 0x0500,
  162. [RFLR] = 0x0508,
  163. [ECSR] = 0x0510,
  164. [ECSIPR] = 0x0518,
  165. [PIR] = 0x0520,
  166. [APR] = 0x0554,
  167. [MPR] = 0x0558,
  168. [PFTCR] = 0x055c,
  169. [PFRCR] = 0x0560,
  170. [TPAUSER] = 0x0564,
  171. [MAHR] = 0x05c0,
  172. [MALR] = 0x05c8,
  173. [CEFCR] = 0x0740,
  174. [FRECR] = 0x0748,
  175. [TSFRCR] = 0x0750,
  176. [TLFRCR] = 0x0758,
  177. [RFCR] = 0x0760,
  178. [MAFCR] = 0x0778,
  179. [ARSTR] = 0x0000,
  180. [TSU_CTRST] = 0x0004,
  181. [TSU_VTAG0] = 0x0058,
  182. [TSU_ADSBSY] = 0x0060,
  183. [TSU_TEN] = 0x0064,
  184. [TSU_ADRH0] = 0x0100,
  185. [TSU_ADRL0] = 0x0104,
  186. [TSU_ADRH31] = 0x01f8,
  187. [TSU_ADRL31] = 0x01fc,
  188. [TXNLCR0] = 0x0080,
  189. [TXALCR0] = 0x0084,
  190. [RXNLCR0] = 0x0088,
  191. [RXALCR0] = 0x008C,
  192. };
  193. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  194. [ECMR] = 0x0300,
  195. [RFLR] = 0x0308,
  196. [ECSR] = 0x0310,
  197. [ECSIPR] = 0x0318,
  198. [PIR] = 0x0320,
  199. [PSR] = 0x0328,
  200. [RDMLR] = 0x0340,
  201. [IPGR] = 0x0350,
  202. [APR] = 0x0354,
  203. [MPR] = 0x0358,
  204. [RFCF] = 0x0360,
  205. [TPAUSER] = 0x0364,
  206. [TPAUSECR] = 0x0368,
  207. [MAHR] = 0x03c0,
  208. [MALR] = 0x03c8,
  209. [TROCR] = 0x03d0,
  210. [CDCR] = 0x03d4,
  211. [LCCR] = 0x03d8,
  212. [CNDCR] = 0x03dc,
  213. [CEFCR] = 0x03e4,
  214. [FRECR] = 0x03e8,
  215. [TSFRCR] = 0x03ec,
  216. [TLFRCR] = 0x03f0,
  217. [RFCR] = 0x03f4,
  218. [MAFCR] = 0x03f8,
  219. [EDMR] = 0x0200,
  220. [EDTRR] = 0x0208,
  221. [EDRRR] = 0x0210,
  222. [TDLAR] = 0x0218,
  223. [RDLAR] = 0x0220,
  224. [EESR] = 0x0228,
  225. [EESIPR] = 0x0230,
  226. [TRSCER] = 0x0238,
  227. [RMFCR] = 0x0240,
  228. [TFTR] = 0x0248,
  229. [FDR] = 0x0250,
  230. [RMCR] = 0x0258,
  231. [TFUCR] = 0x0264,
  232. [RFOCR] = 0x0268,
  233. [RMIIMODE] = 0x026c,
  234. [FCFTR] = 0x0270,
  235. [TRIMD] = 0x027c,
  236. };
  237. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  238. [ECMR] = 0x0100,
  239. [RFLR] = 0x0108,
  240. [ECSR] = 0x0110,
  241. [ECSIPR] = 0x0118,
  242. [PIR] = 0x0120,
  243. [PSR] = 0x0128,
  244. [RDMLR] = 0x0140,
  245. [IPGR] = 0x0150,
  246. [APR] = 0x0154,
  247. [MPR] = 0x0158,
  248. [TPAUSER] = 0x0164,
  249. [RFCF] = 0x0160,
  250. [TPAUSECR] = 0x0168,
  251. [BCFRR] = 0x016c,
  252. [MAHR] = 0x01c0,
  253. [MALR] = 0x01c8,
  254. [TROCR] = 0x01d0,
  255. [CDCR] = 0x01d4,
  256. [LCCR] = 0x01d8,
  257. [CNDCR] = 0x01dc,
  258. [CEFCR] = 0x01e4,
  259. [FRECR] = 0x01e8,
  260. [TSFRCR] = 0x01ec,
  261. [TLFRCR] = 0x01f0,
  262. [RFCR] = 0x01f4,
  263. [MAFCR] = 0x01f8,
  264. [RTRATE] = 0x01fc,
  265. [EDMR] = 0x0000,
  266. [EDTRR] = 0x0008,
  267. [EDRRR] = 0x0010,
  268. [TDLAR] = 0x0018,
  269. [RDLAR] = 0x0020,
  270. [EESR] = 0x0028,
  271. [EESIPR] = 0x0030,
  272. [TRSCER] = 0x0038,
  273. [RMFCR] = 0x0040,
  274. [TFTR] = 0x0048,
  275. [FDR] = 0x0050,
  276. [RMCR] = 0x0058,
  277. [TFUCR] = 0x0064,
  278. [RFOCR] = 0x0068,
  279. [FCFTR] = 0x0070,
  280. [RPADIR] = 0x0078,
  281. [TRIMD] = 0x007c,
  282. [RBWAR] = 0x00c8,
  283. [RDFAR] = 0x00cc,
  284. [TBRAR] = 0x00d4,
  285. [TDFAR] = 0x00d8,
  286. };
  287. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  288. [ECMR] = 0x0160,
  289. [ECSR] = 0x0164,
  290. [ECSIPR] = 0x0168,
  291. [PIR] = 0x016c,
  292. [MAHR] = 0x0170,
  293. [MALR] = 0x0174,
  294. [RFLR] = 0x0178,
  295. [PSR] = 0x017c,
  296. [TROCR] = 0x0180,
  297. [CDCR] = 0x0184,
  298. [LCCR] = 0x0188,
  299. [CNDCR] = 0x018c,
  300. [CEFCR] = 0x0194,
  301. [FRECR] = 0x0198,
  302. [TSFRCR] = 0x019c,
  303. [TLFRCR] = 0x01a0,
  304. [RFCR] = 0x01a4,
  305. [MAFCR] = 0x01a8,
  306. [IPGR] = 0x01b4,
  307. [APR] = 0x01b8,
  308. [MPR] = 0x01bc,
  309. [TPAUSER] = 0x01c4,
  310. [BCFR] = 0x01cc,
  311. [ARSTR] = 0x0000,
  312. [TSU_CTRST] = 0x0004,
  313. [TSU_FWEN0] = 0x0010,
  314. [TSU_FWEN1] = 0x0014,
  315. [TSU_FCM] = 0x0018,
  316. [TSU_BSYSL0] = 0x0020,
  317. [TSU_BSYSL1] = 0x0024,
  318. [TSU_PRISL0] = 0x0028,
  319. [TSU_PRISL1] = 0x002c,
  320. [TSU_FWSL0] = 0x0030,
  321. [TSU_FWSL1] = 0x0034,
  322. [TSU_FWSLC] = 0x0038,
  323. [TSU_QTAGM0] = 0x0040,
  324. [TSU_QTAGM1] = 0x0044,
  325. [TSU_ADQT0] = 0x0048,
  326. [TSU_ADQT1] = 0x004c,
  327. [TSU_FWSR] = 0x0050,
  328. [TSU_FWINMK] = 0x0054,
  329. [TSU_ADSBSY] = 0x0060,
  330. [TSU_TEN] = 0x0064,
  331. [TSU_POST1] = 0x0070,
  332. [TSU_POST2] = 0x0074,
  333. [TSU_POST3] = 0x0078,
  334. [TSU_POST4] = 0x007c,
  335. [TXNLCR0] = 0x0080,
  336. [TXALCR0] = 0x0084,
  337. [RXNLCR0] = 0x0088,
  338. [RXALCR0] = 0x008c,
  339. [FWNLCR0] = 0x0090,
  340. [FWALCR0] = 0x0094,
  341. [TXNLCR1] = 0x00a0,
  342. [TXALCR1] = 0x00a0,
  343. [RXNLCR1] = 0x00a8,
  344. [RXALCR1] = 0x00ac,
  345. [FWNLCR1] = 0x00b0,
  346. [FWALCR1] = 0x00b4,
  347. [TSU_ADRH0] = 0x0100,
  348. [TSU_ADRL0] = 0x0104,
  349. [TSU_ADRL31] = 0x01fc,
  350. };
  351. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  352. {
  353. return mdp->reg_offset == sh_eth_offset_gigabit;
  354. }
  355. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  356. {
  357. return mdp->reg_offset == sh_eth_offset_fast_rz;
  358. }
  359. static void sh_eth_select_mii(struct net_device *ndev)
  360. {
  361. u32 value = 0x0;
  362. struct sh_eth_private *mdp = netdev_priv(ndev);
  363. switch (mdp->phy_interface) {
  364. case PHY_INTERFACE_MODE_GMII:
  365. value = 0x2;
  366. break;
  367. case PHY_INTERFACE_MODE_MII:
  368. value = 0x1;
  369. break;
  370. case PHY_INTERFACE_MODE_RMII:
  371. value = 0x0;
  372. break;
  373. default:
  374. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  375. value = 0x1;
  376. break;
  377. }
  378. sh_eth_write(ndev, value, RMII_MII);
  379. }
  380. static void sh_eth_set_duplex(struct net_device *ndev)
  381. {
  382. struct sh_eth_private *mdp = netdev_priv(ndev);
  383. if (mdp->duplex) /* Full */
  384. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  385. else /* Half */
  386. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  387. }
  388. /* There is CPU dependent code */
  389. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  390. {
  391. struct sh_eth_private *mdp = netdev_priv(ndev);
  392. switch (mdp->speed) {
  393. case 10: /* 10BASE */
  394. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  395. break;
  396. case 100:/* 100BASE */
  397. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  398. break;
  399. default:
  400. break;
  401. }
  402. }
  403. /* R8A7778/9 */
  404. static struct sh_eth_cpu_data r8a777x_data = {
  405. .set_duplex = sh_eth_set_duplex,
  406. .set_rate = sh_eth_set_rate_r8a777x,
  407. .register_type = SH_ETH_REG_FAST_RCAR,
  408. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  409. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  410. .eesipr_value = 0x01ff009f,
  411. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  412. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  413. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  414. EESR_ECI,
  415. .apr = 1,
  416. .mpr = 1,
  417. .tpauser = 1,
  418. .hw_swap = 1,
  419. };
  420. /* R8A7790/1 */
  421. static struct sh_eth_cpu_data r8a779x_data = {
  422. .set_duplex = sh_eth_set_duplex,
  423. .set_rate = sh_eth_set_rate_r8a777x,
  424. .register_type = SH_ETH_REG_FAST_RCAR,
  425. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  426. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  427. .eesipr_value = 0x01ff009f,
  428. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  429. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  430. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  431. EESR_ECI,
  432. .apr = 1,
  433. .mpr = 1,
  434. .tpauser = 1,
  435. .hw_swap = 1,
  436. .rmiimode = 1,
  437. .shift_rd0 = 1,
  438. };
  439. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  440. {
  441. struct sh_eth_private *mdp = netdev_priv(ndev);
  442. switch (mdp->speed) {
  443. case 10: /* 10BASE */
  444. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  445. break;
  446. case 100:/* 100BASE */
  447. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  448. break;
  449. default:
  450. break;
  451. }
  452. }
  453. /* SH7724 */
  454. static struct sh_eth_cpu_data sh7724_data = {
  455. .set_duplex = sh_eth_set_duplex,
  456. .set_rate = sh_eth_set_rate_sh7724,
  457. .register_type = SH_ETH_REG_FAST_SH4,
  458. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  459. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  460. .eesipr_value = 0x01ff009f,
  461. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  462. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  463. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  464. EESR_ECI,
  465. .apr = 1,
  466. .mpr = 1,
  467. .tpauser = 1,
  468. .hw_swap = 1,
  469. .rpadir = 1,
  470. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  471. };
  472. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  473. {
  474. struct sh_eth_private *mdp = netdev_priv(ndev);
  475. switch (mdp->speed) {
  476. case 10: /* 10BASE */
  477. sh_eth_write(ndev, 0, RTRATE);
  478. break;
  479. case 100:/* 100BASE */
  480. sh_eth_write(ndev, 1, RTRATE);
  481. break;
  482. default:
  483. break;
  484. }
  485. }
  486. /* SH7757 */
  487. static struct sh_eth_cpu_data sh7757_data = {
  488. .set_duplex = sh_eth_set_duplex,
  489. .set_rate = sh_eth_set_rate_sh7757,
  490. .register_type = SH_ETH_REG_FAST_SH4,
  491. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  492. .rmcr_value = RMCR_RNC,
  493. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  494. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  495. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  496. EESR_ECI,
  497. .irq_flags = IRQF_SHARED,
  498. .apr = 1,
  499. .mpr = 1,
  500. .tpauser = 1,
  501. .hw_swap = 1,
  502. .no_ade = 1,
  503. .rpadir = 1,
  504. .rpadir_value = 2 << 16,
  505. };
  506. #define SH_GIGA_ETH_BASE 0xfee00000UL
  507. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  508. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  509. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  510. {
  511. int i;
  512. unsigned long mahr[2], malr[2];
  513. /* save MAHR and MALR */
  514. for (i = 0; i < 2; i++) {
  515. malr[i] = ioread32((void *)GIGA_MALR(i));
  516. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  517. }
  518. /* reset device */
  519. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  520. mdelay(1);
  521. /* restore MAHR and MALR */
  522. for (i = 0; i < 2; i++) {
  523. iowrite32(malr[i], (void *)GIGA_MALR(i));
  524. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  525. }
  526. }
  527. static void sh_eth_set_rate_giga(struct net_device *ndev)
  528. {
  529. struct sh_eth_private *mdp = netdev_priv(ndev);
  530. switch (mdp->speed) {
  531. case 10: /* 10BASE */
  532. sh_eth_write(ndev, 0x00000000, GECMR);
  533. break;
  534. case 100:/* 100BASE */
  535. sh_eth_write(ndev, 0x00000010, GECMR);
  536. break;
  537. case 1000: /* 1000BASE */
  538. sh_eth_write(ndev, 0x00000020, GECMR);
  539. break;
  540. default:
  541. break;
  542. }
  543. }
  544. /* SH7757(GETHERC) */
  545. static struct sh_eth_cpu_data sh7757_data_giga = {
  546. .chip_reset = sh_eth_chip_reset_giga,
  547. .set_duplex = sh_eth_set_duplex,
  548. .set_rate = sh_eth_set_rate_giga,
  549. .register_type = SH_ETH_REG_GIGABIT,
  550. .ecsr_value = ECSR_ICD | ECSR_MPD,
  551. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  552. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  553. .tx_check = EESR_TC1 | EESR_FTC,
  554. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  555. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  556. EESR_TDE | EESR_ECI,
  557. .fdr_value = 0x0000072f,
  558. .rmcr_value = RMCR_RNC,
  559. .irq_flags = IRQF_SHARED,
  560. .apr = 1,
  561. .mpr = 1,
  562. .tpauser = 1,
  563. .bculr = 1,
  564. .hw_swap = 1,
  565. .rpadir = 1,
  566. .rpadir_value = 2 << 16,
  567. .no_trimd = 1,
  568. .no_ade = 1,
  569. .tsu = 1,
  570. };
  571. static void sh_eth_chip_reset(struct net_device *ndev)
  572. {
  573. struct sh_eth_private *mdp = netdev_priv(ndev);
  574. /* reset device */
  575. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  576. mdelay(1);
  577. }
  578. static void sh_eth_set_rate_gether(struct net_device *ndev)
  579. {
  580. struct sh_eth_private *mdp = netdev_priv(ndev);
  581. switch (mdp->speed) {
  582. case 10: /* 10BASE */
  583. sh_eth_write(ndev, GECMR_10, GECMR);
  584. break;
  585. case 100:/* 100BASE */
  586. sh_eth_write(ndev, GECMR_100, GECMR);
  587. break;
  588. case 1000: /* 1000BASE */
  589. sh_eth_write(ndev, GECMR_1000, GECMR);
  590. break;
  591. default:
  592. break;
  593. }
  594. }
  595. /* SH7734 */
  596. static struct sh_eth_cpu_data sh7734_data = {
  597. .chip_reset = sh_eth_chip_reset,
  598. .set_duplex = sh_eth_set_duplex,
  599. .set_rate = sh_eth_set_rate_gether,
  600. .register_type = SH_ETH_REG_GIGABIT,
  601. .ecsr_value = ECSR_ICD | ECSR_MPD,
  602. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  603. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  604. .tx_check = EESR_TC1 | EESR_FTC,
  605. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  606. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  607. EESR_TDE | EESR_ECI,
  608. .apr = 1,
  609. .mpr = 1,
  610. .tpauser = 1,
  611. .bculr = 1,
  612. .hw_swap = 1,
  613. .no_trimd = 1,
  614. .no_ade = 1,
  615. .tsu = 1,
  616. .hw_crc = 1,
  617. .select_mii = 1,
  618. };
  619. /* SH7763 */
  620. static struct sh_eth_cpu_data sh7763_data = {
  621. .chip_reset = sh_eth_chip_reset,
  622. .set_duplex = sh_eth_set_duplex,
  623. .set_rate = sh_eth_set_rate_gether,
  624. .register_type = SH_ETH_REG_GIGABIT,
  625. .ecsr_value = ECSR_ICD | ECSR_MPD,
  626. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  627. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  628. .tx_check = EESR_TC1 | EESR_FTC,
  629. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  630. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  631. EESR_ECI,
  632. .apr = 1,
  633. .mpr = 1,
  634. .tpauser = 1,
  635. .bculr = 1,
  636. .hw_swap = 1,
  637. .no_trimd = 1,
  638. .no_ade = 1,
  639. .tsu = 1,
  640. .irq_flags = IRQF_SHARED,
  641. };
  642. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  643. {
  644. struct sh_eth_private *mdp = netdev_priv(ndev);
  645. /* reset device */
  646. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  647. mdelay(1);
  648. sh_eth_select_mii(ndev);
  649. }
  650. /* R8A7740 */
  651. static struct sh_eth_cpu_data r8a7740_data = {
  652. .chip_reset = sh_eth_chip_reset_r8a7740,
  653. .set_duplex = sh_eth_set_duplex,
  654. .set_rate = sh_eth_set_rate_gether,
  655. .register_type = SH_ETH_REG_GIGABIT,
  656. .ecsr_value = ECSR_ICD | ECSR_MPD,
  657. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  658. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  659. .tx_check = EESR_TC1 | EESR_FTC,
  660. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  661. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  662. EESR_TDE | EESR_ECI,
  663. .fdr_value = 0x0000070f,
  664. .rmcr_value = RMCR_RNC,
  665. .apr = 1,
  666. .mpr = 1,
  667. .tpauser = 1,
  668. .bculr = 1,
  669. .hw_swap = 1,
  670. .rpadir = 1,
  671. .rpadir_value = 2 << 16,
  672. .no_trimd = 1,
  673. .no_ade = 1,
  674. .tsu = 1,
  675. .select_mii = 1,
  676. .shift_rd0 = 1,
  677. };
  678. /* R7S72100 */
  679. static struct sh_eth_cpu_data r7s72100_data = {
  680. .chip_reset = sh_eth_chip_reset,
  681. .set_duplex = sh_eth_set_duplex,
  682. .register_type = SH_ETH_REG_FAST_RZ,
  683. .ecsr_value = ECSR_ICD,
  684. .ecsipr_value = ECSIPR_ICDIP,
  685. .eesipr_value = 0xff7f009f,
  686. .tx_check = EESR_TC1 | EESR_FTC,
  687. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  688. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  689. EESR_TDE | EESR_ECI,
  690. .fdr_value = 0x0000070f,
  691. .rmcr_value = RMCR_RNC,
  692. .no_psr = 1,
  693. .apr = 1,
  694. .mpr = 1,
  695. .tpauser = 1,
  696. .hw_swap = 1,
  697. .rpadir = 1,
  698. .rpadir_value = 2 << 16,
  699. .no_trimd = 1,
  700. .no_ade = 1,
  701. .hw_crc = 1,
  702. .tsu = 1,
  703. .shift_rd0 = 1,
  704. };
  705. static struct sh_eth_cpu_data sh7619_data = {
  706. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  707. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  708. .apr = 1,
  709. .mpr = 1,
  710. .tpauser = 1,
  711. .hw_swap = 1,
  712. };
  713. static struct sh_eth_cpu_data sh771x_data = {
  714. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  715. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  716. .tsu = 1,
  717. };
  718. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  719. {
  720. if (!cd->ecsr_value)
  721. cd->ecsr_value = DEFAULT_ECSR_INIT;
  722. if (!cd->ecsipr_value)
  723. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  724. if (!cd->fcftr_value)
  725. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  726. DEFAULT_FIFO_F_D_RFD;
  727. if (!cd->fdr_value)
  728. cd->fdr_value = DEFAULT_FDR_INIT;
  729. if (!cd->rmcr_value)
  730. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  731. if (!cd->tx_check)
  732. cd->tx_check = DEFAULT_TX_CHECK;
  733. if (!cd->eesr_err_check)
  734. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  735. }
  736. static int sh_eth_check_reset(struct net_device *ndev)
  737. {
  738. int ret = 0;
  739. int cnt = 100;
  740. while (cnt > 0) {
  741. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  742. break;
  743. mdelay(1);
  744. cnt--;
  745. }
  746. if (cnt <= 0) {
  747. pr_err("Device reset failed\n");
  748. ret = -ETIMEDOUT;
  749. }
  750. return ret;
  751. }
  752. static int sh_eth_reset(struct net_device *ndev)
  753. {
  754. struct sh_eth_private *mdp = netdev_priv(ndev);
  755. int ret = 0;
  756. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  757. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  758. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  759. EDMR);
  760. ret = sh_eth_check_reset(ndev);
  761. if (ret)
  762. goto out;
  763. /* Table Init */
  764. sh_eth_write(ndev, 0x0, TDLAR);
  765. sh_eth_write(ndev, 0x0, TDFAR);
  766. sh_eth_write(ndev, 0x0, TDFXR);
  767. sh_eth_write(ndev, 0x0, TDFFR);
  768. sh_eth_write(ndev, 0x0, RDLAR);
  769. sh_eth_write(ndev, 0x0, RDFAR);
  770. sh_eth_write(ndev, 0x0, RDFXR);
  771. sh_eth_write(ndev, 0x0, RDFFR);
  772. /* Reset HW CRC register */
  773. if (mdp->cd->hw_crc)
  774. sh_eth_write(ndev, 0x0, CSMR);
  775. /* Select MII mode */
  776. if (mdp->cd->select_mii)
  777. sh_eth_select_mii(ndev);
  778. } else {
  779. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  780. EDMR);
  781. mdelay(3);
  782. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  783. EDMR);
  784. }
  785. out:
  786. return ret;
  787. }
  788. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  789. static void sh_eth_set_receive_align(struct sk_buff *skb)
  790. {
  791. int reserve;
  792. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  793. if (reserve)
  794. skb_reserve(skb, reserve);
  795. }
  796. #else
  797. static void sh_eth_set_receive_align(struct sk_buff *skb)
  798. {
  799. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  800. }
  801. #endif
  802. /* CPU <-> EDMAC endian convert */
  803. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  804. {
  805. switch (mdp->edmac_endian) {
  806. case EDMAC_LITTLE_ENDIAN:
  807. return cpu_to_le32(x);
  808. case EDMAC_BIG_ENDIAN:
  809. return cpu_to_be32(x);
  810. }
  811. return x;
  812. }
  813. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  814. {
  815. switch (mdp->edmac_endian) {
  816. case EDMAC_LITTLE_ENDIAN:
  817. return le32_to_cpu(x);
  818. case EDMAC_BIG_ENDIAN:
  819. return be32_to_cpu(x);
  820. }
  821. return x;
  822. }
  823. /* Program the hardware MAC address from dev->dev_addr. */
  824. static void update_mac_address(struct net_device *ndev)
  825. {
  826. sh_eth_write(ndev,
  827. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  828. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  829. sh_eth_write(ndev,
  830. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  831. }
  832. /* Get MAC address from SuperH MAC address register
  833. *
  834. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  835. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  836. * When you want use this device, you must set MAC address in bootloader.
  837. *
  838. */
  839. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  840. {
  841. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  842. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  843. } else {
  844. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  845. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  846. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  847. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  848. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  849. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  850. }
  851. }
  852. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  853. {
  854. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  855. return EDTRR_TRNS_GETHER;
  856. else
  857. return EDTRR_TRNS_ETHER;
  858. }
  859. struct bb_info {
  860. void (*set_gate)(void *addr);
  861. struct mdiobb_ctrl ctrl;
  862. void *addr;
  863. u32 mmd_msk;/* MMD */
  864. u32 mdo_msk;
  865. u32 mdi_msk;
  866. u32 mdc_msk;
  867. };
  868. /* PHY bit set */
  869. static void bb_set(void *addr, u32 msk)
  870. {
  871. iowrite32(ioread32(addr) | msk, addr);
  872. }
  873. /* PHY bit clear */
  874. static void bb_clr(void *addr, u32 msk)
  875. {
  876. iowrite32((ioread32(addr) & ~msk), addr);
  877. }
  878. /* PHY bit read */
  879. static int bb_read(void *addr, u32 msk)
  880. {
  881. return (ioread32(addr) & msk) != 0;
  882. }
  883. /* Data I/O pin control */
  884. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  885. {
  886. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  887. if (bitbang->set_gate)
  888. bitbang->set_gate(bitbang->addr);
  889. if (bit)
  890. bb_set(bitbang->addr, bitbang->mmd_msk);
  891. else
  892. bb_clr(bitbang->addr, bitbang->mmd_msk);
  893. }
  894. /* Set bit data*/
  895. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  896. {
  897. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  898. if (bitbang->set_gate)
  899. bitbang->set_gate(bitbang->addr);
  900. if (bit)
  901. bb_set(bitbang->addr, bitbang->mdo_msk);
  902. else
  903. bb_clr(bitbang->addr, bitbang->mdo_msk);
  904. }
  905. /* Get bit data*/
  906. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  907. {
  908. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  909. if (bitbang->set_gate)
  910. bitbang->set_gate(bitbang->addr);
  911. return bb_read(bitbang->addr, bitbang->mdi_msk);
  912. }
  913. /* MDC pin control */
  914. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  915. {
  916. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  917. if (bitbang->set_gate)
  918. bitbang->set_gate(bitbang->addr);
  919. if (bit)
  920. bb_set(bitbang->addr, bitbang->mdc_msk);
  921. else
  922. bb_clr(bitbang->addr, bitbang->mdc_msk);
  923. }
  924. /* mdio bus control struct */
  925. static struct mdiobb_ops bb_ops = {
  926. .owner = THIS_MODULE,
  927. .set_mdc = sh_mdc_ctrl,
  928. .set_mdio_dir = sh_mmd_ctrl,
  929. .set_mdio_data = sh_set_mdio,
  930. .get_mdio_data = sh_get_mdio,
  931. };
  932. /* free skb and descriptor buffer */
  933. static void sh_eth_ring_free(struct net_device *ndev)
  934. {
  935. struct sh_eth_private *mdp = netdev_priv(ndev);
  936. int i;
  937. /* Free Rx skb ringbuffer */
  938. if (mdp->rx_skbuff) {
  939. for (i = 0; i < mdp->num_rx_ring; i++) {
  940. if (mdp->rx_skbuff[i])
  941. dev_kfree_skb(mdp->rx_skbuff[i]);
  942. }
  943. }
  944. kfree(mdp->rx_skbuff);
  945. mdp->rx_skbuff = NULL;
  946. /* Free Tx skb ringbuffer */
  947. if (mdp->tx_skbuff) {
  948. for (i = 0; i < mdp->num_tx_ring; i++) {
  949. if (mdp->tx_skbuff[i])
  950. dev_kfree_skb(mdp->tx_skbuff[i]);
  951. }
  952. }
  953. kfree(mdp->tx_skbuff);
  954. mdp->tx_skbuff = NULL;
  955. }
  956. /* format skb and descriptor buffer */
  957. static void sh_eth_ring_format(struct net_device *ndev)
  958. {
  959. struct sh_eth_private *mdp = netdev_priv(ndev);
  960. int i;
  961. struct sk_buff *skb;
  962. struct sh_eth_rxdesc *rxdesc = NULL;
  963. struct sh_eth_txdesc *txdesc = NULL;
  964. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  965. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  966. mdp->cur_rx = 0;
  967. mdp->cur_tx = 0;
  968. mdp->dirty_rx = 0;
  969. mdp->dirty_tx = 0;
  970. memset(mdp->rx_ring, 0, rx_ringsize);
  971. /* build Rx ring buffer */
  972. for (i = 0; i < mdp->num_rx_ring; i++) {
  973. /* skb */
  974. mdp->rx_skbuff[i] = NULL;
  975. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  976. mdp->rx_skbuff[i] = skb;
  977. if (skb == NULL)
  978. break;
  979. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  980. DMA_FROM_DEVICE);
  981. sh_eth_set_receive_align(skb);
  982. /* RX descriptor */
  983. rxdesc = &mdp->rx_ring[i];
  984. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  985. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  986. /* The size of the buffer is 16 byte boundary. */
  987. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  988. /* Rx descriptor address set */
  989. if (i == 0) {
  990. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  991. if (sh_eth_is_gether(mdp) ||
  992. sh_eth_is_rz_fast_ether(mdp))
  993. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  994. }
  995. }
  996. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  997. /* Mark the last entry as wrapping the ring. */
  998. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  999. memset(mdp->tx_ring, 0, tx_ringsize);
  1000. /* build Tx ring buffer */
  1001. for (i = 0; i < mdp->num_tx_ring; i++) {
  1002. mdp->tx_skbuff[i] = NULL;
  1003. txdesc = &mdp->tx_ring[i];
  1004. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1005. txdesc->buffer_length = 0;
  1006. if (i == 0) {
  1007. /* Tx descriptor address set */
  1008. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1009. if (sh_eth_is_gether(mdp) ||
  1010. sh_eth_is_rz_fast_ether(mdp))
  1011. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1012. }
  1013. }
  1014. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1015. }
  1016. /* Get skb and descriptor buffer */
  1017. static int sh_eth_ring_init(struct net_device *ndev)
  1018. {
  1019. struct sh_eth_private *mdp = netdev_priv(ndev);
  1020. int rx_ringsize, tx_ringsize, ret = 0;
  1021. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1022. * card needs room to do 8 byte alignment, +2 so we can reserve
  1023. * the first 2 bytes, and +16 gets room for the status word from the
  1024. * card.
  1025. */
  1026. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1027. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1028. if (mdp->cd->rpadir)
  1029. mdp->rx_buf_sz += NET_IP_ALIGN;
  1030. /* Allocate RX and TX skb rings */
  1031. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1032. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1033. if (!mdp->rx_skbuff) {
  1034. ret = -ENOMEM;
  1035. return ret;
  1036. }
  1037. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1038. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1039. if (!mdp->tx_skbuff) {
  1040. ret = -ENOMEM;
  1041. goto skb_ring_free;
  1042. }
  1043. /* Allocate all Rx descriptors. */
  1044. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1045. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1046. GFP_KERNEL);
  1047. if (!mdp->rx_ring) {
  1048. ret = -ENOMEM;
  1049. goto desc_ring_free;
  1050. }
  1051. mdp->dirty_rx = 0;
  1052. /* Allocate all Tx descriptors. */
  1053. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1054. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1055. GFP_KERNEL);
  1056. if (!mdp->tx_ring) {
  1057. ret = -ENOMEM;
  1058. goto desc_ring_free;
  1059. }
  1060. return ret;
  1061. desc_ring_free:
  1062. /* free DMA buffer */
  1063. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1064. skb_ring_free:
  1065. /* Free Rx and Tx skb ring buffer */
  1066. sh_eth_ring_free(ndev);
  1067. mdp->tx_ring = NULL;
  1068. mdp->rx_ring = NULL;
  1069. return ret;
  1070. }
  1071. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1072. {
  1073. int ringsize;
  1074. if (mdp->rx_ring) {
  1075. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1076. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1077. mdp->rx_desc_dma);
  1078. mdp->rx_ring = NULL;
  1079. }
  1080. if (mdp->tx_ring) {
  1081. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1082. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1083. mdp->tx_desc_dma);
  1084. mdp->tx_ring = NULL;
  1085. }
  1086. }
  1087. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1088. {
  1089. int ret = 0;
  1090. struct sh_eth_private *mdp = netdev_priv(ndev);
  1091. u32 val;
  1092. /* Soft Reset */
  1093. ret = sh_eth_reset(ndev);
  1094. if (ret)
  1095. goto out;
  1096. if (mdp->cd->rmiimode)
  1097. sh_eth_write(ndev, 0x1, RMIIMODE);
  1098. /* Descriptor format */
  1099. sh_eth_ring_format(ndev);
  1100. if (mdp->cd->rpadir)
  1101. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1102. /* all sh_eth int mask */
  1103. sh_eth_write(ndev, 0, EESIPR);
  1104. #if defined(__LITTLE_ENDIAN)
  1105. if (mdp->cd->hw_swap)
  1106. sh_eth_write(ndev, EDMR_EL, EDMR);
  1107. else
  1108. #endif
  1109. sh_eth_write(ndev, 0, EDMR);
  1110. /* FIFO size set */
  1111. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1112. sh_eth_write(ndev, 0, TFTR);
  1113. /* Frame recv control */
  1114. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1115. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1116. if (mdp->cd->bculr)
  1117. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1118. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1119. if (!mdp->cd->no_trimd)
  1120. sh_eth_write(ndev, 0, TRIMD);
  1121. /* Recv frame limit set register */
  1122. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1123. RFLR);
  1124. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1125. if (start)
  1126. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1127. /* PAUSE Prohibition */
  1128. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1129. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1130. sh_eth_write(ndev, val, ECMR);
  1131. if (mdp->cd->set_rate)
  1132. mdp->cd->set_rate(ndev);
  1133. /* E-MAC Status Register clear */
  1134. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1135. /* E-MAC Interrupt Enable register */
  1136. if (start)
  1137. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1138. /* Set MAC address */
  1139. update_mac_address(ndev);
  1140. /* mask reset */
  1141. if (mdp->cd->apr)
  1142. sh_eth_write(ndev, APR_AP, APR);
  1143. if (mdp->cd->mpr)
  1144. sh_eth_write(ndev, MPR_MP, MPR);
  1145. if (mdp->cd->tpauser)
  1146. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1147. if (start) {
  1148. /* Setting the Rx mode will start the Rx process. */
  1149. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1150. netif_start_queue(ndev);
  1151. }
  1152. out:
  1153. return ret;
  1154. }
  1155. /* free Tx skb function */
  1156. static int sh_eth_txfree(struct net_device *ndev)
  1157. {
  1158. struct sh_eth_private *mdp = netdev_priv(ndev);
  1159. struct sh_eth_txdesc *txdesc;
  1160. int free_num = 0;
  1161. int entry = 0;
  1162. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1163. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1164. txdesc = &mdp->tx_ring[entry];
  1165. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1166. break;
  1167. /* Free the original skb. */
  1168. if (mdp->tx_skbuff[entry]) {
  1169. dma_unmap_single(&ndev->dev, txdesc->addr,
  1170. txdesc->buffer_length, DMA_TO_DEVICE);
  1171. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1172. mdp->tx_skbuff[entry] = NULL;
  1173. free_num++;
  1174. }
  1175. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1176. if (entry >= mdp->num_tx_ring - 1)
  1177. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1178. ndev->stats.tx_packets++;
  1179. ndev->stats.tx_bytes += txdesc->buffer_length;
  1180. }
  1181. return free_num;
  1182. }
  1183. /* Packet receive function */
  1184. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1185. {
  1186. struct sh_eth_private *mdp = netdev_priv(ndev);
  1187. struct sh_eth_rxdesc *rxdesc;
  1188. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1189. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1190. struct sk_buff *skb;
  1191. int exceeded = 0;
  1192. u16 pkt_len = 0;
  1193. u32 desc_status;
  1194. rxdesc = &mdp->rx_ring[entry];
  1195. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1196. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1197. pkt_len = rxdesc->frame_length;
  1198. if (--boguscnt < 0)
  1199. break;
  1200. if (*quota <= 0) {
  1201. exceeded = 1;
  1202. break;
  1203. }
  1204. (*quota)--;
  1205. if (!(desc_status & RDFEND))
  1206. ndev->stats.rx_length_errors++;
  1207. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1208. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1209. * bit 0. However, in case of the R8A7740, R8A779x, and
  1210. * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
  1211. * driver needs right shifting by 16.
  1212. */
  1213. if (mdp->cd->shift_rd0)
  1214. desc_status >>= 16;
  1215. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1216. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1217. ndev->stats.rx_errors++;
  1218. if (desc_status & RD_RFS1)
  1219. ndev->stats.rx_crc_errors++;
  1220. if (desc_status & RD_RFS2)
  1221. ndev->stats.rx_frame_errors++;
  1222. if (desc_status & RD_RFS3)
  1223. ndev->stats.rx_length_errors++;
  1224. if (desc_status & RD_RFS4)
  1225. ndev->stats.rx_length_errors++;
  1226. if (desc_status & RD_RFS6)
  1227. ndev->stats.rx_missed_errors++;
  1228. if (desc_status & RD_RFS10)
  1229. ndev->stats.rx_over_errors++;
  1230. } else {
  1231. if (!mdp->cd->hw_swap)
  1232. sh_eth_soft_swap(
  1233. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1234. pkt_len + 2);
  1235. skb = mdp->rx_skbuff[entry];
  1236. mdp->rx_skbuff[entry] = NULL;
  1237. if (mdp->cd->rpadir)
  1238. skb_reserve(skb, NET_IP_ALIGN);
  1239. dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
  1240. mdp->rx_buf_sz,
  1241. DMA_FROM_DEVICE);
  1242. skb_put(skb, pkt_len);
  1243. skb->protocol = eth_type_trans(skb, ndev);
  1244. netif_receive_skb(skb);
  1245. ndev->stats.rx_packets++;
  1246. ndev->stats.rx_bytes += pkt_len;
  1247. }
  1248. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1249. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1250. rxdesc = &mdp->rx_ring[entry];
  1251. }
  1252. /* Refill the Rx ring buffers. */
  1253. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1254. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1255. rxdesc = &mdp->rx_ring[entry];
  1256. /* The size of the buffer is 16 byte boundary. */
  1257. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1258. if (mdp->rx_skbuff[entry] == NULL) {
  1259. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1260. mdp->rx_skbuff[entry] = skb;
  1261. if (skb == NULL)
  1262. break; /* Better luck next round. */
  1263. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1264. DMA_FROM_DEVICE);
  1265. sh_eth_set_receive_align(skb);
  1266. skb_checksum_none_assert(skb);
  1267. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1268. }
  1269. if (entry >= mdp->num_rx_ring - 1)
  1270. rxdesc->status |=
  1271. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1272. else
  1273. rxdesc->status |=
  1274. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1275. }
  1276. /* Restart Rx engine if stopped. */
  1277. /* If we don't need to check status, don't. -KDU */
  1278. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1279. /* fix the values for the next receiving if RDE is set */
  1280. if (intr_status & EESR_RDE) {
  1281. u32 count = (sh_eth_read(ndev, RDFAR) -
  1282. sh_eth_read(ndev, RDLAR)) >> 4;
  1283. mdp->cur_rx = count;
  1284. mdp->dirty_rx = count;
  1285. }
  1286. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1287. }
  1288. return exceeded;
  1289. }
  1290. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1291. {
  1292. /* disable tx and rx */
  1293. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1294. ~(ECMR_RE | ECMR_TE), ECMR);
  1295. }
  1296. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1297. {
  1298. /* enable tx and rx */
  1299. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1300. (ECMR_RE | ECMR_TE), ECMR);
  1301. }
  1302. /* error control function */
  1303. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1304. {
  1305. struct sh_eth_private *mdp = netdev_priv(ndev);
  1306. u32 felic_stat;
  1307. u32 link_stat;
  1308. u32 mask;
  1309. if (intr_status & EESR_ECI) {
  1310. felic_stat = sh_eth_read(ndev, ECSR);
  1311. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1312. if (felic_stat & ECSR_ICD)
  1313. ndev->stats.tx_carrier_errors++;
  1314. if (felic_stat & ECSR_LCHNG) {
  1315. /* Link Changed */
  1316. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1317. goto ignore_link;
  1318. } else {
  1319. link_stat = (sh_eth_read(ndev, PSR));
  1320. if (mdp->ether_link_active_low)
  1321. link_stat = ~link_stat;
  1322. }
  1323. if (!(link_stat & PHY_ST_LINK)) {
  1324. sh_eth_rcv_snd_disable(ndev);
  1325. } else {
  1326. /* Link Up */
  1327. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1328. ~DMAC_M_ECI, EESIPR);
  1329. /* clear int */
  1330. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1331. ECSR);
  1332. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1333. DMAC_M_ECI, EESIPR);
  1334. /* enable tx and rx */
  1335. sh_eth_rcv_snd_enable(ndev);
  1336. }
  1337. }
  1338. }
  1339. ignore_link:
  1340. if (intr_status & EESR_TWB) {
  1341. /* Unused write back interrupt */
  1342. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1343. ndev->stats.tx_aborted_errors++;
  1344. if (netif_msg_tx_err(mdp))
  1345. dev_err(&ndev->dev, "Transmit Abort\n");
  1346. }
  1347. }
  1348. if (intr_status & EESR_RABT) {
  1349. /* Receive Abort int */
  1350. if (intr_status & EESR_RFRMER) {
  1351. /* Receive Frame Overflow int */
  1352. ndev->stats.rx_frame_errors++;
  1353. if (netif_msg_rx_err(mdp))
  1354. dev_err(&ndev->dev, "Receive Abort\n");
  1355. }
  1356. }
  1357. if (intr_status & EESR_TDE) {
  1358. /* Transmit Descriptor Empty int */
  1359. ndev->stats.tx_fifo_errors++;
  1360. if (netif_msg_tx_err(mdp))
  1361. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1362. }
  1363. if (intr_status & EESR_TFE) {
  1364. /* FIFO under flow */
  1365. ndev->stats.tx_fifo_errors++;
  1366. if (netif_msg_tx_err(mdp))
  1367. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1368. }
  1369. if (intr_status & EESR_RDE) {
  1370. /* Receive Descriptor Empty int */
  1371. ndev->stats.rx_over_errors++;
  1372. if (netif_msg_rx_err(mdp))
  1373. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1374. }
  1375. if (intr_status & EESR_RFE) {
  1376. /* Receive FIFO Overflow int */
  1377. ndev->stats.rx_fifo_errors++;
  1378. if (netif_msg_rx_err(mdp))
  1379. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1380. }
  1381. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1382. /* Address Error */
  1383. ndev->stats.tx_fifo_errors++;
  1384. if (netif_msg_tx_err(mdp))
  1385. dev_err(&ndev->dev, "Address Error\n");
  1386. }
  1387. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1388. if (mdp->cd->no_ade)
  1389. mask &= ~EESR_ADE;
  1390. if (intr_status & mask) {
  1391. /* Tx error */
  1392. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1393. /* dmesg */
  1394. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1395. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1396. (u32)ndev->state, edtrr);
  1397. /* dirty buffer free */
  1398. sh_eth_txfree(ndev);
  1399. /* SH7712 BUG */
  1400. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1401. /* tx dma start */
  1402. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1403. }
  1404. /* wakeup */
  1405. netif_wake_queue(ndev);
  1406. }
  1407. }
  1408. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1409. {
  1410. struct net_device *ndev = netdev;
  1411. struct sh_eth_private *mdp = netdev_priv(ndev);
  1412. struct sh_eth_cpu_data *cd = mdp->cd;
  1413. irqreturn_t ret = IRQ_NONE;
  1414. unsigned long intr_status, intr_enable;
  1415. spin_lock(&mdp->lock);
  1416. /* Get interrupt status */
  1417. intr_status = sh_eth_read(ndev, EESR);
  1418. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1419. * enabled since it's the one that comes thru regardless of the mask,
  1420. * and we need to fully handle it in sh_eth_error() in order to quench
  1421. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1422. */
  1423. intr_enable = sh_eth_read(ndev, EESIPR);
  1424. intr_status &= intr_enable | DMAC_M_ECI;
  1425. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1426. ret = IRQ_HANDLED;
  1427. else
  1428. goto other_irq;
  1429. if (intr_status & EESR_RX_CHECK) {
  1430. if (napi_schedule_prep(&mdp->napi)) {
  1431. /* Mask Rx interrupts */
  1432. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1433. EESIPR);
  1434. __napi_schedule(&mdp->napi);
  1435. } else {
  1436. dev_warn(&ndev->dev,
  1437. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1438. intr_status, intr_enable);
  1439. }
  1440. }
  1441. /* Tx Check */
  1442. if (intr_status & cd->tx_check) {
  1443. /* Clear Tx interrupts */
  1444. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1445. sh_eth_txfree(ndev);
  1446. netif_wake_queue(ndev);
  1447. }
  1448. if (intr_status & cd->eesr_err_check) {
  1449. /* Clear error interrupts */
  1450. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1451. sh_eth_error(ndev, intr_status);
  1452. }
  1453. other_irq:
  1454. spin_unlock(&mdp->lock);
  1455. return ret;
  1456. }
  1457. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1458. {
  1459. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1460. napi);
  1461. struct net_device *ndev = napi->dev;
  1462. int quota = budget;
  1463. unsigned long intr_status;
  1464. for (;;) {
  1465. intr_status = sh_eth_read(ndev, EESR);
  1466. if (!(intr_status & EESR_RX_CHECK))
  1467. break;
  1468. /* Clear Rx interrupts */
  1469. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1470. if (sh_eth_rx(ndev, intr_status, &quota))
  1471. goto out;
  1472. }
  1473. napi_complete(napi);
  1474. /* Reenable Rx interrupts */
  1475. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1476. out:
  1477. return budget - quota;
  1478. }
  1479. /* PHY state control function */
  1480. static void sh_eth_adjust_link(struct net_device *ndev)
  1481. {
  1482. struct sh_eth_private *mdp = netdev_priv(ndev);
  1483. struct phy_device *phydev = mdp->phydev;
  1484. int new_state = 0;
  1485. if (phydev->link) {
  1486. if (phydev->duplex != mdp->duplex) {
  1487. new_state = 1;
  1488. mdp->duplex = phydev->duplex;
  1489. if (mdp->cd->set_duplex)
  1490. mdp->cd->set_duplex(ndev);
  1491. }
  1492. if (phydev->speed != mdp->speed) {
  1493. new_state = 1;
  1494. mdp->speed = phydev->speed;
  1495. if (mdp->cd->set_rate)
  1496. mdp->cd->set_rate(ndev);
  1497. }
  1498. if (!mdp->link) {
  1499. sh_eth_write(ndev,
  1500. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1501. ECMR);
  1502. new_state = 1;
  1503. mdp->link = phydev->link;
  1504. if (mdp->cd->no_psr || mdp->no_ether_link)
  1505. sh_eth_rcv_snd_enable(ndev);
  1506. }
  1507. } else if (mdp->link) {
  1508. new_state = 1;
  1509. mdp->link = 0;
  1510. mdp->speed = 0;
  1511. mdp->duplex = -1;
  1512. if (mdp->cd->no_psr || mdp->no_ether_link)
  1513. sh_eth_rcv_snd_disable(ndev);
  1514. }
  1515. if (new_state && netif_msg_link(mdp))
  1516. phy_print_status(phydev);
  1517. }
  1518. /* PHY init function */
  1519. static int sh_eth_phy_init(struct net_device *ndev)
  1520. {
  1521. struct sh_eth_private *mdp = netdev_priv(ndev);
  1522. char phy_id[MII_BUS_ID_SIZE + 3];
  1523. struct phy_device *phydev = NULL;
  1524. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1525. mdp->mii_bus->id, mdp->phy_id);
  1526. mdp->link = 0;
  1527. mdp->speed = 0;
  1528. mdp->duplex = -1;
  1529. /* Try connect to PHY */
  1530. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1531. mdp->phy_interface);
  1532. if (IS_ERR(phydev)) {
  1533. dev_err(&ndev->dev, "phy_connect failed\n");
  1534. return PTR_ERR(phydev);
  1535. }
  1536. dev_info(&ndev->dev, "attached PHY %d (IRQ %d) to driver %s\n",
  1537. phydev->addr, phydev->irq, phydev->drv->name);
  1538. mdp->phydev = phydev;
  1539. return 0;
  1540. }
  1541. /* PHY control start function */
  1542. static int sh_eth_phy_start(struct net_device *ndev)
  1543. {
  1544. struct sh_eth_private *mdp = netdev_priv(ndev);
  1545. int ret;
  1546. ret = sh_eth_phy_init(ndev);
  1547. if (ret)
  1548. return ret;
  1549. phy_start(mdp->phydev);
  1550. return 0;
  1551. }
  1552. static int sh_eth_get_settings(struct net_device *ndev,
  1553. struct ethtool_cmd *ecmd)
  1554. {
  1555. struct sh_eth_private *mdp = netdev_priv(ndev);
  1556. unsigned long flags;
  1557. int ret;
  1558. spin_lock_irqsave(&mdp->lock, flags);
  1559. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1560. spin_unlock_irqrestore(&mdp->lock, flags);
  1561. return ret;
  1562. }
  1563. static int sh_eth_set_settings(struct net_device *ndev,
  1564. struct ethtool_cmd *ecmd)
  1565. {
  1566. struct sh_eth_private *mdp = netdev_priv(ndev);
  1567. unsigned long flags;
  1568. int ret;
  1569. spin_lock_irqsave(&mdp->lock, flags);
  1570. /* disable tx and rx */
  1571. sh_eth_rcv_snd_disable(ndev);
  1572. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1573. if (ret)
  1574. goto error_exit;
  1575. if (ecmd->duplex == DUPLEX_FULL)
  1576. mdp->duplex = 1;
  1577. else
  1578. mdp->duplex = 0;
  1579. if (mdp->cd->set_duplex)
  1580. mdp->cd->set_duplex(ndev);
  1581. error_exit:
  1582. mdelay(1);
  1583. /* enable tx and rx */
  1584. sh_eth_rcv_snd_enable(ndev);
  1585. spin_unlock_irqrestore(&mdp->lock, flags);
  1586. return ret;
  1587. }
  1588. static int sh_eth_nway_reset(struct net_device *ndev)
  1589. {
  1590. struct sh_eth_private *mdp = netdev_priv(ndev);
  1591. unsigned long flags;
  1592. int ret;
  1593. spin_lock_irqsave(&mdp->lock, flags);
  1594. ret = phy_start_aneg(mdp->phydev);
  1595. spin_unlock_irqrestore(&mdp->lock, flags);
  1596. return ret;
  1597. }
  1598. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1599. {
  1600. struct sh_eth_private *mdp = netdev_priv(ndev);
  1601. return mdp->msg_enable;
  1602. }
  1603. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1604. {
  1605. struct sh_eth_private *mdp = netdev_priv(ndev);
  1606. mdp->msg_enable = value;
  1607. }
  1608. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1609. "rx_current", "tx_current",
  1610. "rx_dirty", "tx_dirty",
  1611. };
  1612. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1613. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1614. {
  1615. switch (sset) {
  1616. case ETH_SS_STATS:
  1617. return SH_ETH_STATS_LEN;
  1618. default:
  1619. return -EOPNOTSUPP;
  1620. }
  1621. }
  1622. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1623. struct ethtool_stats *stats, u64 *data)
  1624. {
  1625. struct sh_eth_private *mdp = netdev_priv(ndev);
  1626. int i = 0;
  1627. /* device-specific stats */
  1628. data[i++] = mdp->cur_rx;
  1629. data[i++] = mdp->cur_tx;
  1630. data[i++] = mdp->dirty_rx;
  1631. data[i++] = mdp->dirty_tx;
  1632. }
  1633. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1634. {
  1635. switch (stringset) {
  1636. case ETH_SS_STATS:
  1637. memcpy(data, *sh_eth_gstrings_stats,
  1638. sizeof(sh_eth_gstrings_stats));
  1639. break;
  1640. }
  1641. }
  1642. static void sh_eth_get_ringparam(struct net_device *ndev,
  1643. struct ethtool_ringparam *ring)
  1644. {
  1645. struct sh_eth_private *mdp = netdev_priv(ndev);
  1646. ring->rx_max_pending = RX_RING_MAX;
  1647. ring->tx_max_pending = TX_RING_MAX;
  1648. ring->rx_pending = mdp->num_rx_ring;
  1649. ring->tx_pending = mdp->num_tx_ring;
  1650. }
  1651. static int sh_eth_set_ringparam(struct net_device *ndev,
  1652. struct ethtool_ringparam *ring)
  1653. {
  1654. struct sh_eth_private *mdp = netdev_priv(ndev);
  1655. int ret;
  1656. if (ring->tx_pending > TX_RING_MAX ||
  1657. ring->rx_pending > RX_RING_MAX ||
  1658. ring->tx_pending < TX_RING_MIN ||
  1659. ring->rx_pending < RX_RING_MIN)
  1660. return -EINVAL;
  1661. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1662. return -EINVAL;
  1663. if (netif_running(ndev)) {
  1664. netif_tx_disable(ndev);
  1665. /* Disable interrupts by clearing the interrupt mask. */
  1666. sh_eth_write(ndev, 0x0000, EESIPR);
  1667. /* Stop the chip's Tx and Rx processes. */
  1668. sh_eth_write(ndev, 0, EDTRR);
  1669. sh_eth_write(ndev, 0, EDRRR);
  1670. synchronize_irq(ndev->irq);
  1671. }
  1672. /* Free all the skbuffs in the Rx queue. */
  1673. sh_eth_ring_free(ndev);
  1674. /* Free DMA buffer */
  1675. sh_eth_free_dma_buffer(mdp);
  1676. /* Set new parameters */
  1677. mdp->num_rx_ring = ring->rx_pending;
  1678. mdp->num_tx_ring = ring->tx_pending;
  1679. ret = sh_eth_ring_init(ndev);
  1680. if (ret < 0) {
  1681. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1682. return ret;
  1683. }
  1684. ret = sh_eth_dev_init(ndev, false);
  1685. if (ret < 0) {
  1686. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1687. return ret;
  1688. }
  1689. if (netif_running(ndev)) {
  1690. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1691. /* Setting the Rx mode will start the Rx process. */
  1692. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1693. netif_wake_queue(ndev);
  1694. }
  1695. return 0;
  1696. }
  1697. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1698. .get_settings = sh_eth_get_settings,
  1699. .set_settings = sh_eth_set_settings,
  1700. .nway_reset = sh_eth_nway_reset,
  1701. .get_msglevel = sh_eth_get_msglevel,
  1702. .set_msglevel = sh_eth_set_msglevel,
  1703. .get_link = ethtool_op_get_link,
  1704. .get_strings = sh_eth_get_strings,
  1705. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1706. .get_sset_count = sh_eth_get_sset_count,
  1707. .get_ringparam = sh_eth_get_ringparam,
  1708. .set_ringparam = sh_eth_set_ringparam,
  1709. };
  1710. /* network device open function */
  1711. static int sh_eth_open(struct net_device *ndev)
  1712. {
  1713. int ret = 0;
  1714. struct sh_eth_private *mdp = netdev_priv(ndev);
  1715. pm_runtime_get_sync(&mdp->pdev->dev);
  1716. napi_enable(&mdp->napi);
  1717. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1718. mdp->cd->irq_flags, ndev->name, ndev);
  1719. if (ret) {
  1720. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1721. goto out_napi_off;
  1722. }
  1723. /* Descriptor set */
  1724. ret = sh_eth_ring_init(ndev);
  1725. if (ret)
  1726. goto out_free_irq;
  1727. /* device init */
  1728. ret = sh_eth_dev_init(ndev, true);
  1729. if (ret)
  1730. goto out_free_irq;
  1731. /* PHY control start*/
  1732. ret = sh_eth_phy_start(ndev);
  1733. if (ret)
  1734. goto out_free_irq;
  1735. return ret;
  1736. out_free_irq:
  1737. free_irq(ndev->irq, ndev);
  1738. out_napi_off:
  1739. napi_disable(&mdp->napi);
  1740. pm_runtime_put_sync(&mdp->pdev->dev);
  1741. return ret;
  1742. }
  1743. /* Timeout function */
  1744. static void sh_eth_tx_timeout(struct net_device *ndev)
  1745. {
  1746. struct sh_eth_private *mdp = netdev_priv(ndev);
  1747. struct sh_eth_rxdesc *rxdesc;
  1748. int i;
  1749. netif_stop_queue(ndev);
  1750. if (netif_msg_timer(mdp)) {
  1751. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x, resetting...\n",
  1752. ndev->name, (int)sh_eth_read(ndev, EESR));
  1753. }
  1754. /* tx_errors count up */
  1755. ndev->stats.tx_errors++;
  1756. /* Free all the skbuffs in the Rx queue. */
  1757. for (i = 0; i < mdp->num_rx_ring; i++) {
  1758. rxdesc = &mdp->rx_ring[i];
  1759. rxdesc->status = 0;
  1760. rxdesc->addr = 0xBADF00D0;
  1761. if (mdp->rx_skbuff[i])
  1762. dev_kfree_skb(mdp->rx_skbuff[i]);
  1763. mdp->rx_skbuff[i] = NULL;
  1764. }
  1765. for (i = 0; i < mdp->num_tx_ring; i++) {
  1766. if (mdp->tx_skbuff[i])
  1767. dev_kfree_skb(mdp->tx_skbuff[i]);
  1768. mdp->tx_skbuff[i] = NULL;
  1769. }
  1770. /* device init */
  1771. sh_eth_dev_init(ndev, true);
  1772. }
  1773. /* Packet transmit function */
  1774. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1775. {
  1776. struct sh_eth_private *mdp = netdev_priv(ndev);
  1777. struct sh_eth_txdesc *txdesc;
  1778. u32 entry;
  1779. unsigned long flags;
  1780. spin_lock_irqsave(&mdp->lock, flags);
  1781. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1782. if (!sh_eth_txfree(ndev)) {
  1783. if (netif_msg_tx_queued(mdp))
  1784. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1785. netif_stop_queue(ndev);
  1786. spin_unlock_irqrestore(&mdp->lock, flags);
  1787. return NETDEV_TX_BUSY;
  1788. }
  1789. }
  1790. spin_unlock_irqrestore(&mdp->lock, flags);
  1791. entry = mdp->cur_tx % mdp->num_tx_ring;
  1792. mdp->tx_skbuff[entry] = skb;
  1793. txdesc = &mdp->tx_ring[entry];
  1794. /* soft swap. */
  1795. if (!mdp->cd->hw_swap)
  1796. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1797. skb->len + 2);
  1798. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1799. DMA_TO_DEVICE);
  1800. if (skb->len < ETHERSMALL)
  1801. txdesc->buffer_length = ETHERSMALL;
  1802. else
  1803. txdesc->buffer_length = skb->len;
  1804. if (entry >= mdp->num_tx_ring - 1)
  1805. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1806. else
  1807. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1808. mdp->cur_tx++;
  1809. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1810. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1811. return NETDEV_TX_OK;
  1812. }
  1813. /* device close function */
  1814. static int sh_eth_close(struct net_device *ndev)
  1815. {
  1816. struct sh_eth_private *mdp = netdev_priv(ndev);
  1817. netif_stop_queue(ndev);
  1818. /* Disable interrupts by clearing the interrupt mask. */
  1819. sh_eth_write(ndev, 0x0000, EESIPR);
  1820. /* Stop the chip's Tx and Rx processes. */
  1821. sh_eth_write(ndev, 0, EDTRR);
  1822. sh_eth_write(ndev, 0, EDRRR);
  1823. /* PHY Disconnect */
  1824. if (mdp->phydev) {
  1825. phy_stop(mdp->phydev);
  1826. phy_disconnect(mdp->phydev);
  1827. }
  1828. free_irq(ndev->irq, ndev);
  1829. napi_disable(&mdp->napi);
  1830. /* Free all the skbuffs in the Rx queue. */
  1831. sh_eth_ring_free(ndev);
  1832. /* free DMA buffer */
  1833. sh_eth_free_dma_buffer(mdp);
  1834. pm_runtime_put_sync(&mdp->pdev->dev);
  1835. return 0;
  1836. }
  1837. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1838. {
  1839. struct sh_eth_private *mdp = netdev_priv(ndev);
  1840. if (sh_eth_is_rz_fast_ether(mdp))
  1841. return &ndev->stats;
  1842. pm_runtime_get_sync(&mdp->pdev->dev);
  1843. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1844. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1845. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1846. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1847. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1848. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1849. if (sh_eth_is_gether(mdp)) {
  1850. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1851. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1852. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1853. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1854. } else {
  1855. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1856. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1857. }
  1858. pm_runtime_put_sync(&mdp->pdev->dev);
  1859. return &ndev->stats;
  1860. }
  1861. /* ioctl to device function */
  1862. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  1863. {
  1864. struct sh_eth_private *mdp = netdev_priv(ndev);
  1865. struct phy_device *phydev = mdp->phydev;
  1866. if (!netif_running(ndev))
  1867. return -EINVAL;
  1868. if (!phydev)
  1869. return -ENODEV;
  1870. return phy_mii_ioctl(phydev, rq, cmd);
  1871. }
  1872. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1873. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1874. int entry)
  1875. {
  1876. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1877. }
  1878. static u32 sh_eth_tsu_get_post_mask(int entry)
  1879. {
  1880. return 0x0f << (28 - ((entry % 8) * 4));
  1881. }
  1882. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1883. {
  1884. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1885. }
  1886. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1887. int entry)
  1888. {
  1889. struct sh_eth_private *mdp = netdev_priv(ndev);
  1890. u32 tmp;
  1891. void *reg_offset;
  1892. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1893. tmp = ioread32(reg_offset);
  1894. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1895. }
  1896. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1897. int entry)
  1898. {
  1899. struct sh_eth_private *mdp = netdev_priv(ndev);
  1900. u32 post_mask, ref_mask, tmp;
  1901. void *reg_offset;
  1902. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1903. post_mask = sh_eth_tsu_get_post_mask(entry);
  1904. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1905. tmp = ioread32(reg_offset);
  1906. iowrite32(tmp & ~post_mask, reg_offset);
  1907. /* If other port enables, the function returns "true" */
  1908. return tmp & ref_mask;
  1909. }
  1910. static int sh_eth_tsu_busy(struct net_device *ndev)
  1911. {
  1912. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1913. struct sh_eth_private *mdp = netdev_priv(ndev);
  1914. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1915. udelay(10);
  1916. timeout--;
  1917. if (timeout <= 0) {
  1918. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1919. return -ETIMEDOUT;
  1920. }
  1921. }
  1922. return 0;
  1923. }
  1924. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1925. const u8 *addr)
  1926. {
  1927. u32 val;
  1928. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1929. iowrite32(val, reg);
  1930. if (sh_eth_tsu_busy(ndev) < 0)
  1931. return -EBUSY;
  1932. val = addr[4] << 8 | addr[5];
  1933. iowrite32(val, reg + 4);
  1934. if (sh_eth_tsu_busy(ndev) < 0)
  1935. return -EBUSY;
  1936. return 0;
  1937. }
  1938. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1939. {
  1940. u32 val;
  1941. val = ioread32(reg);
  1942. addr[0] = (val >> 24) & 0xff;
  1943. addr[1] = (val >> 16) & 0xff;
  1944. addr[2] = (val >> 8) & 0xff;
  1945. addr[3] = val & 0xff;
  1946. val = ioread32(reg + 4);
  1947. addr[4] = (val >> 8) & 0xff;
  1948. addr[5] = val & 0xff;
  1949. }
  1950. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1951. {
  1952. struct sh_eth_private *mdp = netdev_priv(ndev);
  1953. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1954. int i;
  1955. u8 c_addr[ETH_ALEN];
  1956. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1957. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1958. if (ether_addr_equal(addr, c_addr))
  1959. return i;
  1960. }
  1961. return -ENOENT;
  1962. }
  1963. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1964. {
  1965. u8 blank[ETH_ALEN];
  1966. int entry;
  1967. memset(blank, 0, sizeof(blank));
  1968. entry = sh_eth_tsu_find_entry(ndev, blank);
  1969. return (entry < 0) ? -ENOMEM : entry;
  1970. }
  1971. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1972. int entry)
  1973. {
  1974. struct sh_eth_private *mdp = netdev_priv(ndev);
  1975. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1976. int ret;
  1977. u8 blank[ETH_ALEN];
  1978. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1979. ~(1 << (31 - entry)), TSU_TEN);
  1980. memset(blank, 0, sizeof(blank));
  1981. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1982. if (ret < 0)
  1983. return ret;
  1984. return 0;
  1985. }
  1986. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1987. {
  1988. struct sh_eth_private *mdp = netdev_priv(ndev);
  1989. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1990. int i, ret;
  1991. if (!mdp->cd->tsu)
  1992. return 0;
  1993. i = sh_eth_tsu_find_entry(ndev, addr);
  1994. if (i < 0) {
  1995. /* No entry found, create one */
  1996. i = sh_eth_tsu_find_empty(ndev);
  1997. if (i < 0)
  1998. return -ENOMEM;
  1999. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2000. if (ret < 0)
  2001. return ret;
  2002. /* Enable the entry */
  2003. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2004. (1 << (31 - i)), TSU_TEN);
  2005. }
  2006. /* Entry found or created, enable POST */
  2007. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2008. return 0;
  2009. }
  2010. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2011. {
  2012. struct sh_eth_private *mdp = netdev_priv(ndev);
  2013. int i, ret;
  2014. if (!mdp->cd->tsu)
  2015. return 0;
  2016. i = sh_eth_tsu_find_entry(ndev, addr);
  2017. if (i) {
  2018. /* Entry found */
  2019. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2020. goto done;
  2021. /* Disable the entry if both ports was disabled */
  2022. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2023. if (ret < 0)
  2024. return ret;
  2025. }
  2026. done:
  2027. return 0;
  2028. }
  2029. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2030. {
  2031. struct sh_eth_private *mdp = netdev_priv(ndev);
  2032. int i, ret;
  2033. if (unlikely(!mdp->cd->tsu))
  2034. return 0;
  2035. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2036. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2037. continue;
  2038. /* Disable the entry if both ports was disabled */
  2039. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2040. if (ret < 0)
  2041. return ret;
  2042. }
  2043. return 0;
  2044. }
  2045. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2046. {
  2047. struct sh_eth_private *mdp = netdev_priv(ndev);
  2048. u8 addr[ETH_ALEN];
  2049. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2050. int i;
  2051. if (unlikely(!mdp->cd->tsu))
  2052. return;
  2053. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2054. sh_eth_tsu_read_entry(reg_offset, addr);
  2055. if (is_multicast_ether_addr(addr))
  2056. sh_eth_tsu_del_entry(ndev, addr);
  2057. }
  2058. }
  2059. /* Multicast reception directions set */
  2060. static void sh_eth_set_multicast_list(struct net_device *ndev)
  2061. {
  2062. struct sh_eth_private *mdp = netdev_priv(ndev);
  2063. u32 ecmr_bits;
  2064. int mcast_all = 0;
  2065. unsigned long flags;
  2066. spin_lock_irqsave(&mdp->lock, flags);
  2067. /* Initial condition is MCT = 1, PRM = 0.
  2068. * Depending on ndev->flags, set PRM or clear MCT
  2069. */
  2070. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  2071. if (!(ndev->flags & IFF_MULTICAST)) {
  2072. sh_eth_tsu_purge_mcast(ndev);
  2073. mcast_all = 1;
  2074. }
  2075. if (ndev->flags & IFF_ALLMULTI) {
  2076. sh_eth_tsu_purge_mcast(ndev);
  2077. ecmr_bits &= ~ECMR_MCT;
  2078. mcast_all = 1;
  2079. }
  2080. if (ndev->flags & IFF_PROMISC) {
  2081. sh_eth_tsu_purge_all(ndev);
  2082. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2083. } else if (mdp->cd->tsu) {
  2084. struct netdev_hw_addr *ha;
  2085. netdev_for_each_mc_addr(ha, ndev) {
  2086. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2087. continue;
  2088. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2089. if (!mcast_all) {
  2090. sh_eth_tsu_purge_mcast(ndev);
  2091. ecmr_bits &= ~ECMR_MCT;
  2092. mcast_all = 1;
  2093. }
  2094. }
  2095. }
  2096. } else {
  2097. /* Normal, unicast/broadcast-only mode. */
  2098. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2099. }
  2100. /* update the ethernet mode */
  2101. sh_eth_write(ndev, ecmr_bits, ECMR);
  2102. spin_unlock_irqrestore(&mdp->lock, flags);
  2103. }
  2104. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2105. {
  2106. if (!mdp->port)
  2107. return TSU_VTAG0;
  2108. else
  2109. return TSU_VTAG1;
  2110. }
  2111. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2112. __be16 proto, u16 vid)
  2113. {
  2114. struct sh_eth_private *mdp = netdev_priv(ndev);
  2115. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2116. if (unlikely(!mdp->cd->tsu))
  2117. return -EPERM;
  2118. /* No filtering if vid = 0 */
  2119. if (!vid)
  2120. return 0;
  2121. mdp->vlan_num_ids++;
  2122. /* The controller has one VLAN tag HW filter. So, if the filter is
  2123. * already enabled, the driver disables it and the filte
  2124. */
  2125. if (mdp->vlan_num_ids > 1) {
  2126. /* disable VLAN filter */
  2127. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2128. return 0;
  2129. }
  2130. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2131. vtag_reg_index);
  2132. return 0;
  2133. }
  2134. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2135. __be16 proto, u16 vid)
  2136. {
  2137. struct sh_eth_private *mdp = netdev_priv(ndev);
  2138. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2139. if (unlikely(!mdp->cd->tsu))
  2140. return -EPERM;
  2141. /* No filtering if vid = 0 */
  2142. if (!vid)
  2143. return 0;
  2144. mdp->vlan_num_ids--;
  2145. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2146. return 0;
  2147. }
  2148. /* SuperH's TSU register init function */
  2149. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2150. {
  2151. if (sh_eth_is_rz_fast_ether(mdp)) {
  2152. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2153. return;
  2154. }
  2155. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2156. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2157. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2158. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2159. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2160. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2161. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2162. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2163. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2164. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2165. if (sh_eth_is_gether(mdp)) {
  2166. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2167. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2168. } else {
  2169. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2170. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2171. }
  2172. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2173. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2174. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2175. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2176. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2177. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2178. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2179. }
  2180. /* MDIO bus release function */
  2181. static int sh_mdio_release(struct net_device *ndev)
  2182. {
  2183. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2184. /* unregister mdio bus */
  2185. mdiobus_unregister(bus);
  2186. /* remove mdio bus info from net_device */
  2187. dev_set_drvdata(&ndev->dev, NULL);
  2188. /* free bitbang info */
  2189. free_mdio_bitbang(bus);
  2190. return 0;
  2191. }
  2192. /* MDIO bus init function */
  2193. static int sh_mdio_init(struct net_device *ndev, int id,
  2194. struct sh_eth_plat_data *pd)
  2195. {
  2196. int ret, i;
  2197. struct bb_info *bitbang;
  2198. struct sh_eth_private *mdp = netdev_priv(ndev);
  2199. /* create bit control struct for PHY */
  2200. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2201. GFP_KERNEL);
  2202. if (!bitbang) {
  2203. ret = -ENOMEM;
  2204. goto out;
  2205. }
  2206. /* bitbang init */
  2207. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2208. bitbang->set_gate = pd->set_mdio_gate;
  2209. bitbang->mdi_msk = PIR_MDI;
  2210. bitbang->mdo_msk = PIR_MDO;
  2211. bitbang->mmd_msk = PIR_MMD;
  2212. bitbang->mdc_msk = PIR_MDC;
  2213. bitbang->ctrl.ops = &bb_ops;
  2214. /* MII controller setting */
  2215. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2216. if (!mdp->mii_bus) {
  2217. ret = -ENOMEM;
  2218. goto out;
  2219. }
  2220. /* Hook up MII support for ethtool */
  2221. mdp->mii_bus->name = "sh_mii";
  2222. mdp->mii_bus->parent = &ndev->dev;
  2223. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2224. mdp->pdev->name, id);
  2225. /* PHY IRQ */
  2226. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2227. sizeof(int) * PHY_MAX_ADDR,
  2228. GFP_KERNEL);
  2229. if (!mdp->mii_bus->irq) {
  2230. ret = -ENOMEM;
  2231. goto out_free_bus;
  2232. }
  2233. for (i = 0; i < PHY_MAX_ADDR; i++)
  2234. mdp->mii_bus->irq[i] = PHY_POLL;
  2235. if (pd->phy_irq > 0)
  2236. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2237. /* register mdio bus */
  2238. ret = mdiobus_register(mdp->mii_bus);
  2239. if (ret)
  2240. goto out_free_bus;
  2241. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2242. return 0;
  2243. out_free_bus:
  2244. free_mdio_bitbang(mdp->mii_bus);
  2245. out:
  2246. return ret;
  2247. }
  2248. static const u16 *sh_eth_get_register_offset(int register_type)
  2249. {
  2250. const u16 *reg_offset = NULL;
  2251. switch (register_type) {
  2252. case SH_ETH_REG_GIGABIT:
  2253. reg_offset = sh_eth_offset_gigabit;
  2254. break;
  2255. case SH_ETH_REG_FAST_RZ:
  2256. reg_offset = sh_eth_offset_fast_rz;
  2257. break;
  2258. case SH_ETH_REG_FAST_RCAR:
  2259. reg_offset = sh_eth_offset_fast_rcar;
  2260. break;
  2261. case SH_ETH_REG_FAST_SH4:
  2262. reg_offset = sh_eth_offset_fast_sh4;
  2263. break;
  2264. case SH_ETH_REG_FAST_SH3_SH2:
  2265. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2266. break;
  2267. default:
  2268. pr_err("Unknown register type (%d)\n", register_type);
  2269. break;
  2270. }
  2271. return reg_offset;
  2272. }
  2273. static const struct net_device_ops sh_eth_netdev_ops = {
  2274. .ndo_open = sh_eth_open,
  2275. .ndo_stop = sh_eth_close,
  2276. .ndo_start_xmit = sh_eth_start_xmit,
  2277. .ndo_get_stats = sh_eth_get_stats,
  2278. .ndo_tx_timeout = sh_eth_tx_timeout,
  2279. .ndo_do_ioctl = sh_eth_do_ioctl,
  2280. .ndo_validate_addr = eth_validate_addr,
  2281. .ndo_set_mac_address = eth_mac_addr,
  2282. .ndo_change_mtu = eth_change_mtu,
  2283. };
  2284. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2285. .ndo_open = sh_eth_open,
  2286. .ndo_stop = sh_eth_close,
  2287. .ndo_start_xmit = sh_eth_start_xmit,
  2288. .ndo_get_stats = sh_eth_get_stats,
  2289. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2290. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2291. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2292. .ndo_tx_timeout = sh_eth_tx_timeout,
  2293. .ndo_do_ioctl = sh_eth_do_ioctl,
  2294. .ndo_validate_addr = eth_validate_addr,
  2295. .ndo_set_mac_address = eth_mac_addr,
  2296. .ndo_change_mtu = eth_change_mtu,
  2297. };
  2298. static int sh_eth_drv_probe(struct platform_device *pdev)
  2299. {
  2300. int ret, devno = 0;
  2301. struct resource *res;
  2302. struct net_device *ndev = NULL;
  2303. struct sh_eth_private *mdp = NULL;
  2304. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2305. const struct platform_device_id *id = platform_get_device_id(pdev);
  2306. /* get base addr */
  2307. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2308. if (unlikely(res == NULL)) {
  2309. dev_err(&pdev->dev, "invalid resource\n");
  2310. ret = -EINVAL;
  2311. goto out;
  2312. }
  2313. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2314. if (!ndev) {
  2315. ret = -ENOMEM;
  2316. goto out;
  2317. }
  2318. /* The sh Ether-specific entries in the device structure. */
  2319. ndev->base_addr = res->start;
  2320. devno = pdev->id;
  2321. if (devno < 0)
  2322. devno = 0;
  2323. ndev->dma = -1;
  2324. ret = platform_get_irq(pdev, 0);
  2325. if (ret < 0) {
  2326. ret = -ENODEV;
  2327. goto out_release;
  2328. }
  2329. ndev->irq = ret;
  2330. SET_NETDEV_DEV(ndev, &pdev->dev);
  2331. mdp = netdev_priv(ndev);
  2332. mdp->num_tx_ring = TX_RING_SIZE;
  2333. mdp->num_rx_ring = RX_RING_SIZE;
  2334. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2335. if (IS_ERR(mdp->addr)) {
  2336. ret = PTR_ERR(mdp->addr);
  2337. goto out_release;
  2338. }
  2339. spin_lock_init(&mdp->lock);
  2340. mdp->pdev = pdev;
  2341. pm_runtime_enable(&pdev->dev);
  2342. pm_runtime_resume(&pdev->dev);
  2343. if (!pd) {
  2344. dev_err(&pdev->dev, "no platform data\n");
  2345. ret = -EINVAL;
  2346. goto out_release;
  2347. }
  2348. /* get PHY ID */
  2349. mdp->phy_id = pd->phy;
  2350. mdp->phy_interface = pd->phy_interface;
  2351. /* EDMAC endian */
  2352. mdp->edmac_endian = pd->edmac_endian;
  2353. mdp->no_ether_link = pd->no_ether_link;
  2354. mdp->ether_link_active_low = pd->ether_link_active_low;
  2355. /* set cpu data */
  2356. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2357. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2358. sh_eth_set_default_cpu_data(mdp->cd);
  2359. /* set function */
  2360. if (mdp->cd->tsu)
  2361. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2362. else
  2363. ndev->netdev_ops = &sh_eth_netdev_ops;
  2364. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2365. ndev->watchdog_timeo = TX_TIMEOUT;
  2366. /* debug message level */
  2367. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2368. /* read and set MAC address */
  2369. read_mac_address(ndev, pd->mac_addr);
  2370. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2371. dev_warn(&pdev->dev,
  2372. "no valid MAC address supplied, using a random one.\n");
  2373. eth_hw_addr_random(ndev);
  2374. }
  2375. /* ioremap the TSU registers */
  2376. if (mdp->cd->tsu) {
  2377. struct resource *rtsu;
  2378. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2379. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2380. if (IS_ERR(mdp->tsu_addr)) {
  2381. ret = PTR_ERR(mdp->tsu_addr);
  2382. goto out_release;
  2383. }
  2384. mdp->port = devno % 2;
  2385. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2386. }
  2387. /* initialize first or needed device */
  2388. if (!devno || pd->needs_init) {
  2389. if (mdp->cd->chip_reset)
  2390. mdp->cd->chip_reset(ndev);
  2391. if (mdp->cd->tsu) {
  2392. /* TSU init (Init only)*/
  2393. sh_eth_tsu_init(mdp);
  2394. }
  2395. }
  2396. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2397. /* network device register */
  2398. ret = register_netdev(ndev);
  2399. if (ret)
  2400. goto out_napi_del;
  2401. /* mdio bus init */
  2402. ret = sh_mdio_init(ndev, pdev->id, pd);
  2403. if (ret)
  2404. goto out_unregister;
  2405. /* print device information */
  2406. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2407. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2408. platform_set_drvdata(pdev, ndev);
  2409. return ret;
  2410. out_unregister:
  2411. unregister_netdev(ndev);
  2412. out_napi_del:
  2413. netif_napi_del(&mdp->napi);
  2414. out_release:
  2415. /* net_dev free */
  2416. if (ndev)
  2417. free_netdev(ndev);
  2418. out:
  2419. return ret;
  2420. }
  2421. static int sh_eth_drv_remove(struct platform_device *pdev)
  2422. {
  2423. struct net_device *ndev = platform_get_drvdata(pdev);
  2424. struct sh_eth_private *mdp = netdev_priv(ndev);
  2425. sh_mdio_release(ndev);
  2426. unregister_netdev(ndev);
  2427. netif_napi_del(&mdp->napi);
  2428. pm_runtime_disable(&pdev->dev);
  2429. free_netdev(ndev);
  2430. return 0;
  2431. }
  2432. #ifdef CONFIG_PM
  2433. static int sh_eth_runtime_nop(struct device *dev)
  2434. {
  2435. /* Runtime PM callback shared between ->runtime_suspend()
  2436. * and ->runtime_resume(). Simply returns success.
  2437. *
  2438. * This driver re-initializes all registers after
  2439. * pm_runtime_get_sync() anyway so there is no need
  2440. * to save and restore registers here.
  2441. */
  2442. return 0;
  2443. }
  2444. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2445. .runtime_suspend = sh_eth_runtime_nop,
  2446. .runtime_resume = sh_eth_runtime_nop,
  2447. };
  2448. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2449. #else
  2450. #define SH_ETH_PM_OPS NULL
  2451. #endif
  2452. static struct platform_device_id sh_eth_id_table[] = {
  2453. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2454. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2455. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2456. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2457. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2458. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2459. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2460. { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
  2461. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2462. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2463. { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
  2464. { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
  2465. { }
  2466. };
  2467. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2468. static struct platform_driver sh_eth_driver = {
  2469. .probe = sh_eth_drv_probe,
  2470. .remove = sh_eth_drv_remove,
  2471. .id_table = sh_eth_id_table,
  2472. .driver = {
  2473. .name = CARDNAME,
  2474. .pm = SH_ETH_PM_OPS,
  2475. },
  2476. };
  2477. module_platform_driver(sh_eth_driver);
  2478. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2479. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2480. MODULE_LICENSE("GPL v2");