qlcnic_83xx_init.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. static int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev);
  38. static int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *);
  39. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *);
  40. /* Template header */
  41. struct qlc_83xx_reset_hdr {
  42. #if defined(__LITTLE_ENDIAN)
  43. u16 version;
  44. u16 signature;
  45. u16 size;
  46. u16 entries;
  47. u16 hdr_size;
  48. u16 checksum;
  49. u16 init_offset;
  50. u16 start_offset;
  51. #elif defined(__BIG_ENDIAN)
  52. u16 signature;
  53. u16 version;
  54. u16 entries;
  55. u16 size;
  56. u16 checksum;
  57. u16 hdr_size;
  58. u16 start_offset;
  59. u16 init_offset;
  60. #endif
  61. } __packed;
  62. /* Command entry header. */
  63. struct qlc_83xx_entry_hdr {
  64. #if defined(__LITTLE_ENDIAN)
  65. u16 cmd;
  66. u16 size;
  67. u16 count;
  68. u16 delay;
  69. #elif defined(__BIG_ENDIAN)
  70. u16 size;
  71. u16 cmd;
  72. u16 delay;
  73. u16 count;
  74. #endif
  75. } __packed;
  76. /* Generic poll command */
  77. struct qlc_83xx_poll {
  78. u32 mask;
  79. u32 status;
  80. } __packed;
  81. /* Read modify write command */
  82. struct qlc_83xx_rmw {
  83. u32 mask;
  84. u32 xor_value;
  85. u32 or_value;
  86. #if defined(__LITTLE_ENDIAN)
  87. u8 shl;
  88. u8 shr;
  89. u8 index_a;
  90. u8 rsvd;
  91. #elif defined(__BIG_ENDIAN)
  92. u8 rsvd;
  93. u8 index_a;
  94. u8 shr;
  95. u8 shl;
  96. #endif
  97. } __packed;
  98. /* Generic command with 2 DWORD */
  99. struct qlc_83xx_entry {
  100. u32 arg1;
  101. u32 arg2;
  102. } __packed;
  103. /* Generic command with 4 DWORD */
  104. struct qlc_83xx_quad_entry {
  105. u32 dr_addr;
  106. u32 dr_value;
  107. u32 ar_addr;
  108. u32 ar_value;
  109. } __packed;
  110. static const char *const qlc_83xx_idc_states[] = {
  111. "Unknown",
  112. "Cold",
  113. "Init",
  114. "Ready",
  115. "Need Reset",
  116. "Need Quiesce",
  117. "Failed",
  118. "Quiesce"
  119. };
  120. static int
  121. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  122. {
  123. u32 val;
  124. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  125. if ((val & 0xFFFF))
  126. return 1;
  127. else
  128. return 0;
  129. }
  130. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  131. {
  132. u32 cur, prev;
  133. cur = adapter->ahw->idc.curr_state;
  134. prev = adapter->ahw->idc.prev_state;
  135. dev_info(&adapter->pdev->dev,
  136. "current state = %s, prev state = %s\n",
  137. adapter->ahw->idc.name[cur],
  138. adapter->ahw->idc.name[prev]);
  139. }
  140. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  141. u8 mode, int lock)
  142. {
  143. u32 val;
  144. int seconds;
  145. if (lock) {
  146. if (qlcnic_83xx_lock_driver(adapter))
  147. return -EBUSY;
  148. }
  149. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  150. val |= (adapter->portnum & 0xf);
  151. val |= mode << 7;
  152. if (mode)
  153. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  154. else
  155. seconds = jiffies / HZ;
  156. val |= seconds << 8;
  157. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  158. adapter->ahw->idc.sec_counter = jiffies / HZ;
  159. if (lock)
  160. qlcnic_83xx_unlock_driver(adapter);
  161. return 0;
  162. }
  163. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  164. {
  165. u32 val;
  166. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  167. val = val & ~(0x3 << (adapter->portnum * 2));
  168. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  169. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  170. }
  171. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  172. int lock)
  173. {
  174. u32 val;
  175. if (lock) {
  176. if (qlcnic_83xx_lock_driver(adapter))
  177. return -EBUSY;
  178. }
  179. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  180. val = val & ~0xFF;
  181. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  182. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  183. if (lock)
  184. qlcnic_83xx_unlock_driver(adapter);
  185. return 0;
  186. }
  187. static int
  188. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  189. int status, int lock)
  190. {
  191. u32 val;
  192. if (lock) {
  193. if (qlcnic_83xx_lock_driver(adapter))
  194. return -EBUSY;
  195. }
  196. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  197. if (status)
  198. val = val | (1 << adapter->portnum);
  199. else
  200. val = val & ~(1 << adapter->portnum);
  201. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  202. qlcnic_83xx_idc_update_minor_version(adapter);
  203. if (lock)
  204. qlcnic_83xx_unlock_driver(adapter);
  205. return 0;
  206. }
  207. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  208. {
  209. u32 val;
  210. u8 version;
  211. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  212. version = val & 0xFF;
  213. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  214. dev_info(&adapter->pdev->dev,
  215. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  216. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  217. return -EIO;
  218. }
  219. return 0;
  220. }
  221. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  222. int lock)
  223. {
  224. u32 val;
  225. if (lock) {
  226. if (qlcnic_83xx_lock_driver(adapter))
  227. return -EBUSY;
  228. }
  229. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  230. /* Clear gracefull reset bit */
  231. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  232. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  233. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  234. if (lock)
  235. qlcnic_83xx_unlock_driver(adapter);
  236. return 0;
  237. }
  238. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  239. int flag, int lock)
  240. {
  241. u32 val;
  242. if (lock) {
  243. if (qlcnic_83xx_lock_driver(adapter))
  244. return -EBUSY;
  245. }
  246. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  247. if (flag)
  248. val = val | (1 << adapter->portnum);
  249. else
  250. val = val & ~(1 << adapter->portnum);
  251. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  252. if (lock)
  253. qlcnic_83xx_unlock_driver(adapter);
  254. return 0;
  255. }
  256. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  257. int time_limit)
  258. {
  259. u64 seconds;
  260. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  261. if (seconds <= time_limit)
  262. return 0;
  263. else
  264. return -EBUSY;
  265. }
  266. /**
  267. * qlcnic_83xx_idc_check_reset_ack_reg
  268. *
  269. * @adapter: adapter structure
  270. *
  271. * Check ACK wait limit and clear the functions which failed to ACK
  272. *
  273. * Return 0 if all functions have acknowledged the reset request.
  274. **/
  275. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  276. {
  277. int timeout;
  278. u32 ack, presence, val;
  279. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  280. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  281. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  282. dev_info(&adapter->pdev->dev,
  283. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  284. if (!((ack & presence) == presence)) {
  285. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  286. /* Clear functions which failed to ACK */
  287. dev_info(&adapter->pdev->dev,
  288. "%s: ACK wait exceeds time limit\n", __func__);
  289. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  290. val = val & ~(ack ^ presence);
  291. if (qlcnic_83xx_lock_driver(adapter))
  292. return -EBUSY;
  293. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  294. dev_info(&adapter->pdev->dev,
  295. "%s: updated drv presence reg = 0x%x\n",
  296. __func__, val);
  297. qlcnic_83xx_unlock_driver(adapter);
  298. return 0;
  299. } else {
  300. return 1;
  301. }
  302. } else {
  303. dev_info(&adapter->pdev->dev,
  304. "%s: Reset ACK received from all functions\n",
  305. __func__);
  306. return 0;
  307. }
  308. }
  309. /**
  310. * qlcnic_83xx_idc_tx_soft_reset
  311. *
  312. * @adapter: adapter structure
  313. *
  314. * Handle context deletion and recreation request from transmit routine
  315. *
  316. * Returns -EBUSY or Success (0)
  317. *
  318. **/
  319. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  320. {
  321. struct net_device *netdev = adapter->netdev;
  322. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  323. return -EBUSY;
  324. netif_device_detach(netdev);
  325. qlcnic_down(adapter, netdev);
  326. qlcnic_up(adapter, netdev);
  327. netif_device_attach(netdev);
  328. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  329. netdev_info(adapter->netdev, "%s: soft reset complete.\n", __func__);
  330. return 0;
  331. }
  332. /**
  333. * qlcnic_83xx_idc_detach_driver
  334. *
  335. * @adapter: adapter structure
  336. * Detach net interface, stop TX and cleanup resources before the HW reset.
  337. * Returns: None
  338. *
  339. **/
  340. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  341. {
  342. int i;
  343. struct net_device *netdev = adapter->netdev;
  344. netif_device_detach(netdev);
  345. qlcnic_83xx_detach_mailbox_work(adapter);
  346. /* Disable mailbox interrupt */
  347. qlcnic_83xx_disable_mbx_intr(adapter);
  348. qlcnic_down(adapter, netdev);
  349. for (i = 0; i < adapter->ahw->num_msix; i++) {
  350. adapter->ahw->intr_tbl[i].id = i;
  351. adapter->ahw->intr_tbl[i].enabled = 0;
  352. adapter->ahw->intr_tbl[i].src = 0;
  353. }
  354. if (qlcnic_sriov_pf_check(adapter))
  355. qlcnic_sriov_pf_reset(adapter);
  356. }
  357. /**
  358. * qlcnic_83xx_idc_attach_driver
  359. *
  360. * @adapter: adapter structure
  361. *
  362. * Re-attach and re-enable net interface
  363. * Returns: None
  364. *
  365. **/
  366. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  367. {
  368. struct net_device *netdev = adapter->netdev;
  369. if (netif_running(netdev)) {
  370. if (qlcnic_up(adapter, netdev))
  371. goto done;
  372. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  373. }
  374. done:
  375. netif_device_attach(netdev);
  376. }
  377. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  378. int lock)
  379. {
  380. if (lock) {
  381. if (qlcnic_83xx_lock_driver(adapter))
  382. return -EBUSY;
  383. }
  384. qlcnic_83xx_idc_clear_registers(adapter, 0);
  385. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  386. if (lock)
  387. qlcnic_83xx_unlock_driver(adapter);
  388. qlcnic_83xx_idc_log_state_history(adapter);
  389. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  390. return 0;
  391. }
  392. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  393. int lock)
  394. {
  395. if (lock) {
  396. if (qlcnic_83xx_lock_driver(adapter))
  397. return -EBUSY;
  398. }
  399. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  400. if (lock)
  401. qlcnic_83xx_unlock_driver(adapter);
  402. return 0;
  403. }
  404. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  405. int lock)
  406. {
  407. if (lock) {
  408. if (qlcnic_83xx_lock_driver(adapter))
  409. return -EBUSY;
  410. }
  411. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  412. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  413. if (lock)
  414. qlcnic_83xx_unlock_driver(adapter);
  415. return 0;
  416. }
  417. static int
  418. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  419. {
  420. if (lock) {
  421. if (qlcnic_83xx_lock_driver(adapter))
  422. return -EBUSY;
  423. }
  424. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  425. QLC_83XX_IDC_DEV_NEED_RESET);
  426. if (lock)
  427. qlcnic_83xx_unlock_driver(adapter);
  428. return 0;
  429. }
  430. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  431. int lock)
  432. {
  433. if (lock) {
  434. if (qlcnic_83xx_lock_driver(adapter))
  435. return -EBUSY;
  436. }
  437. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  438. if (lock)
  439. qlcnic_83xx_unlock_driver(adapter);
  440. return 0;
  441. }
  442. /**
  443. * qlcnic_83xx_idc_find_reset_owner_id
  444. *
  445. * @adapter: adapter structure
  446. *
  447. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  448. * Within the same class, function with lowest PCI ID assumes ownership
  449. *
  450. * Returns: reset owner id or failure indication (-EIO)
  451. *
  452. **/
  453. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  454. {
  455. u32 reg, reg1, reg2, i, j, owner, class;
  456. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  457. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  458. owner = QLCNIC_TYPE_NIC;
  459. i = 0;
  460. j = 0;
  461. reg = reg1;
  462. do {
  463. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  464. if (class == owner)
  465. break;
  466. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  467. reg = reg2;
  468. j = 0;
  469. } else {
  470. j++;
  471. }
  472. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  473. if (owner == QLCNIC_TYPE_NIC)
  474. owner = QLCNIC_TYPE_ISCSI;
  475. else if (owner == QLCNIC_TYPE_ISCSI)
  476. owner = QLCNIC_TYPE_FCOE;
  477. else if (owner == QLCNIC_TYPE_FCOE)
  478. return -EIO;
  479. reg = reg1;
  480. j = 0;
  481. i = 0;
  482. }
  483. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  484. return i;
  485. }
  486. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  487. {
  488. int ret = 0;
  489. ret = qlcnic_83xx_restart_hw(adapter);
  490. if (ret) {
  491. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  492. } else {
  493. qlcnic_83xx_idc_clear_registers(adapter, lock);
  494. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  495. }
  496. return ret;
  497. }
  498. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  499. {
  500. u32 status;
  501. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  502. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  503. dev_err(&adapter->pdev->dev,
  504. "peg halt status1=0x%x\n", status);
  505. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  506. dev_err(&adapter->pdev->dev,
  507. "On board active cooling fan failed. "
  508. "Device has been halted.\n");
  509. dev_err(&adapter->pdev->dev,
  510. "Replace the adapter.\n");
  511. return -EIO;
  512. }
  513. }
  514. return 0;
  515. }
  516. int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  517. {
  518. int err;
  519. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  520. qlcnic_83xx_enable_mbx_interrupt(adapter);
  521. qlcnic_83xx_initialize_nic(adapter, 1);
  522. err = qlcnic_sriov_pf_reinit(adapter);
  523. if (err)
  524. return err;
  525. qlcnic_83xx_enable_mbx_interrupt(adapter);
  526. if (qlcnic_83xx_configure_opmode(adapter)) {
  527. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  528. return -EIO;
  529. }
  530. if (adapter->nic_ops->init_driver(adapter)) {
  531. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  532. return -EIO;
  533. }
  534. if (adapter->portnum == 0)
  535. qlcnic_set_drv_version(adapter);
  536. qlcnic_dcb_get_info(adapter->dcb);
  537. qlcnic_83xx_idc_attach_driver(adapter);
  538. return 0;
  539. }
  540. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  541. {
  542. struct qlcnic_hardware_context *ahw = adapter->ahw;
  543. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  544. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  545. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  546. ahw->idc.quiesce_req = 0;
  547. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  548. ahw->idc.err_code = 0;
  549. ahw->idc.collect_dump = 0;
  550. ahw->reset_context = 0;
  551. adapter->tx_timeo_cnt = 0;
  552. ahw->idc.delay_reset = 0;
  553. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  554. }
  555. /**
  556. * qlcnic_83xx_idc_ready_state_entry
  557. *
  558. * @adapter: adapter structure
  559. *
  560. * Perform ready state initialization, this routine will get invoked only
  561. * once from READY state.
  562. *
  563. * Returns: Error code or Success(0)
  564. *
  565. **/
  566. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  567. {
  568. struct qlcnic_hardware_context *ahw = adapter->ahw;
  569. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  570. qlcnic_83xx_idc_update_idc_params(adapter);
  571. /* Re-attach the device if required */
  572. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  573. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  574. if (qlcnic_83xx_idc_reattach_driver(adapter))
  575. return -EIO;
  576. }
  577. }
  578. return 0;
  579. }
  580. /**
  581. * qlcnic_83xx_idc_vnic_pf_entry
  582. *
  583. * @adapter: adapter structure
  584. *
  585. * Ensure vNIC mode privileged function starts only after vNIC mode is
  586. * enabled by management function.
  587. * If vNIC mode is ready, start initialization.
  588. *
  589. * Returns: -EIO or 0
  590. *
  591. **/
  592. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  593. {
  594. u32 state;
  595. struct qlcnic_hardware_context *ahw = adapter->ahw;
  596. /* Privileged function waits till mgmt function enables VNIC mode */
  597. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  598. if (state != QLCNIC_DEV_NPAR_OPER) {
  599. if (!ahw->idc.vnic_wait_limit--) {
  600. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  601. return -EIO;
  602. }
  603. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  604. return -EIO;
  605. } else {
  606. /* Perform one time initialization from ready state */
  607. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  608. qlcnic_83xx_idc_update_idc_params(adapter);
  609. /* If the previous state is UNKNOWN, device will be
  610. already attached properly by Init routine*/
  611. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  612. if (qlcnic_83xx_idc_reattach_driver(adapter))
  613. return -EIO;
  614. }
  615. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  616. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  617. }
  618. }
  619. return 0;
  620. }
  621. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  622. {
  623. adapter->ahw->idc.err_code = -EIO;
  624. dev_err(&adapter->pdev->dev,
  625. "%s: Device in unknown state\n", __func__);
  626. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  627. return 0;
  628. }
  629. /**
  630. * qlcnic_83xx_idc_cold_state
  631. *
  632. * @adapter: adapter structure
  633. *
  634. * If HW is up and running device will enter READY state.
  635. * If firmware image from host needs to be loaded, device is
  636. * forced to start with the file firmware image.
  637. *
  638. * Returns: Error code or Success(0)
  639. *
  640. **/
  641. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  642. {
  643. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  644. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  645. if (qlcnic_load_fw_file) {
  646. qlcnic_83xx_idc_restart_hw(adapter, 0);
  647. } else {
  648. if (qlcnic_83xx_check_hw_status(adapter)) {
  649. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  650. return -EIO;
  651. } else {
  652. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  653. }
  654. }
  655. return 0;
  656. }
  657. /**
  658. * qlcnic_83xx_idc_init_state
  659. *
  660. * @adapter: adapter structure
  661. *
  662. * Reset owner will restart the device from this state.
  663. * Device will enter failed state if it remains
  664. * in this state for more than DEV_INIT time limit.
  665. *
  666. * Returns: Error code or Success(0)
  667. *
  668. **/
  669. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  670. {
  671. int timeout, ret = 0;
  672. u32 owner;
  673. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  674. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  675. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  676. if (adapter->ahw->pci_func == owner)
  677. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  678. } else {
  679. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  680. }
  681. return ret;
  682. }
  683. /**
  684. * qlcnic_83xx_idc_ready_state
  685. *
  686. * @adapter: adapter structure
  687. *
  688. * Perform IDC protocol specicifed actions after monitoring device state and
  689. * events.
  690. *
  691. * Returns: Error code or Success(0)
  692. *
  693. **/
  694. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  695. {
  696. struct qlcnic_hardware_context *ahw = adapter->ahw;
  697. struct qlcnic_mailbox *mbx = ahw->mailbox;
  698. int ret = 0;
  699. u32 val;
  700. /* Perform NIC configuration based ready state entry actions */
  701. if (ahw->idc.state_entry(adapter))
  702. return -EIO;
  703. if (qlcnic_check_temp(adapter)) {
  704. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  705. qlcnic_83xx_idc_check_fan_failure(adapter);
  706. dev_err(&adapter->pdev->dev,
  707. "Error: device temperature %d above limits\n",
  708. adapter->ahw->temp);
  709. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  710. set_bit(__QLCNIC_RESETTING, &adapter->state);
  711. qlcnic_83xx_idc_detach_driver(adapter);
  712. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  713. return -EIO;
  714. }
  715. }
  716. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  717. ret = qlcnic_83xx_check_heartbeat(adapter);
  718. if (ret) {
  719. adapter->flags |= QLCNIC_FW_HANG;
  720. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  721. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  722. set_bit(__QLCNIC_RESETTING, &adapter->state);
  723. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  724. } else {
  725. netdev_info(adapter->netdev, "%s: Auto firmware recovery is disabled\n",
  726. __func__);
  727. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  728. }
  729. return -EIO;
  730. }
  731. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  732. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  733. /* Move to need reset state and prepare for reset */
  734. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  735. return ret;
  736. }
  737. /* Check for soft reset request */
  738. if (ahw->reset_context &&
  739. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  740. adapter->ahw->reset_context = 0;
  741. qlcnic_83xx_idc_tx_soft_reset(adapter);
  742. return ret;
  743. }
  744. /* Move to need quiesce state if requested */
  745. if (adapter->ahw->idc.quiesce_req) {
  746. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  747. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  748. return ret;
  749. }
  750. return ret;
  751. }
  752. /**
  753. * qlcnic_83xx_idc_need_reset_state
  754. *
  755. * @adapter: adapter structure
  756. *
  757. * Device will remain in this state until:
  758. * Reset request ACK's are recieved from all the functions
  759. * Wait time exceeds max time limit
  760. *
  761. * Returns: Error code or Success(0)
  762. *
  763. **/
  764. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  765. {
  766. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  767. int ret = 0;
  768. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  769. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  770. set_bit(__QLCNIC_RESETTING, &adapter->state);
  771. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  772. if (adapter->ahw->nic_mode == QLCNIC_VNIC_MODE)
  773. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  774. if (qlcnic_check_diag_status(adapter)) {
  775. dev_info(&adapter->pdev->dev,
  776. "%s: Wait for diag completion\n", __func__);
  777. adapter->ahw->idc.delay_reset = 1;
  778. return 0;
  779. } else {
  780. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  781. qlcnic_83xx_idc_detach_driver(adapter);
  782. }
  783. }
  784. if (qlcnic_check_diag_status(adapter)) {
  785. dev_info(&adapter->pdev->dev,
  786. "%s: Wait for diag completion\n", __func__);
  787. return -1;
  788. } else {
  789. if (adapter->ahw->idc.delay_reset) {
  790. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  791. qlcnic_83xx_idc_detach_driver(adapter);
  792. adapter->ahw->idc.delay_reset = 0;
  793. }
  794. /* Check for ACK from other functions */
  795. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  796. if (ret) {
  797. dev_info(&adapter->pdev->dev,
  798. "%s: Waiting for reset ACK\n", __func__);
  799. return -1;
  800. }
  801. }
  802. /* Transit to INIT state and restart the HW */
  803. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  804. return ret;
  805. }
  806. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  807. {
  808. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  809. return 0;
  810. }
  811. static void qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  812. {
  813. struct qlcnic_hardware_context *ahw = adapter->ahw;
  814. u32 val, owner;
  815. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  816. if (val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) {
  817. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  818. if (ahw->pci_func == owner) {
  819. qlcnic_83xx_stop_hw(adapter);
  820. qlcnic_dump_fw(adapter);
  821. }
  822. }
  823. netdev_warn(adapter->netdev, "%s: Reboot will be required to recover the adapter!!\n",
  824. __func__);
  825. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  826. ahw->idc.err_code = -EIO;
  827. return;
  828. }
  829. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  830. {
  831. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  832. return 0;
  833. }
  834. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  835. u32 state)
  836. {
  837. u32 cur, prev, next;
  838. cur = adapter->ahw->idc.curr_state;
  839. prev = adapter->ahw->idc.prev_state;
  840. next = state;
  841. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  842. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  843. dev_err(&adapter->pdev->dev,
  844. "%s: curr %d, prev %d, next state %d is invalid\n",
  845. __func__, cur, prev, state);
  846. return 1;
  847. }
  848. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  849. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  850. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  851. (next != QLC_83XX_IDC_DEV_READY)) {
  852. dev_err(&adapter->pdev->dev,
  853. "%s: failed, cur %d prev %d next %d\n",
  854. __func__, cur, prev, next);
  855. return 1;
  856. }
  857. }
  858. if (next == QLC_83XX_IDC_DEV_INIT) {
  859. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  860. (prev != QLC_83XX_IDC_DEV_COLD) &&
  861. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  862. dev_err(&adapter->pdev->dev,
  863. "%s: failed, cur %d prev %d next %d\n",
  864. __func__, cur, prev, next);
  865. return 1;
  866. }
  867. }
  868. return 0;
  869. }
  870. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  871. {
  872. if (adapter->fhash.fnum)
  873. qlcnic_prune_lb_filters(adapter);
  874. }
  875. /**
  876. * qlcnic_83xx_idc_poll_dev_state
  877. *
  878. * @work: kernel work queue structure used to schedule the function
  879. *
  880. * Poll device state periodically and perform state specific
  881. * actions defined by Inter Driver Communication (IDC) protocol.
  882. *
  883. * Returns: None
  884. *
  885. **/
  886. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  887. {
  888. struct qlcnic_adapter *adapter;
  889. u32 state;
  890. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  891. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  892. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  893. qlcnic_83xx_idc_log_state_history(adapter);
  894. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  895. } else {
  896. adapter->ahw->idc.curr_state = state;
  897. }
  898. switch (adapter->ahw->idc.curr_state) {
  899. case QLC_83XX_IDC_DEV_READY:
  900. qlcnic_83xx_idc_ready_state(adapter);
  901. break;
  902. case QLC_83XX_IDC_DEV_NEED_RESET:
  903. qlcnic_83xx_idc_need_reset_state(adapter);
  904. break;
  905. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  906. qlcnic_83xx_idc_need_quiesce_state(adapter);
  907. break;
  908. case QLC_83XX_IDC_DEV_FAILED:
  909. qlcnic_83xx_idc_failed_state(adapter);
  910. return;
  911. case QLC_83XX_IDC_DEV_INIT:
  912. qlcnic_83xx_idc_init_state(adapter);
  913. break;
  914. case QLC_83XX_IDC_DEV_QUISCENT:
  915. qlcnic_83xx_idc_quiesce_state(adapter);
  916. break;
  917. default:
  918. qlcnic_83xx_idc_unknown_state(adapter);
  919. return;
  920. }
  921. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  922. qlcnic_83xx_periodic_tasks(adapter);
  923. /* Re-schedule the function */
  924. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  925. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  926. adapter->ahw->idc.delay);
  927. }
  928. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  929. {
  930. u32 idc_params, val;
  931. if (qlcnic_83xx_lockless_flash_read32(adapter,
  932. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  933. (u8 *)&idc_params, 1)) {
  934. dev_info(&adapter->pdev->dev,
  935. "%s:failed to get IDC params from flash\n", __func__);
  936. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  937. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  938. } else {
  939. adapter->dev_init_timeo = idc_params & 0xFFFF;
  940. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  941. }
  942. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  943. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  944. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  945. adapter->ahw->idc.err_code = 0;
  946. adapter->ahw->idc.collect_dump = 0;
  947. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  948. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  949. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  950. /* Check if reset recovery is disabled */
  951. if (!qlcnic_auto_fw_reset) {
  952. /* Propagate do not reset request to other functions */
  953. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  954. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  955. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  956. }
  957. }
  958. static int
  959. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  960. {
  961. u32 state, val;
  962. if (qlcnic_83xx_lock_driver(adapter))
  963. return -EIO;
  964. /* Clear driver lock register */
  965. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  966. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  967. qlcnic_83xx_unlock_driver(adapter);
  968. return -EIO;
  969. }
  970. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  971. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  972. qlcnic_83xx_unlock_driver(adapter);
  973. return -EIO;
  974. }
  975. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  976. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  977. QLC_83XX_IDC_DEV_COLD);
  978. state = QLC_83XX_IDC_DEV_COLD;
  979. }
  980. adapter->ahw->idc.curr_state = state;
  981. /* First to load function should cold boot the device */
  982. if (state == QLC_83XX_IDC_DEV_COLD)
  983. qlcnic_83xx_idc_cold_state_handler(adapter);
  984. /* Check if reset recovery is enabled */
  985. if (qlcnic_auto_fw_reset) {
  986. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  987. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  988. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  989. }
  990. qlcnic_83xx_unlock_driver(adapter);
  991. return 0;
  992. }
  993. int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  994. {
  995. int ret = -EIO;
  996. qlcnic_83xx_setup_idc_parameters(adapter);
  997. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  998. return ret;
  999. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  1000. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  1001. return -EIO;
  1002. } else {
  1003. if (qlcnic_83xx_idc_check_major_version(adapter))
  1004. return -EIO;
  1005. }
  1006. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  1007. return 0;
  1008. }
  1009. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  1010. {
  1011. int id;
  1012. u32 val;
  1013. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1014. usleep_range(10000, 11000);
  1015. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1016. id = id & 0xFF;
  1017. if (id == adapter->portnum) {
  1018. dev_err(&adapter->pdev->dev,
  1019. "%s: wait for lock recovery.. %d\n", __func__, id);
  1020. msleep(20);
  1021. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1022. id = id & 0xFF;
  1023. }
  1024. /* Clear driver presence bit */
  1025. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1026. val = val & ~(1 << adapter->portnum);
  1027. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  1028. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1029. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1030. cancel_delayed_work_sync(&adapter->fw_work);
  1031. }
  1032. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  1033. {
  1034. u32 val;
  1035. if (qlcnic_sriov_vf_check(adapter))
  1036. return;
  1037. if (qlcnic_83xx_lock_driver(adapter)) {
  1038. dev_err(&adapter->pdev->dev,
  1039. "%s:failed, please retry\n", __func__);
  1040. return;
  1041. }
  1042. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1043. if (val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) {
  1044. netdev_info(adapter->netdev, "%s: Auto firmware recovery is disabled\n",
  1045. __func__);
  1046. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  1047. qlcnic_83xx_unlock_driver(adapter);
  1048. return;
  1049. }
  1050. if (key == QLCNIC_FORCE_FW_RESET) {
  1051. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1052. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1053. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1054. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1055. adapter->ahw->idc.collect_dump = 1;
  1056. }
  1057. qlcnic_83xx_unlock_driver(adapter);
  1058. return;
  1059. }
  1060. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1061. {
  1062. u8 *p_cache;
  1063. u32 src, size;
  1064. u64 dest;
  1065. int ret = -EIO;
  1066. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1067. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1068. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1069. /* alignment check */
  1070. if (size & 0xF)
  1071. size = (size + 16) & ~0xF;
  1072. p_cache = vzalloc(size);
  1073. if (p_cache == NULL)
  1074. return -ENOMEM;
  1075. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1076. size / sizeof(u32));
  1077. if (ret) {
  1078. vfree(p_cache);
  1079. return ret;
  1080. }
  1081. /* 16 byte write to MS memory */
  1082. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1083. size / 16);
  1084. if (ret) {
  1085. vfree(p_cache);
  1086. return ret;
  1087. }
  1088. vfree(p_cache);
  1089. return ret;
  1090. }
  1091. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1092. {
  1093. struct qlc_83xx_fw_info *fw_info = adapter->ahw->fw_info;
  1094. const struct firmware *fw = fw_info->fw;
  1095. u32 dest, *p_cache;
  1096. int i, ret = -EIO;
  1097. u8 data[16];
  1098. size_t size;
  1099. u64 addr;
  1100. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1101. size = (fw->size & ~0xF);
  1102. p_cache = (u32 *)fw->data;
  1103. addr = (u64)dest;
  1104. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1105. (u32 *)p_cache, size / 16);
  1106. if (ret) {
  1107. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1108. release_firmware(fw);
  1109. fw_info->fw = NULL;
  1110. return -EIO;
  1111. }
  1112. /* alignment check */
  1113. if (fw->size & 0xF) {
  1114. addr = dest + size;
  1115. for (i = 0; i < (fw->size & 0xF); i++)
  1116. data[i] = fw->data[size + i];
  1117. for (; i < 16; i++)
  1118. data[i] = 0;
  1119. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1120. (u32 *)data, 1);
  1121. if (ret) {
  1122. dev_err(&adapter->pdev->dev,
  1123. "MS memory write failed\n");
  1124. release_firmware(fw);
  1125. fw_info->fw = NULL;
  1126. return -EIO;
  1127. }
  1128. }
  1129. release_firmware(fw);
  1130. fw_info->fw = NULL;
  1131. return 0;
  1132. }
  1133. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1134. {
  1135. int i, j;
  1136. u32 val = 0, val1 = 0, reg = 0;
  1137. int err = 0;
  1138. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG, &err);
  1139. if (err == -EIO)
  1140. return;
  1141. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1142. for (j = 0; j < 2; j++) {
  1143. if (j == 0) {
  1144. dev_info(&adapter->pdev->dev,
  1145. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1146. reg = QLC_83XX_PORT0_THRESHOLD;
  1147. } else if (j == 1) {
  1148. dev_info(&adapter->pdev->dev,
  1149. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1150. reg = QLC_83XX_PORT1_THRESHOLD;
  1151. }
  1152. for (i = 0; i < 8; i++) {
  1153. val = QLCRD32(adapter, reg + (i * 0x4), &err);
  1154. if (err == -EIO)
  1155. return;
  1156. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1157. }
  1158. dev_info(&adapter->pdev->dev, "\n");
  1159. }
  1160. for (j = 0; j < 2; j++) {
  1161. if (j == 0) {
  1162. dev_info(&adapter->pdev->dev,
  1163. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1164. reg = QLC_83XX_PORT0_TC_MC_REG;
  1165. } else if (j == 1) {
  1166. dev_info(&adapter->pdev->dev,
  1167. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1168. reg = QLC_83XX_PORT1_TC_MC_REG;
  1169. }
  1170. for (i = 0; i < 4; i++) {
  1171. val = QLCRD32(adapter, reg + (i * 0x4), &err);
  1172. if (err == -EIO)
  1173. return;
  1174. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1175. }
  1176. dev_info(&adapter->pdev->dev, "\n");
  1177. }
  1178. for (j = 0; j < 2; j++) {
  1179. if (j == 0) {
  1180. dev_info(&adapter->pdev->dev,
  1181. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1182. reg = QLC_83XX_PORT0_TC_STATS;
  1183. } else if (j == 1) {
  1184. dev_info(&adapter->pdev->dev,
  1185. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1186. reg = QLC_83XX_PORT1_TC_STATS;
  1187. }
  1188. for (i = 7; i >= 0; i--) {
  1189. val = QLCRD32(adapter, reg, &err);
  1190. if (err == -EIO)
  1191. return;
  1192. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1193. QLCWR32(adapter, reg, (val | (i << 29)));
  1194. val = QLCRD32(adapter, reg, &err);
  1195. if (err == -EIO)
  1196. return;
  1197. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1198. }
  1199. dev_info(&adapter->pdev->dev, "\n");
  1200. }
  1201. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, &err);
  1202. if (err == -EIO)
  1203. return;
  1204. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, &err);
  1205. if (err == -EIO)
  1206. return;
  1207. dev_info(&adapter->pdev->dev,
  1208. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1209. val, val1);
  1210. }
  1211. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1212. {
  1213. u32 reg = 0, i, j;
  1214. if (qlcnic_83xx_lock_driver(adapter)) {
  1215. dev_err(&adapter->pdev->dev,
  1216. "%s:failed to acquire driver lock\n", __func__);
  1217. return;
  1218. }
  1219. qlcnic_83xx_dump_pause_control_regs(adapter);
  1220. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1221. for (j = 0; j < 2; j++) {
  1222. if (j == 0)
  1223. reg = QLC_83XX_PORT0_THRESHOLD;
  1224. else if (j == 1)
  1225. reg = QLC_83XX_PORT1_THRESHOLD;
  1226. for (i = 0; i < 8; i++)
  1227. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1228. }
  1229. for (j = 0; j < 2; j++) {
  1230. if (j == 0)
  1231. reg = QLC_83XX_PORT0_TC_MC_REG;
  1232. else if (j == 1)
  1233. reg = QLC_83XX_PORT1_TC_MC_REG;
  1234. for (i = 0; i < 4; i++)
  1235. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1236. }
  1237. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1238. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1239. dev_info(&adapter->pdev->dev,
  1240. "Disabled pause frames successfully on all ports\n");
  1241. qlcnic_83xx_unlock_driver(adapter);
  1242. }
  1243. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1244. {
  1245. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1246. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1247. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1248. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1249. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1250. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1251. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1252. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1253. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1254. }
  1255. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1256. {
  1257. u32 heartbeat, peg_status;
  1258. int retries, ret = -EIO, err = 0;
  1259. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1260. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1261. QLCNIC_PEG_ALIVE_COUNTER);
  1262. do {
  1263. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1264. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1265. QLCNIC_PEG_ALIVE_COUNTER);
  1266. if (heartbeat != p_dev->heartbeat) {
  1267. ret = QLCNIC_RCODE_SUCCESS;
  1268. break;
  1269. }
  1270. } while (--retries);
  1271. if (ret) {
  1272. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1273. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1274. qlcnic_83xx_disable_pause_frames(p_dev);
  1275. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1276. QLCNIC_PEG_HALT_STATUS1);
  1277. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1278. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1279. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1280. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1281. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1282. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1283. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0, &err),
  1284. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1, &err),
  1285. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2, &err),
  1286. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3, &err),
  1287. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4, &err));
  1288. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1289. dev_err(&p_dev->pdev->dev,
  1290. "Device is being reset err code 0x00006700.\n");
  1291. }
  1292. return ret;
  1293. }
  1294. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1295. {
  1296. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1297. u32 val;
  1298. do {
  1299. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1300. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1301. return 0;
  1302. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1303. } while (--retries);
  1304. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1305. return -EIO;
  1306. }
  1307. static int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1308. {
  1309. int err;
  1310. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1311. if (err)
  1312. return err;
  1313. err = qlcnic_83xx_check_heartbeat(p_dev);
  1314. if (err)
  1315. return err;
  1316. return err;
  1317. }
  1318. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1319. int duration, u32 mask, u32 status)
  1320. {
  1321. int timeout_error, err = 0;
  1322. u32 value;
  1323. u8 retries;
  1324. value = QLCRD32(p_dev, addr, &err);
  1325. if (err == -EIO)
  1326. return err;
  1327. retries = duration / 10;
  1328. do {
  1329. if ((value & mask) != status) {
  1330. timeout_error = 1;
  1331. msleep(duration / 10);
  1332. value = QLCRD32(p_dev, addr, &err);
  1333. if (err == -EIO)
  1334. return err;
  1335. } else {
  1336. timeout_error = 0;
  1337. break;
  1338. }
  1339. } while (retries--);
  1340. if (timeout_error) {
  1341. p_dev->ahw->reset.seq_error++;
  1342. dev_err(&p_dev->pdev->dev,
  1343. "%s: Timeout Err, entry_num = %d\n",
  1344. __func__, p_dev->ahw->reset.seq_index);
  1345. dev_err(&p_dev->pdev->dev,
  1346. "0x%08x 0x%08x 0x%08x\n",
  1347. value, mask, status);
  1348. }
  1349. return timeout_error;
  1350. }
  1351. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1352. {
  1353. u32 sum = 0;
  1354. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1355. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1356. while (count-- > 0)
  1357. sum += *buff++;
  1358. while (sum >> 16)
  1359. sum = (sum & 0xFFFF) + (sum >> 16);
  1360. if (~sum) {
  1361. return 0;
  1362. } else {
  1363. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1364. return -1;
  1365. }
  1366. }
  1367. static int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1368. {
  1369. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1370. u32 addr, count, prev_ver, curr_ver;
  1371. u8 *p_buff;
  1372. if (ahw->reset.buff != NULL) {
  1373. prev_ver = p_dev->fw_version;
  1374. curr_ver = qlcnic_83xx_get_fw_version(p_dev);
  1375. if (curr_ver > prev_ver)
  1376. kfree(ahw->reset.buff);
  1377. else
  1378. return 0;
  1379. }
  1380. ahw->reset.seq_error = 0;
  1381. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1382. if (p_dev->ahw->reset.buff == NULL)
  1383. return -ENOMEM;
  1384. p_buff = p_dev->ahw->reset.buff;
  1385. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1386. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1387. /* Copy template header from flash */
  1388. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1389. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1390. return -EIO;
  1391. }
  1392. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1393. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1394. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1395. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1396. /* Copy rest of the template */
  1397. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1398. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1399. return -EIO;
  1400. }
  1401. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1402. return -EIO;
  1403. /* Get Stop, Start and Init command offsets */
  1404. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1405. ahw->reset.start_offset = ahw->reset.buff +
  1406. ahw->reset.hdr->start_offset;
  1407. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1408. return 0;
  1409. }
  1410. /* Read Write HW register command */
  1411. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1412. u32 raddr, u32 waddr)
  1413. {
  1414. int err = 0;
  1415. u32 value;
  1416. value = QLCRD32(p_dev, raddr, &err);
  1417. if (err == -EIO)
  1418. return;
  1419. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1420. }
  1421. /* Read Modify Write HW register command */
  1422. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1423. u32 raddr, u32 waddr,
  1424. struct qlc_83xx_rmw *p_rmw_hdr)
  1425. {
  1426. int err = 0;
  1427. u32 value;
  1428. if (p_rmw_hdr->index_a) {
  1429. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1430. } else {
  1431. value = QLCRD32(p_dev, raddr, &err);
  1432. if (err == -EIO)
  1433. return;
  1434. }
  1435. value &= p_rmw_hdr->mask;
  1436. value <<= p_rmw_hdr->shl;
  1437. value >>= p_rmw_hdr->shr;
  1438. value |= p_rmw_hdr->or_value;
  1439. value ^= p_rmw_hdr->xor_value;
  1440. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1441. }
  1442. /* Write HW register command */
  1443. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1444. struct qlc_83xx_entry_hdr *p_hdr)
  1445. {
  1446. int i;
  1447. struct qlc_83xx_entry *entry;
  1448. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1449. sizeof(struct qlc_83xx_entry_hdr));
  1450. for (i = 0; i < p_hdr->count; i++, entry++) {
  1451. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1452. entry->arg2);
  1453. if (p_hdr->delay)
  1454. udelay((u32)(p_hdr->delay));
  1455. }
  1456. }
  1457. /* Read and Write instruction */
  1458. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1459. struct qlc_83xx_entry_hdr *p_hdr)
  1460. {
  1461. int i;
  1462. struct qlc_83xx_entry *entry;
  1463. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1464. sizeof(struct qlc_83xx_entry_hdr));
  1465. for (i = 0; i < p_hdr->count; i++, entry++) {
  1466. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1467. entry->arg2);
  1468. if (p_hdr->delay)
  1469. udelay((u32)(p_hdr->delay));
  1470. }
  1471. }
  1472. /* Poll HW register command */
  1473. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1474. struct qlc_83xx_entry_hdr *p_hdr)
  1475. {
  1476. long delay;
  1477. struct qlc_83xx_entry *entry;
  1478. struct qlc_83xx_poll *poll;
  1479. int i, err = 0;
  1480. unsigned long arg1, arg2;
  1481. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1482. sizeof(struct qlc_83xx_entry_hdr));
  1483. entry = (struct qlc_83xx_entry *)((char *)poll +
  1484. sizeof(struct qlc_83xx_poll));
  1485. delay = (long)p_hdr->delay;
  1486. if (!delay) {
  1487. for (i = 0; i < p_hdr->count; i++, entry++)
  1488. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1489. delay, poll->mask,
  1490. poll->status);
  1491. } else {
  1492. for (i = 0; i < p_hdr->count; i++, entry++) {
  1493. arg1 = entry->arg1;
  1494. arg2 = entry->arg2;
  1495. if (delay) {
  1496. if (qlcnic_83xx_poll_reg(p_dev,
  1497. arg1, delay,
  1498. poll->mask,
  1499. poll->status)){
  1500. QLCRD32(p_dev, arg1, &err);
  1501. if (err == -EIO)
  1502. return;
  1503. QLCRD32(p_dev, arg2, &err);
  1504. if (err == -EIO)
  1505. return;
  1506. }
  1507. }
  1508. }
  1509. }
  1510. }
  1511. /* Poll and write HW register command */
  1512. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1513. struct qlc_83xx_entry_hdr *p_hdr)
  1514. {
  1515. int i;
  1516. long delay;
  1517. struct qlc_83xx_quad_entry *entry;
  1518. struct qlc_83xx_poll *poll;
  1519. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1520. sizeof(struct qlc_83xx_entry_hdr));
  1521. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1522. sizeof(struct qlc_83xx_poll));
  1523. delay = (long)p_hdr->delay;
  1524. for (i = 0; i < p_hdr->count; i++, entry++) {
  1525. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1526. entry->dr_value);
  1527. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1528. entry->ar_value);
  1529. if (delay)
  1530. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1531. poll->mask, poll->status);
  1532. }
  1533. }
  1534. /* Read Modify Write register command */
  1535. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1536. struct qlc_83xx_entry_hdr *p_hdr)
  1537. {
  1538. int i;
  1539. struct qlc_83xx_entry *entry;
  1540. struct qlc_83xx_rmw *rmw_hdr;
  1541. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1542. sizeof(struct qlc_83xx_entry_hdr));
  1543. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1544. sizeof(struct qlc_83xx_rmw));
  1545. for (i = 0; i < p_hdr->count; i++, entry++) {
  1546. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1547. entry->arg2, rmw_hdr);
  1548. if (p_hdr->delay)
  1549. udelay((u32)(p_hdr->delay));
  1550. }
  1551. }
  1552. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1553. {
  1554. if (p_hdr->delay)
  1555. mdelay((u32)((long)p_hdr->delay));
  1556. }
  1557. /* Read and poll register command */
  1558. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1559. struct qlc_83xx_entry_hdr *p_hdr)
  1560. {
  1561. long delay;
  1562. int index, i, j, err;
  1563. struct qlc_83xx_quad_entry *entry;
  1564. struct qlc_83xx_poll *poll;
  1565. unsigned long addr;
  1566. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1567. sizeof(struct qlc_83xx_entry_hdr));
  1568. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1569. sizeof(struct qlc_83xx_poll));
  1570. delay = (long)p_hdr->delay;
  1571. for (i = 0; i < p_hdr->count; i++, entry++) {
  1572. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1573. entry->ar_value);
  1574. if (delay) {
  1575. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1576. poll->mask, poll->status)){
  1577. index = p_dev->ahw->reset.array_index;
  1578. addr = entry->dr_addr;
  1579. j = QLCRD32(p_dev, addr, &err);
  1580. if (err == -EIO)
  1581. return;
  1582. p_dev->ahw->reset.array[index++] = j;
  1583. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1584. p_dev->ahw->reset.array_index = 1;
  1585. }
  1586. }
  1587. }
  1588. }
  1589. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1590. {
  1591. p_dev->ahw->reset.seq_end = 1;
  1592. }
  1593. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1594. {
  1595. p_dev->ahw->reset.template_end = 1;
  1596. if (p_dev->ahw->reset.seq_error == 0)
  1597. dev_err(&p_dev->pdev->dev,
  1598. "HW restart process completed successfully.\n");
  1599. else
  1600. dev_err(&p_dev->pdev->dev,
  1601. "HW restart completed with timeout errors.\n");
  1602. }
  1603. /**
  1604. * qlcnic_83xx_exec_template_cmd
  1605. *
  1606. * @p_dev: adapter structure
  1607. * @p_buff: Poiter to instruction template
  1608. *
  1609. * Template provides instructions to stop, restart and initalize firmware.
  1610. * These instructions are abstracted as a series of read, write and
  1611. * poll operations on hardware registers. Register information and operation
  1612. * specifics are not exposed to the driver. Driver reads the template from
  1613. * flash and executes the instructions located at pre-defined offsets.
  1614. *
  1615. * Returns: None
  1616. * */
  1617. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1618. char *p_buff)
  1619. {
  1620. int index, entries;
  1621. struct qlc_83xx_entry_hdr *p_hdr;
  1622. char *entry = p_buff;
  1623. p_dev->ahw->reset.seq_end = 0;
  1624. p_dev->ahw->reset.template_end = 0;
  1625. entries = p_dev->ahw->reset.hdr->entries;
  1626. index = p_dev->ahw->reset.seq_index;
  1627. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1628. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1629. switch (p_hdr->cmd) {
  1630. case QLC_83XX_OPCODE_NOP:
  1631. break;
  1632. case QLC_83XX_OPCODE_WRITE_LIST:
  1633. qlcnic_83xx_write_list(p_dev, p_hdr);
  1634. break;
  1635. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1636. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1637. break;
  1638. case QLC_83XX_OPCODE_POLL_LIST:
  1639. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1640. break;
  1641. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1642. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1643. break;
  1644. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1645. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1646. break;
  1647. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1648. qlcnic_83xx_pause(p_hdr);
  1649. break;
  1650. case QLC_83XX_OPCODE_SEQ_END:
  1651. qlcnic_83xx_seq_end(p_dev);
  1652. break;
  1653. case QLC_83XX_OPCODE_TMPL_END:
  1654. qlcnic_83xx_template_end(p_dev);
  1655. break;
  1656. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1657. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1658. break;
  1659. default:
  1660. dev_err(&p_dev->pdev->dev,
  1661. "%s: Unknown opcode 0x%04x in template %d\n",
  1662. __func__, p_hdr->cmd, index);
  1663. break;
  1664. }
  1665. entry += p_hdr->size;
  1666. }
  1667. p_dev->ahw->reset.seq_index = index;
  1668. }
  1669. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1670. {
  1671. p_dev->ahw->reset.seq_index = 0;
  1672. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1673. if (p_dev->ahw->reset.seq_end != 1)
  1674. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1675. }
  1676. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1677. {
  1678. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1679. if (p_dev->ahw->reset.template_end != 1)
  1680. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1681. }
  1682. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1683. {
  1684. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1685. if (p_dev->ahw->reset.seq_end != 1)
  1686. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1687. }
  1688. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1689. {
  1690. struct qlc_83xx_fw_info *fw_info = adapter->ahw->fw_info;
  1691. int err = -EIO;
  1692. if (request_firmware(&fw_info->fw, fw_info->fw_file_name,
  1693. &(adapter->pdev->dev))) {
  1694. dev_err(&adapter->pdev->dev,
  1695. "No file FW image, loading flash FW image.\n");
  1696. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1697. QLC_83XX_BOOT_FROM_FLASH);
  1698. } else {
  1699. if (qlcnic_83xx_copy_fw_file(adapter))
  1700. return err;
  1701. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1702. QLC_83XX_BOOT_FROM_FILE);
  1703. }
  1704. return 0;
  1705. }
  1706. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1707. {
  1708. u32 val;
  1709. int err = -EIO;
  1710. qlcnic_83xx_stop_hw(adapter);
  1711. /* Collect FW register dump if required */
  1712. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1713. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1714. qlcnic_dump_fw(adapter);
  1715. if (val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) {
  1716. netdev_info(adapter->netdev, "%s: Auto firmware recovery is disabled\n",
  1717. __func__);
  1718. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  1719. return err;
  1720. }
  1721. qlcnic_83xx_init_hw(adapter);
  1722. if (qlcnic_83xx_copy_bootloader(adapter))
  1723. return err;
  1724. /* Boot either flash image or firmware image from host file system */
  1725. if (qlcnic_load_fw_file) {
  1726. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1727. return err;
  1728. } else {
  1729. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1730. QLC_83XX_BOOT_FROM_FLASH);
  1731. }
  1732. qlcnic_83xx_start_hw(adapter);
  1733. if (qlcnic_83xx_check_hw_status(adapter))
  1734. return -EIO;
  1735. return 0;
  1736. }
  1737. static int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1738. {
  1739. int err;
  1740. struct qlcnic_info nic_info;
  1741. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1742. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1743. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1744. if (err)
  1745. return -EIO;
  1746. ahw->physical_port = (u8) nic_info.phys_port;
  1747. ahw->switch_mode = nic_info.switch_mode;
  1748. ahw->max_tx_ques = nic_info.max_tx_ques;
  1749. ahw->max_rx_ques = nic_info.max_rx_ques;
  1750. ahw->capabilities = nic_info.capabilities;
  1751. ahw->max_mac_filters = nic_info.max_mac_filters;
  1752. ahw->max_mtu = nic_info.max_mtu;
  1753. adapter->max_tx_rings = ahw->max_tx_ques;
  1754. adapter->max_sds_rings = ahw->max_rx_ques;
  1755. /* eSwitch capability indicates vNIC mode.
  1756. * vNIC and SRIOV are mutually exclusive operational modes.
  1757. * If SR-IOV capability is detected, SR-IOV physical function
  1758. * will get initialized in default mode.
  1759. * SR-IOV virtual function initialization follows a
  1760. * different code path and opmode.
  1761. * SRIOV mode has precedence over vNIC mode.
  1762. */
  1763. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1764. return QLC_83XX_DEFAULT_OPMODE;
  1765. if (ahw->capabilities & QLC_83XX_ESWITCH_CAPABILITY)
  1766. return QLCNIC_VNIC_MODE;
  1767. return QLC_83XX_DEFAULT_OPMODE;
  1768. }
  1769. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1770. {
  1771. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1772. int ret;
  1773. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1774. if (ret == -EIO)
  1775. return -EIO;
  1776. if (ret == QLCNIC_VNIC_MODE) {
  1777. ahw->nic_mode = QLCNIC_VNIC_MODE;
  1778. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1779. return -EIO;
  1780. adapter->max_sds_rings = QLCNIC_MAX_VNIC_SDS_RINGS;
  1781. adapter->max_tx_rings = QLCNIC_MAX_VNIC_TX_RINGS;
  1782. } else if (ret == QLC_83XX_DEFAULT_OPMODE) {
  1783. ahw->nic_mode = QLCNIC_DEFAULT_MODE;
  1784. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1785. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1786. adapter->max_sds_rings = QLCNIC_MAX_SDS_RINGS;
  1787. adapter->max_tx_rings = QLCNIC_MAX_TX_RINGS;
  1788. } else {
  1789. return -EIO;
  1790. }
  1791. return 0;
  1792. }
  1793. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1794. {
  1795. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1796. if (ahw->port_type == QLCNIC_XGBE) {
  1797. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1798. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1799. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1800. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1801. } else if (ahw->port_type == QLCNIC_GBE) {
  1802. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1803. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1804. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1805. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1806. }
  1807. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1808. adapter->max_rds_rings = MAX_RDS_RINGS;
  1809. }
  1810. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1811. {
  1812. int err = -EIO;
  1813. qlcnic_83xx_get_minidump_template(adapter);
  1814. if (qlcnic_83xx_get_port_info(adapter))
  1815. return err;
  1816. qlcnic_83xx_config_buff_descriptors(adapter);
  1817. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1818. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1819. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1820. adapter->ahw->fw_hal_version);
  1821. return 0;
  1822. }
  1823. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1824. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1825. {
  1826. struct qlcnic_cmd_args cmd;
  1827. u32 presence_mask, audit_mask;
  1828. int status;
  1829. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1830. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1831. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1832. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1833. QLCNIC_CMD_STOP_NIC_FUNC);
  1834. if (status)
  1835. return;
  1836. cmd.req.arg[1] = BIT_31;
  1837. status = qlcnic_issue_cmd(adapter, &cmd);
  1838. if (status)
  1839. dev_err(&adapter->pdev->dev,
  1840. "Failed to clean up the function resources\n");
  1841. qlcnic_free_mbx_args(&cmd);
  1842. }
  1843. }
  1844. static int qlcnic_83xx_get_fw_info(struct qlcnic_adapter *adapter)
  1845. {
  1846. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1847. struct pci_dev *pdev = adapter->pdev;
  1848. struct qlc_83xx_fw_info *fw_info;
  1849. int err = 0;
  1850. ahw->fw_info = kzalloc(sizeof(*fw_info), GFP_KERNEL);
  1851. if (!ahw->fw_info) {
  1852. err = -ENOMEM;
  1853. } else {
  1854. fw_info = ahw->fw_info;
  1855. switch (pdev->device) {
  1856. case PCI_DEVICE_ID_QLOGIC_QLE834X:
  1857. strncpy(fw_info->fw_file_name, QLC_83XX_FW_FILE_NAME,
  1858. QLC_FW_FILE_NAME_LEN);
  1859. break;
  1860. case PCI_DEVICE_ID_QLOGIC_QLE844X:
  1861. strncpy(fw_info->fw_file_name, QLC_84XX_FW_FILE_NAME,
  1862. QLC_FW_FILE_NAME_LEN);
  1863. break;
  1864. default:
  1865. dev_err(&pdev->dev, "%s: Invalid device id\n",
  1866. __func__);
  1867. err = -EINVAL;
  1868. break;
  1869. }
  1870. }
  1871. return err;
  1872. }
  1873. static void qlcnic_83xx_init_rings(struct qlcnic_adapter *adapter)
  1874. {
  1875. u8 rx_cnt = QLCNIC_DEF_SDS_RINGS;
  1876. u8 tx_cnt = QLCNIC_DEF_TX_RINGS;
  1877. adapter->max_tx_rings = QLCNIC_MAX_TX_RINGS;
  1878. adapter->max_sds_rings = QLCNIC_MAX_SDS_RINGS;
  1879. if (!adapter->ahw->msix_supported) {
  1880. rx_cnt = QLCNIC_SINGLE_RING;
  1881. tx_cnt = QLCNIC_SINGLE_RING;
  1882. }
  1883. /* compute and set drv sds rings */
  1884. qlcnic_set_tx_ring_count(adapter, tx_cnt);
  1885. qlcnic_set_sds_ring_count(adapter, rx_cnt);
  1886. }
  1887. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1888. {
  1889. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1890. int err = 0;
  1891. adapter->rx_mac_learn = false;
  1892. ahw->msix_supported = !!qlcnic_use_msi_x;
  1893. qlcnic_83xx_init_rings(adapter);
  1894. err = qlcnic_83xx_init_mailbox_work(adapter);
  1895. if (err)
  1896. goto exit;
  1897. if (qlcnic_sriov_vf_check(adapter)) {
  1898. err = qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1899. if (err)
  1900. goto detach_mbx;
  1901. else
  1902. return err;
  1903. }
  1904. if (qlcnic_83xx_read_flash_descriptor_table(adapter) ||
  1905. qlcnic_83xx_read_flash_mfg_id(adapter)) {
  1906. dev_err(&adapter->pdev->dev, "Failed reading flash mfg id\n");
  1907. err = -ENOTRECOVERABLE;
  1908. goto detach_mbx;
  1909. }
  1910. err = qlcnic_83xx_check_hw_status(adapter);
  1911. if (err)
  1912. goto detach_mbx;
  1913. err = qlcnic_83xx_get_fw_info(adapter);
  1914. if (err)
  1915. goto detach_mbx;
  1916. err = qlcnic_83xx_idc_init(adapter);
  1917. if (err)
  1918. goto detach_mbx;
  1919. err = qlcnic_setup_intr(adapter);
  1920. if (err) {
  1921. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  1922. goto disable_intr;
  1923. }
  1924. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1925. if (err)
  1926. goto disable_mbx_intr;
  1927. qlcnic_83xx_clear_function_resources(adapter);
  1928. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1929. qlcnic_83xx_initialize_nic(adapter, 1);
  1930. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1931. err = qlcnic_83xx_configure_opmode(adapter);
  1932. if (err)
  1933. goto disable_mbx_intr;
  1934. /* Perform operating mode specific initialization */
  1935. err = adapter->nic_ops->init_driver(adapter);
  1936. if (err)
  1937. goto disable_mbx_intr;
  1938. /* Periodically monitor device status */
  1939. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1940. return 0;
  1941. disable_mbx_intr:
  1942. qlcnic_83xx_free_mbx_intr(adapter);
  1943. disable_intr:
  1944. qlcnic_teardown_intr(adapter);
  1945. detach_mbx:
  1946. qlcnic_83xx_detach_mailbox_work(adapter);
  1947. qlcnic_83xx_free_mailbox(ahw->mailbox);
  1948. ahw->mailbox = NULL;
  1949. exit:
  1950. return err;
  1951. }
  1952. void qlcnic_83xx_aer_stop_poll_work(struct qlcnic_adapter *adapter)
  1953. {
  1954. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1955. struct qlc_83xx_idc *idc = &ahw->idc;
  1956. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1957. cancel_delayed_work_sync(&adapter->fw_work);
  1958. if (ahw->nic_mode == QLCNIC_VNIC_MODE)
  1959. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  1960. qlcnic_83xx_idc_detach_driver(adapter);
  1961. qlcnic_83xx_initialize_nic(adapter, 0);
  1962. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1963. }
  1964. int qlcnic_83xx_aer_reset(struct qlcnic_adapter *adapter)
  1965. {
  1966. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1967. struct qlc_83xx_idc *idc = &ahw->idc;
  1968. int ret = 0;
  1969. u32 owner;
  1970. /* Mark the previous IDC state as NEED_RESET so
  1971. * that state_entry() will perform the reattachment
  1972. * and bringup the device
  1973. */
  1974. idc->prev_state = QLC_83XX_IDC_DEV_NEED_RESET;
  1975. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  1976. if (ahw->pci_func == owner) {
  1977. ret = qlcnic_83xx_restart_hw(adapter);
  1978. if (ret < 0)
  1979. return ret;
  1980. qlcnic_83xx_idc_clear_registers(adapter, 0);
  1981. }
  1982. ret = idc->state_entry(adapter);
  1983. return ret;
  1984. }
  1985. void qlcnic_83xx_aer_start_poll_work(struct qlcnic_adapter *adapter)
  1986. {
  1987. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1988. struct qlc_83xx_idc *idc = &ahw->idc;
  1989. u32 owner;
  1990. idc->prev_state = QLC_83XX_IDC_DEV_READY;
  1991. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  1992. if (ahw->pci_func == owner)
  1993. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  1994. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state, 0);
  1995. }