qlcnic.h 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #include "qlcnic_dcb.h"
  33. #define _QLCNIC_LINUX_MAJOR 5
  34. #define _QLCNIC_LINUX_MINOR 3
  35. #define _QLCNIC_LINUX_SUBVERSION 55
  36. #define QLCNIC_LINUX_VERSIONID "5.3.55"
  37. #define QLCNIC_DRV_IDC_VER 0x01
  38. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  39. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  40. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  41. #define _major(v) (((v) >> 24) & 0xff)
  42. #define _minor(v) (((v) >> 16) & 0xff)
  43. #define _build(v) ((v) & 0xffff)
  44. /* version in image has weird encoding:
  45. * 7:0 - major
  46. * 15:8 - minor
  47. * 31:16 - build (little endian)
  48. */
  49. #define QLCNIC_DECODE_VERSION(v) \
  50. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  51. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  52. #define QLCNIC_NUM_FLASH_SECTORS (64)
  53. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  54. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  55. * QLCNIC_FLASH_SECTOR_SIZE)
  56. #define RCV_DESC_RINGSIZE(rds_ring) \
  57. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  58. #define RCV_BUFF_RINGSIZE(rds_ring) \
  59. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  60. #define STATUS_DESC_RINGSIZE(sds_ring) \
  61. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  62. #define TX_BUFF_RINGSIZE(tx_ring) \
  63. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  64. #define TX_DESC_RINGSIZE(tx_ring) \
  65. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  66. #define QLCNIC_P3P_A0 0x50
  67. #define QLCNIC_P3P_C0 0x58
  68. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  69. #define FIRST_PAGE_GROUP_START 0
  70. #define FIRST_PAGE_GROUP_END 0x100000
  71. #define P3P_MAX_MTU (9600)
  72. #define P3P_MIN_MTU (68)
  73. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  74. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  75. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  76. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  77. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  78. /* Tx defines */
  79. #define QLCNIC_MAX_FRAGS_PER_TX 14
  80. #define MAX_TSO_HEADER_DESC 2
  81. #define MGMT_CMD_DESC_RESV 4
  82. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  83. + MGMT_CMD_DESC_RESV)
  84. #define QLCNIC_MAX_TX_TIMEOUTS 2
  85. /* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
  86. #define QLCNIC_SINGLE_RING 1
  87. #define QLCNIC_DEF_SDS_RINGS 4
  88. #define QLCNIC_DEF_TX_RINGS 4
  89. #define QLCNIC_MAX_VNIC_TX_RINGS 4
  90. #define QLCNIC_MAX_VNIC_SDS_RINGS 4
  91. #define QLCNIC_83XX_MINIMUM_VECTOR 3
  92. #define QLCNIC_82XX_MINIMUM_VECTOR 2
  93. enum qlcnic_queue_type {
  94. QLCNIC_TX_QUEUE = 1,
  95. QLCNIC_RX_QUEUE,
  96. };
  97. /* Operational mode for driver */
  98. #define QLCNIC_VNIC_MODE 0xFF
  99. #define QLCNIC_DEFAULT_MODE 0x0
  100. /* Virtual NIC function count */
  101. #define QLC_DEFAULT_VNIC_COUNT 8
  102. #define QLC_84XX_VNIC_COUNT 16
  103. /*
  104. * Following are the states of the Phantom. Phantom will set them and
  105. * Host will read to check if the fields are correct.
  106. */
  107. #define PHAN_INITIALIZE_FAILED 0xffff
  108. #define PHAN_INITIALIZE_COMPLETE 0xff01
  109. /* Host writes the following to notify that it has done the init-handshake */
  110. #define PHAN_INITIALIZE_ACK 0xf00f
  111. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  112. #define NUM_RCV_DESC_RINGS 3
  113. #define RCV_RING_NORMAL 0
  114. #define RCV_RING_JUMBO 1
  115. #define MIN_CMD_DESCRIPTORS 64
  116. #define MIN_RCV_DESCRIPTORS 64
  117. #define MIN_JUMBO_DESCRIPTORS 32
  118. #define MAX_CMD_DESCRIPTORS 1024
  119. #define MAX_RCV_DESCRIPTORS_1G 4096
  120. #define MAX_RCV_DESCRIPTORS_10G 8192
  121. #define MAX_RCV_DESCRIPTORS_VF 2048
  122. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  123. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  124. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  125. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  126. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  127. #define MAX_RDS_RINGS 2
  128. #define get_next_index(index, length) \
  129. (((index) + 1) & ((length) - 1))
  130. /*
  131. * Following data structures describe the descriptors that will be used.
  132. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  133. * we are doing LSO (above the 1500 size packet) only.
  134. */
  135. struct cmd_desc_type0 {
  136. u8 tcp_hdr_offset; /* For LSO only */
  137. u8 ip_hdr_offset; /* For LSO only */
  138. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  139. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  140. __le64 addr_buffer2;
  141. __le16 reference_handle;
  142. __le16 mss;
  143. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  144. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  145. __le16 conn_id; /* IPSec offoad only */
  146. __le64 addr_buffer3;
  147. __le64 addr_buffer1;
  148. __le16 buffer_length[4];
  149. __le64 addr_buffer4;
  150. u8 eth_addr[ETH_ALEN];
  151. __le16 vlan_TCI;
  152. } __attribute__ ((aligned(64)));
  153. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  154. struct rcv_desc {
  155. __le16 reference_handle;
  156. __le16 reserved;
  157. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  158. __le64 addr_buffer;
  159. } __packed;
  160. struct status_desc {
  161. __le64 status_desc_data[2];
  162. } __attribute__ ((aligned(16)));
  163. /* UNIFIED ROMIMAGE */
  164. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  165. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  166. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  167. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  168. /*Offsets */
  169. #define QLCNIC_UNI_CHIP_REV_OFF 10
  170. #define QLCNIC_UNI_FLAGS_OFF 11
  171. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  172. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  173. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  174. struct uni_table_desc{
  175. __le32 findex;
  176. __le32 num_entries;
  177. __le32 entry_size;
  178. __le32 reserved[5];
  179. };
  180. struct uni_data_desc{
  181. __le32 findex;
  182. __le32 size;
  183. __le32 reserved[5];
  184. };
  185. /* Flash Defines and Structures */
  186. #define QLCNIC_FLT_LOCATION 0x3F1000
  187. #define QLCNIC_FDT_LOCATION 0x3F0000
  188. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  189. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  190. #define QLCNIC_BOOTLD_REGION 0X72
  191. struct qlcnic_flt_header {
  192. u16 version;
  193. u16 len;
  194. u16 checksum;
  195. u16 reserved;
  196. };
  197. struct qlcnic_flt_entry {
  198. u8 region;
  199. u8 reserved0;
  200. u8 attrib;
  201. u8 reserved1;
  202. u32 size;
  203. u32 start_addr;
  204. u32 end_addr;
  205. };
  206. /* Flash Descriptor Table */
  207. struct qlcnic_fdt {
  208. u32 valid;
  209. u16 ver;
  210. u16 len;
  211. u16 cksum;
  212. u16 unused;
  213. u8 model[16];
  214. u16 mfg_id;
  215. u16 id;
  216. u8 flag;
  217. u8 erase_cmd;
  218. u8 alt_erase_cmd;
  219. u8 write_enable_cmd;
  220. u8 write_enable_bits;
  221. u8 write_statusreg_cmd;
  222. u8 unprotected_sec_cmd;
  223. u8 read_manuf_cmd;
  224. u32 block_size;
  225. u32 alt_block_size;
  226. u32 flash_size;
  227. u32 write_enable_data;
  228. u8 readid_addr_len;
  229. u8 write_disable_bits;
  230. u8 read_dev_id_len;
  231. u8 chip_erase_cmd;
  232. u16 read_timeo;
  233. u8 protected_sec_cmd;
  234. u8 resvd[65];
  235. };
  236. /* Magic number to let user know flash is programmed */
  237. #define QLCNIC_BDINFO_MAGIC 0x12345678
  238. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  239. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  240. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  241. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  242. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  243. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  244. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  245. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  246. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  247. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  248. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  249. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  250. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  251. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  252. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  253. /* Flash memory map */
  254. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  255. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  256. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  257. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  258. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  259. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  260. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  261. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  262. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  263. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  264. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  265. #define QLCNIC_UNIFIED_ROMIMAGE 0
  266. #define QLCNIC_FLASH_ROMIMAGE 1
  267. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  268. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  269. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  270. extern char qlcnic_driver_name[];
  271. extern int qlcnic_use_msi;
  272. extern int qlcnic_use_msi_x;
  273. extern int qlcnic_auto_fw_reset;
  274. extern int qlcnic_load_fw_file;
  275. /* Number of status descriptors to handle per interrupt */
  276. #define MAX_STATUS_HANDLE (64)
  277. /*
  278. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  279. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  280. */
  281. struct qlcnic_skb_frag {
  282. u64 dma;
  283. u64 length;
  284. };
  285. /* Following defines are for the state of the buffers */
  286. #define QLCNIC_BUFFER_FREE 0
  287. #define QLCNIC_BUFFER_BUSY 1
  288. /*
  289. * There will be one qlcnic_buffer per skb packet. These will be
  290. * used to save the dma info for pci_unmap_page()
  291. */
  292. struct qlcnic_cmd_buffer {
  293. struct sk_buff *skb;
  294. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  295. u32 frag_count;
  296. };
  297. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  298. struct qlcnic_rx_buffer {
  299. u16 ref_handle;
  300. struct sk_buff *skb;
  301. struct list_head list;
  302. u64 dma;
  303. };
  304. /* Board types */
  305. #define QLCNIC_GBE 0x01
  306. #define QLCNIC_XGBE 0x02
  307. /*
  308. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  309. * adjusted based on configured MTU.
  310. */
  311. #define QLCNIC_INTR_COAL_TYPE_RX 1
  312. #define QLCNIC_INTR_COAL_TYPE_TX 2
  313. #define QLCNIC_INTR_COAL_TYPE_RX_TX 3
  314. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  315. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  316. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  317. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  318. #define QLCNIC_INTR_DEFAULT 0x04
  319. #define QLCNIC_CONFIG_INTR_COALESCE 3
  320. #define QLCNIC_DEV_INFO_SIZE 2
  321. struct qlcnic_nic_intr_coalesce {
  322. u8 type;
  323. u8 sts_ring_mask;
  324. u16 rx_packets;
  325. u16 rx_time_us;
  326. u16 tx_packets;
  327. u16 tx_time_us;
  328. u16 flag;
  329. u32 timer_out;
  330. };
  331. struct qlcnic_dump_template_hdr {
  332. u32 type;
  333. u32 offset;
  334. u32 size;
  335. u32 cap_mask;
  336. u32 num_entries;
  337. u32 version;
  338. u32 timestamp;
  339. u32 checksum;
  340. u32 drv_cap_mask;
  341. u32 sys_info[3];
  342. u32 saved_state[16];
  343. u32 cap_sizes[8];
  344. u32 ocm_wnd_reg[16];
  345. u32 rsvd[0];
  346. };
  347. struct qlcnic_fw_dump {
  348. u8 clr; /* flag to indicate if dump is cleared */
  349. bool enable; /* enable/disable dump */
  350. u32 size; /* total size of the dump */
  351. void *data; /* dump data area */
  352. struct qlcnic_dump_template_hdr *tmpl_hdr;
  353. dma_addr_t phys_addr;
  354. void *dma_buffer;
  355. bool use_pex_dma;
  356. };
  357. /*
  358. * One hardware_context{} per adapter
  359. * contains interrupt info as well shared hardware info.
  360. */
  361. struct qlcnic_hardware_context {
  362. void __iomem *pci_base0;
  363. void __iomem *ocm_win_crb;
  364. unsigned long pci_len0;
  365. rwlock_t crb_lock;
  366. struct mutex mem_lock;
  367. u8 revision_id;
  368. u8 pci_func;
  369. u8 linkup;
  370. u8 loopback_state;
  371. u8 beacon_state;
  372. u8 has_link_events;
  373. u8 fw_type;
  374. u8 physical_port;
  375. u8 reset_context;
  376. u8 msix_supported;
  377. u8 max_mac_filters;
  378. u8 mc_enabled;
  379. u8 max_mc_count;
  380. u8 diag_test;
  381. u8 num_msix;
  382. u8 nic_mode;
  383. int diag_cnt;
  384. u16 max_uc_count;
  385. u16 port_type;
  386. u16 board_type;
  387. u16 supported_type;
  388. u16 link_speed;
  389. u16 link_duplex;
  390. u16 link_autoneg;
  391. u16 module_type;
  392. u16 op_mode;
  393. u16 switch_mode;
  394. u16 max_tx_ques;
  395. u16 max_rx_ques;
  396. u16 max_mtu;
  397. u32 msg_enable;
  398. u16 total_nic_func;
  399. u16 max_pci_func;
  400. u32 max_vnic_func;
  401. u32 total_pci_func;
  402. u32 capabilities;
  403. u32 extra_capability[3];
  404. u32 temp;
  405. u32 int_vec_bit;
  406. u32 fw_hal_version;
  407. u32 port_config;
  408. struct qlcnic_hardware_ops *hw_ops;
  409. struct qlcnic_nic_intr_coalesce coal;
  410. struct qlcnic_fw_dump fw_dump;
  411. struct qlcnic_fdt fdt;
  412. struct qlc_83xx_reset reset;
  413. struct qlc_83xx_idc idc;
  414. struct qlc_83xx_fw_info *fw_info;
  415. struct qlcnic_intrpt_config *intr_tbl;
  416. struct qlcnic_sriov *sriov;
  417. u32 *reg_tbl;
  418. u32 *ext_reg_tbl;
  419. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  420. u32 mbox_reg[4];
  421. struct qlcnic_mailbox *mailbox;
  422. u8 extend_lb_time;
  423. u8 phys_port_id[ETH_ALEN];
  424. u8 lb_mode;
  425. };
  426. struct qlcnic_adapter_stats {
  427. u64 xmitcalled;
  428. u64 xmitfinished;
  429. u64 rxdropped;
  430. u64 txdropped;
  431. u64 csummed;
  432. u64 rx_pkts;
  433. u64 lro_pkts;
  434. u64 rxbytes;
  435. u64 txbytes;
  436. u64 lrobytes;
  437. u64 lso_frames;
  438. u64 xmit_on;
  439. u64 xmit_off;
  440. u64 skb_alloc_failure;
  441. u64 null_rxbuf;
  442. u64 rx_dma_map_error;
  443. u64 tx_dma_map_error;
  444. u64 spurious_intr;
  445. u64 mac_filter_limit_overrun;
  446. };
  447. /*
  448. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  449. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  450. */
  451. struct qlcnic_host_rds_ring {
  452. void __iomem *crb_rcv_producer;
  453. struct rcv_desc *desc_head;
  454. struct qlcnic_rx_buffer *rx_buf_arr;
  455. u32 num_desc;
  456. u32 producer;
  457. u32 dma_size;
  458. u32 skb_size;
  459. u32 flags;
  460. struct list_head free_list;
  461. spinlock_t lock;
  462. dma_addr_t phys_addr;
  463. } ____cacheline_internodealigned_in_smp;
  464. struct qlcnic_host_sds_ring {
  465. u32 consumer;
  466. u32 num_desc;
  467. void __iomem *crb_sts_consumer;
  468. struct qlcnic_host_tx_ring *tx_ring;
  469. struct status_desc *desc_head;
  470. struct qlcnic_adapter *adapter;
  471. struct napi_struct napi;
  472. struct list_head free_list[NUM_RCV_DESC_RINGS];
  473. void __iomem *crb_intr_mask;
  474. int irq;
  475. dma_addr_t phys_addr;
  476. char name[IFNAMSIZ + 12];
  477. } ____cacheline_internodealigned_in_smp;
  478. struct qlcnic_tx_queue_stats {
  479. u64 xmit_on;
  480. u64 xmit_off;
  481. u64 xmit_called;
  482. u64 xmit_finished;
  483. u64 tx_bytes;
  484. };
  485. struct qlcnic_host_tx_ring {
  486. int irq;
  487. void __iomem *crb_intr_mask;
  488. char name[IFNAMSIZ + 12];
  489. u16 ctx_id;
  490. u32 state;
  491. u32 producer;
  492. u32 sw_consumer;
  493. u32 num_desc;
  494. struct qlcnic_tx_queue_stats tx_stats;
  495. void __iomem *crb_cmd_producer;
  496. struct cmd_desc_type0 *desc_head;
  497. struct qlcnic_adapter *adapter;
  498. struct napi_struct napi;
  499. struct qlcnic_cmd_buffer *cmd_buf_arr;
  500. __le32 *hw_consumer;
  501. dma_addr_t phys_addr;
  502. dma_addr_t hw_cons_phys_addr;
  503. struct netdev_queue *txq;
  504. /* Lock to protect Tx descriptors cleanup */
  505. spinlock_t tx_clean_lock;
  506. } ____cacheline_internodealigned_in_smp;
  507. /*
  508. * Receive context. There is one such structure per instance of the
  509. * receive processing. Any state information that is relevant to
  510. * the receive, and is must be in this structure. The global data may be
  511. * present elsewhere.
  512. */
  513. struct qlcnic_recv_context {
  514. struct qlcnic_host_rds_ring *rds_rings;
  515. struct qlcnic_host_sds_ring *sds_rings;
  516. u32 state;
  517. u16 context_id;
  518. u16 virt_port;
  519. };
  520. /* HW context creation */
  521. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  522. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  523. /*
  524. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  525. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  526. */
  527. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  528. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  529. #define QLCNIC_CDRP_RSP_OK 0x00000001
  530. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  531. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  532. /*
  533. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  534. * the crb QLCNIC_CDRP_CRB_OFFSET.
  535. */
  536. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  537. #define QLCNIC_RCODE_SUCCESS 0
  538. #define QLCNIC_RCODE_INVALID_ARGS 6
  539. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  540. #define QLCNIC_RCODE_NOT_PERMITTED 10
  541. #define QLCNIC_RCODE_NOT_IMPL 15
  542. #define QLCNIC_RCODE_INVALID 16
  543. #define QLCNIC_RCODE_TIMEOUT 17
  544. #define QLCNIC_DESTROY_CTX_RESET 0
  545. /*
  546. * Capabilities Announced
  547. */
  548. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  549. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  550. #define QLCNIC_CAP0_LSO (1 << 6)
  551. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  552. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  553. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  554. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  555. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  556. /*
  557. * Context state
  558. */
  559. #define QLCNIC_HOST_CTX_STATE_FREED 0
  560. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  561. /*
  562. * Rx context
  563. */
  564. struct qlcnic_hostrq_sds_ring {
  565. __le64 host_phys_addr; /* Ring base addr */
  566. __le32 ring_size; /* Ring entries */
  567. __le16 msi_index;
  568. __le16 rsvd; /* Padding */
  569. } __packed;
  570. struct qlcnic_hostrq_rds_ring {
  571. __le64 host_phys_addr; /* Ring base addr */
  572. __le64 buff_size; /* Packet buffer size */
  573. __le32 ring_size; /* Ring entries */
  574. __le32 ring_kind; /* Class of ring */
  575. } __packed;
  576. struct qlcnic_hostrq_rx_ctx {
  577. __le64 host_rsp_dma_addr; /* Response dma'd here */
  578. __le32 capabilities[4]; /* Flag bit vector */
  579. __le32 host_int_crb_mode; /* Interrupt crb usage */
  580. __le32 host_rds_crb_mode; /* RDS crb usage */
  581. /* These ring offsets are relative to data[0] below */
  582. __le32 rds_ring_offset; /* Offset to RDS config */
  583. __le32 sds_ring_offset; /* Offset to SDS config */
  584. __le16 num_rds_rings; /* Count of RDS rings */
  585. __le16 num_sds_rings; /* Count of SDS rings */
  586. __le16 valid_field_offset;
  587. u8 txrx_sds_binding;
  588. u8 msix_handler;
  589. u8 reserved[128]; /* reserve space for future expansion*/
  590. /* MUST BE 64-bit aligned.
  591. The following is packed:
  592. - N hostrq_rds_rings
  593. - N hostrq_sds_rings */
  594. char data[0];
  595. } __packed;
  596. struct qlcnic_cardrsp_rds_ring{
  597. __le32 host_producer_crb; /* Crb to use */
  598. __le32 rsvd1; /* Padding */
  599. } __packed;
  600. struct qlcnic_cardrsp_sds_ring {
  601. __le32 host_consumer_crb; /* Crb to use */
  602. __le32 interrupt_crb; /* Crb to use */
  603. } __packed;
  604. struct qlcnic_cardrsp_rx_ctx {
  605. /* These ring offsets are relative to data[0] below */
  606. __le32 rds_ring_offset; /* Offset to RDS config */
  607. __le32 sds_ring_offset; /* Offset to SDS config */
  608. __le32 host_ctx_state; /* Starting State */
  609. __le32 num_fn_per_port; /* How many PCI fn share the port */
  610. __le16 num_rds_rings; /* Count of RDS rings */
  611. __le16 num_sds_rings; /* Count of SDS rings */
  612. __le16 context_id; /* Handle for context */
  613. u8 phys_port; /* Physical id of port */
  614. u8 virt_port; /* Virtual/Logical id of port */
  615. u8 reserved[128]; /* save space for future expansion */
  616. /* MUST BE 64-bit aligned.
  617. The following is packed:
  618. - N cardrsp_rds_rings
  619. - N cardrs_sds_rings */
  620. char data[0];
  621. } __packed;
  622. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  623. (sizeof(HOSTRQ_RX) + \
  624. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  625. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  626. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  627. (sizeof(CARDRSP_RX) + \
  628. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  629. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  630. /*
  631. * Tx context
  632. */
  633. struct qlcnic_hostrq_cds_ring {
  634. __le64 host_phys_addr; /* Ring base addr */
  635. __le32 ring_size; /* Ring entries */
  636. __le32 rsvd; /* Padding */
  637. } __packed;
  638. struct qlcnic_hostrq_tx_ctx {
  639. __le64 host_rsp_dma_addr; /* Response dma'd here */
  640. __le64 cmd_cons_dma_addr; /* */
  641. __le64 dummy_dma_addr; /* */
  642. __le32 capabilities[4]; /* Flag bit vector */
  643. __le32 host_int_crb_mode; /* Interrupt crb usage */
  644. __le32 rsvd1; /* Padding */
  645. __le16 rsvd2; /* Padding */
  646. __le16 interrupt_ctl;
  647. __le16 msi_index;
  648. __le16 rsvd3; /* Padding */
  649. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  650. u8 reserved[128]; /* future expansion */
  651. } __packed;
  652. struct qlcnic_cardrsp_cds_ring {
  653. __le32 host_producer_crb; /* Crb to use */
  654. __le32 interrupt_crb; /* Crb to use */
  655. } __packed;
  656. struct qlcnic_cardrsp_tx_ctx {
  657. __le32 host_ctx_state; /* Starting state */
  658. __le16 context_id; /* Handle for context */
  659. u8 phys_port; /* Physical id of port */
  660. u8 virt_port; /* Virtual/Logical id of port */
  661. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  662. u8 reserved[128]; /* future expansion */
  663. } __packed;
  664. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  665. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  666. /* CRB */
  667. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  668. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  669. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  670. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  671. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  672. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  673. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  674. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  675. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  676. /* MAC */
  677. #define MC_COUNT_P3P 38
  678. #define QLCNIC_MAC_NOOP 0
  679. #define QLCNIC_MAC_ADD 1
  680. #define QLCNIC_MAC_DEL 2
  681. #define QLCNIC_MAC_VLAN_ADD 3
  682. #define QLCNIC_MAC_VLAN_DEL 4
  683. struct qlcnic_mac_vlan_list {
  684. struct list_head list;
  685. uint8_t mac_addr[ETH_ALEN+2];
  686. u16 vlan_id;
  687. };
  688. /* MAC Learn */
  689. #define NO_MAC_LEARN 0
  690. #define DRV_MAC_LEARN 1
  691. #define FDB_MAC_LEARN 2
  692. #define QLCNIC_HOST_REQUEST 0x13
  693. #define QLCNIC_REQUEST 0x14
  694. #define QLCNIC_MAC_EVENT 0x1
  695. #define QLCNIC_IP_UP 2
  696. #define QLCNIC_IP_DOWN 3
  697. #define QLCNIC_ILB_MODE 0x1
  698. #define QLCNIC_ELB_MODE 0x2
  699. #define QLCNIC_LB_MODE_MASK 0x3
  700. #define QLCNIC_LINKEVENT 0x1
  701. #define QLCNIC_LB_RESPONSE 0x2
  702. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  703. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  704. /*
  705. * Driver --> Firmware
  706. */
  707. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  708. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  709. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  710. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  711. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  712. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  713. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  714. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  715. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  716. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  717. /*
  718. * Firmware --> Driver
  719. */
  720. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  721. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  722. #define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
  723. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  724. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  725. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  726. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  727. /* Capabilites received */
  728. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  729. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  730. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  731. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  732. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  733. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  734. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  735. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  736. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  737. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  738. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  739. #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_9
  740. /* module types */
  741. #define LINKEVENT_MODULE_NOT_PRESENT 1
  742. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  743. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  744. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  745. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  746. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  747. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  748. #define LINKEVENT_MODULE_TWINAX 8
  749. #define LINKSPEED_10GBPS 10000
  750. #define LINKSPEED_1GBPS 1000
  751. #define LINKSPEED_100MBPS 100
  752. #define LINKSPEED_10MBPS 10
  753. #define LINKSPEED_ENCODED_10MBPS 0
  754. #define LINKSPEED_ENCODED_100MBPS 1
  755. #define LINKSPEED_ENCODED_1GBPS 2
  756. #define LINKEVENT_AUTONEG_DISABLED 0
  757. #define LINKEVENT_AUTONEG_ENABLED 1
  758. #define LINKEVENT_HALF_DUPLEX 0
  759. #define LINKEVENT_FULL_DUPLEX 1
  760. #define LINKEVENT_LINKSPEED_MBPS 0
  761. #define LINKEVENT_LINKSPEED_ENCODED 1
  762. /* firmware response header:
  763. * 63:58 - message type
  764. * 57:56 - owner
  765. * 55:53 - desc count
  766. * 52:48 - reserved
  767. * 47:40 - completion id
  768. * 39:32 - opcode
  769. * 31:16 - error code
  770. * 15:00 - reserved
  771. */
  772. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  773. ((msg_hdr >> 32) & 0xFF)
  774. struct qlcnic_fw_msg {
  775. union {
  776. struct {
  777. u64 hdr;
  778. u64 body[7];
  779. };
  780. u64 words[8];
  781. };
  782. };
  783. struct qlcnic_nic_req {
  784. __le64 qhdr;
  785. __le64 req_hdr;
  786. __le64 words[6];
  787. } __packed;
  788. struct qlcnic_mac_req {
  789. u8 op;
  790. u8 tag;
  791. u8 mac_addr[6];
  792. };
  793. struct qlcnic_vlan_req {
  794. __le16 vlan_id;
  795. __le16 rsvd[3];
  796. } __packed;
  797. struct qlcnic_ipaddr {
  798. __be32 ipv4;
  799. __be32 ipv6[4];
  800. };
  801. #define QLCNIC_MSI_ENABLED 0x02
  802. #define QLCNIC_MSIX_ENABLED 0x04
  803. #define QLCNIC_LRO_ENABLED 0x01
  804. #define QLCNIC_LRO_DISABLED 0x00
  805. #define QLCNIC_BRIDGE_ENABLED 0X10
  806. #define QLCNIC_DIAG_ENABLED 0x20
  807. #define QLCNIC_ESWITCH_ENABLED 0x40
  808. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  809. #define QLCNIC_TAGGING_ENABLED 0x100
  810. #define QLCNIC_MACSPOOF 0x200
  811. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  812. #define QLCNIC_PROMISC_DISABLED 0x800
  813. #define QLCNIC_NEED_FLR 0x1000
  814. #define QLCNIC_FW_RESET_OWNER 0x2000
  815. #define QLCNIC_FW_HANG 0x4000
  816. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  817. #define QLCNIC_TX_INTR_SHARED 0x10000
  818. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  819. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  820. #define QLCNIC_TSS_RSS 0x80000
  821. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  822. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  823. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  824. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  825. #define QLCNIC_BEACON_EANBLE 0xC
  826. #define QLCNIC_BEACON_DISABLE 0xD
  827. #define QLCNIC_BEACON_ON 2
  828. #define QLCNIC_BEACON_OFF 0
  829. #define QLCNIC_MSIX_TBL_SPACE 8192
  830. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  831. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  832. #define QLCNIC_ADAPTER_UP_MAGIC 777
  833. #define __QLCNIC_FW_ATTACHED 0
  834. #define __QLCNIC_DEV_UP 1
  835. #define __QLCNIC_RESETTING 2
  836. #define __QLCNIC_START_FW 4
  837. #define __QLCNIC_AER 5
  838. #define __QLCNIC_DIAG_RES_ALLOC 6
  839. #define __QLCNIC_LED_ENABLE 7
  840. #define __QLCNIC_ELB_INPROGRESS 8
  841. #define __QLCNIC_MULTI_TX_UNIQUE 9
  842. #define __QLCNIC_SRIOV_ENABLE 10
  843. #define __QLCNIC_SRIOV_CAPABLE 11
  844. #define __QLCNIC_MBX_POLL_ENABLE 12
  845. #define __QLCNIC_DIAG_MODE 13
  846. #define __QLCNIC_MAINTENANCE_MODE 16
  847. #define QLCNIC_INTERRUPT_TEST 1
  848. #define QLCNIC_LOOPBACK_TEST 2
  849. #define QLCNIC_LED_TEST 3
  850. #define QLCNIC_FILTER_AGE 80
  851. #define QLCNIC_READD_AGE 20
  852. #define QLCNIC_LB_MAX_FILTERS 64
  853. #define QLCNIC_LB_BUCKET_SIZE 32
  854. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  855. struct qlcnic_filter {
  856. struct hlist_node fnode;
  857. u8 faddr[ETH_ALEN];
  858. u16 vlan_id;
  859. unsigned long ftime;
  860. };
  861. struct qlcnic_filter_hash {
  862. struct hlist_head *fhead;
  863. u8 fnum;
  864. u16 fmax;
  865. u16 fbucket_size;
  866. };
  867. /* Mailbox specific data structures */
  868. struct qlcnic_mailbox {
  869. struct workqueue_struct *work_q;
  870. struct qlcnic_adapter *adapter;
  871. struct qlcnic_mbx_ops *ops;
  872. struct work_struct work;
  873. struct completion completion;
  874. struct list_head cmd_q;
  875. unsigned long status;
  876. spinlock_t queue_lock; /* Mailbox queue lock */
  877. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  878. atomic_t rsp_status;
  879. u32 num_cmds;
  880. };
  881. struct qlcnic_adapter {
  882. struct qlcnic_hardware_context *ahw;
  883. struct qlcnic_recv_context *recv_ctx;
  884. struct qlcnic_host_tx_ring *tx_ring;
  885. struct net_device *netdev;
  886. struct pci_dev *pdev;
  887. unsigned long state;
  888. u32 flags;
  889. u16 num_txd;
  890. u16 num_rxd;
  891. u16 num_jumbo_rxd;
  892. u16 max_rxd;
  893. u16 max_jumbo_rxd;
  894. u8 max_rds_rings;
  895. u8 max_sds_rings; /* max sds rings supported by adapter */
  896. u8 max_tx_rings; /* max tx rings supported by adapter */
  897. u8 drv_tx_rings; /* max tx rings supported by driver */
  898. u8 drv_sds_rings; /* max sds rings supported by driver */
  899. u8 drv_tss_rings; /* tss ring input */
  900. u8 drv_rss_rings; /* rss ring input */
  901. u8 rx_csum;
  902. u8 portnum;
  903. u8 fw_wait_cnt;
  904. u8 fw_fail_cnt;
  905. u8 tx_timeo_cnt;
  906. u8 need_fw_reset;
  907. u8 reset_ctx_cnt;
  908. u16 is_up;
  909. u16 rx_pvid;
  910. u16 tx_pvid;
  911. u32 irq;
  912. u32 heartbeat;
  913. u8 dev_state;
  914. u8 reset_ack_timeo;
  915. u8 dev_init_timeo;
  916. u8 mac_addr[ETH_ALEN];
  917. u64 dev_rst_time;
  918. bool drv_mac_learn;
  919. bool fdb_mac_learn;
  920. bool rx_mac_learn;
  921. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  922. u8 flash_mfg_id;
  923. struct qlcnic_npar_info *npars;
  924. struct qlcnic_eswitch *eswitch;
  925. struct qlcnic_nic_template *nic_ops;
  926. struct qlcnic_adapter_stats stats;
  927. struct list_head mac_list;
  928. void __iomem *tgt_mask_reg;
  929. void __iomem *tgt_status_reg;
  930. void __iomem *crb_int_state_reg;
  931. void __iomem *isr_int_vec;
  932. struct msix_entry *msix_entries;
  933. struct workqueue_struct *qlcnic_wq;
  934. struct delayed_work fw_work;
  935. struct delayed_work idc_aen_work;
  936. struct delayed_work mbx_poll_work;
  937. struct qlcnic_dcb *dcb;
  938. struct qlcnic_filter_hash fhash;
  939. struct qlcnic_filter_hash rx_fhash;
  940. struct list_head vf_mc_list;
  941. spinlock_t mac_learn_lock;
  942. /* spinlock for catching rcv filters for eswitch traffic */
  943. spinlock_t rx_mac_learn_lock;
  944. u32 file_prd_off; /*File fw product offset*/
  945. u32 fw_version;
  946. u32 offload_flags;
  947. const struct firmware *fw;
  948. };
  949. struct qlcnic_info_le {
  950. __le16 pci_func;
  951. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  952. __le16 phys_port;
  953. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  954. __le32 capabilities;
  955. u8 max_mac_filters;
  956. u8 reserved1;
  957. __le16 max_mtu;
  958. __le16 max_tx_ques;
  959. __le16 max_rx_ques;
  960. __le16 min_tx_bw;
  961. __le16 max_tx_bw;
  962. __le32 op_type;
  963. __le16 max_bw_reg_offset;
  964. __le16 max_linkspeed_reg_offset;
  965. __le32 capability1;
  966. __le32 capability2;
  967. __le32 capability3;
  968. __le16 max_tx_mac_filters;
  969. __le16 max_rx_mcast_mac_filters;
  970. __le16 max_rx_ucast_mac_filters;
  971. __le16 max_rx_ip_addr;
  972. __le16 max_rx_lro_flow;
  973. __le16 max_rx_status_rings;
  974. __le16 max_rx_buf_rings;
  975. __le16 max_tx_vlan_keys;
  976. u8 total_pf;
  977. u8 total_rss_engines;
  978. __le16 max_vports;
  979. __le16 linkstate_reg_offset;
  980. __le16 bit_offsets;
  981. __le16 max_local_ipv6_addrs;
  982. __le16 max_remote_ipv6_addrs;
  983. u8 reserved2[56];
  984. } __packed;
  985. struct qlcnic_info {
  986. u16 pci_func;
  987. u16 op_mode;
  988. u16 phys_port;
  989. u16 switch_mode;
  990. u32 capabilities;
  991. u8 max_mac_filters;
  992. u16 max_mtu;
  993. u16 max_tx_ques;
  994. u16 max_rx_ques;
  995. u16 min_tx_bw;
  996. u16 max_tx_bw;
  997. u32 op_type;
  998. u16 max_bw_reg_offset;
  999. u16 max_linkspeed_reg_offset;
  1000. u32 capability1;
  1001. u32 capability2;
  1002. u32 capability3;
  1003. u16 max_tx_mac_filters;
  1004. u16 max_rx_mcast_mac_filters;
  1005. u16 max_rx_ucast_mac_filters;
  1006. u16 max_rx_ip_addr;
  1007. u16 max_rx_lro_flow;
  1008. u16 max_rx_status_rings;
  1009. u16 max_rx_buf_rings;
  1010. u16 max_tx_vlan_keys;
  1011. u8 total_pf;
  1012. u8 total_rss_engines;
  1013. u16 max_vports;
  1014. u16 linkstate_reg_offset;
  1015. u16 bit_offsets;
  1016. u16 max_local_ipv6_addrs;
  1017. u16 max_remote_ipv6_addrs;
  1018. };
  1019. struct qlcnic_pci_info_le {
  1020. __le16 id; /* pci function id */
  1021. __le16 active; /* 1 = Enabled */
  1022. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  1023. __le16 default_port; /* default port number */
  1024. __le16 tx_min_bw; /* Multiple of 100mbpc */
  1025. __le16 tx_max_bw;
  1026. __le16 reserved1[2];
  1027. u8 mac[ETH_ALEN];
  1028. __le16 func_count;
  1029. u8 reserved2[104];
  1030. } __packed;
  1031. struct qlcnic_pci_info {
  1032. u16 id;
  1033. u16 active;
  1034. u16 type;
  1035. u16 default_port;
  1036. u16 tx_min_bw;
  1037. u16 tx_max_bw;
  1038. u8 mac[ETH_ALEN];
  1039. u16 func_count;
  1040. };
  1041. struct qlcnic_npar_info {
  1042. bool eswitch_status;
  1043. u16 pvid;
  1044. u16 min_bw;
  1045. u16 max_bw;
  1046. u8 phy_port;
  1047. u8 type;
  1048. u8 active;
  1049. u8 enable_pm;
  1050. u8 dest_npar;
  1051. u8 discard_tagged;
  1052. u8 mac_override;
  1053. u8 mac_anti_spoof;
  1054. u8 promisc_mode;
  1055. u8 offload_flags;
  1056. u8 pci_func;
  1057. u8 mac[ETH_ALEN];
  1058. };
  1059. struct qlcnic_eswitch {
  1060. u8 port;
  1061. u8 active_vports;
  1062. u8 active_vlans;
  1063. u8 active_ucast_filters;
  1064. u8 max_ucast_filters;
  1065. u8 max_active_vlans;
  1066. u32 flags;
  1067. #define QLCNIC_SWITCH_ENABLE BIT_1
  1068. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1069. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1070. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1071. };
  1072. /* Return codes for Error handling */
  1073. #define QL_STATUS_INVALID_PARAM -1
  1074. #define MAX_BW 100 /* % of link speed */
  1075. #define MAX_VLAN_ID 4095
  1076. #define MIN_VLAN_ID 2
  1077. #define DEFAULT_MAC_LEARN 1
  1078. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1079. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1080. struct qlcnic_pci_func_cfg {
  1081. u16 func_type;
  1082. u16 min_bw;
  1083. u16 max_bw;
  1084. u16 port_num;
  1085. u8 pci_func;
  1086. u8 func_state;
  1087. u8 def_mac_addr[ETH_ALEN];
  1088. };
  1089. struct qlcnic_npar_func_cfg {
  1090. u32 fw_capab;
  1091. u16 port_num;
  1092. u16 min_bw;
  1093. u16 max_bw;
  1094. u16 max_tx_queues;
  1095. u16 max_rx_queues;
  1096. u8 pci_func;
  1097. u8 op_mode;
  1098. };
  1099. struct qlcnic_pm_func_cfg {
  1100. u8 pci_func;
  1101. u8 action;
  1102. u8 dest_npar;
  1103. u8 reserved[5];
  1104. };
  1105. struct qlcnic_esw_func_cfg {
  1106. u16 vlan_id;
  1107. u8 op_mode;
  1108. u8 op_type;
  1109. u8 pci_func;
  1110. u8 host_vlan_tag;
  1111. u8 promisc_mode;
  1112. u8 discard_tagged;
  1113. u8 mac_override;
  1114. u8 mac_anti_spoof;
  1115. u8 offload_flags;
  1116. u8 reserved[5];
  1117. };
  1118. #define QLCNIC_STATS_VERSION 1
  1119. #define QLCNIC_STATS_PORT 1
  1120. #define QLCNIC_STATS_ESWITCH 2
  1121. #define QLCNIC_QUERY_RX_COUNTER 0
  1122. #define QLCNIC_QUERY_TX_COUNTER 1
  1123. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1124. #define QLCNIC_FILL_STATS(VAL1) \
  1125. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1126. #define QLCNIC_MAC_STATS 1
  1127. #define QLCNIC_ESW_STATS 2
  1128. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1129. do { \
  1130. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1131. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1132. (VAL1) = (VAL2); \
  1133. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1134. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1135. (VAL1) += (VAL2); \
  1136. } while (0)
  1137. struct qlcnic_mac_statistics_le {
  1138. __le64 mac_tx_frames;
  1139. __le64 mac_tx_bytes;
  1140. __le64 mac_tx_mcast_pkts;
  1141. __le64 mac_tx_bcast_pkts;
  1142. __le64 mac_tx_pause_cnt;
  1143. __le64 mac_tx_ctrl_pkt;
  1144. __le64 mac_tx_lt_64b_pkts;
  1145. __le64 mac_tx_lt_127b_pkts;
  1146. __le64 mac_tx_lt_255b_pkts;
  1147. __le64 mac_tx_lt_511b_pkts;
  1148. __le64 mac_tx_lt_1023b_pkts;
  1149. __le64 mac_tx_lt_1518b_pkts;
  1150. __le64 mac_tx_gt_1518b_pkts;
  1151. __le64 rsvd1[3];
  1152. __le64 mac_rx_frames;
  1153. __le64 mac_rx_bytes;
  1154. __le64 mac_rx_mcast_pkts;
  1155. __le64 mac_rx_bcast_pkts;
  1156. __le64 mac_rx_pause_cnt;
  1157. __le64 mac_rx_ctrl_pkt;
  1158. __le64 mac_rx_lt_64b_pkts;
  1159. __le64 mac_rx_lt_127b_pkts;
  1160. __le64 mac_rx_lt_255b_pkts;
  1161. __le64 mac_rx_lt_511b_pkts;
  1162. __le64 mac_rx_lt_1023b_pkts;
  1163. __le64 mac_rx_lt_1518b_pkts;
  1164. __le64 mac_rx_gt_1518b_pkts;
  1165. __le64 rsvd2[3];
  1166. __le64 mac_rx_length_error;
  1167. __le64 mac_rx_length_small;
  1168. __le64 mac_rx_length_large;
  1169. __le64 mac_rx_jabber;
  1170. __le64 mac_rx_dropped;
  1171. __le64 mac_rx_crc_error;
  1172. __le64 mac_align_error;
  1173. } __packed;
  1174. struct qlcnic_mac_statistics {
  1175. u64 mac_tx_frames;
  1176. u64 mac_tx_bytes;
  1177. u64 mac_tx_mcast_pkts;
  1178. u64 mac_tx_bcast_pkts;
  1179. u64 mac_tx_pause_cnt;
  1180. u64 mac_tx_ctrl_pkt;
  1181. u64 mac_tx_lt_64b_pkts;
  1182. u64 mac_tx_lt_127b_pkts;
  1183. u64 mac_tx_lt_255b_pkts;
  1184. u64 mac_tx_lt_511b_pkts;
  1185. u64 mac_tx_lt_1023b_pkts;
  1186. u64 mac_tx_lt_1518b_pkts;
  1187. u64 mac_tx_gt_1518b_pkts;
  1188. u64 rsvd1[3];
  1189. u64 mac_rx_frames;
  1190. u64 mac_rx_bytes;
  1191. u64 mac_rx_mcast_pkts;
  1192. u64 mac_rx_bcast_pkts;
  1193. u64 mac_rx_pause_cnt;
  1194. u64 mac_rx_ctrl_pkt;
  1195. u64 mac_rx_lt_64b_pkts;
  1196. u64 mac_rx_lt_127b_pkts;
  1197. u64 mac_rx_lt_255b_pkts;
  1198. u64 mac_rx_lt_511b_pkts;
  1199. u64 mac_rx_lt_1023b_pkts;
  1200. u64 mac_rx_lt_1518b_pkts;
  1201. u64 mac_rx_gt_1518b_pkts;
  1202. u64 rsvd2[3];
  1203. u64 mac_rx_length_error;
  1204. u64 mac_rx_length_small;
  1205. u64 mac_rx_length_large;
  1206. u64 mac_rx_jabber;
  1207. u64 mac_rx_dropped;
  1208. u64 mac_rx_crc_error;
  1209. u64 mac_align_error;
  1210. };
  1211. struct qlcnic_esw_stats_le {
  1212. __le16 context_id;
  1213. __le16 version;
  1214. __le16 size;
  1215. __le16 unused;
  1216. __le64 unicast_frames;
  1217. __le64 multicast_frames;
  1218. __le64 broadcast_frames;
  1219. __le64 dropped_frames;
  1220. __le64 errors;
  1221. __le64 local_frames;
  1222. __le64 numbytes;
  1223. __le64 rsvd[3];
  1224. } __packed;
  1225. struct __qlcnic_esw_statistics {
  1226. u16 context_id;
  1227. u16 version;
  1228. u16 size;
  1229. u16 unused;
  1230. u64 unicast_frames;
  1231. u64 multicast_frames;
  1232. u64 broadcast_frames;
  1233. u64 dropped_frames;
  1234. u64 errors;
  1235. u64 local_frames;
  1236. u64 numbytes;
  1237. u64 rsvd[3];
  1238. };
  1239. struct qlcnic_esw_statistics {
  1240. struct __qlcnic_esw_statistics rx;
  1241. struct __qlcnic_esw_statistics tx;
  1242. };
  1243. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1244. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1245. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1246. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1247. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1248. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1249. struct _cdrp_cmd {
  1250. u32 num;
  1251. u32 *arg;
  1252. };
  1253. struct qlcnic_cmd_args {
  1254. struct completion completion;
  1255. struct list_head list;
  1256. struct _cdrp_cmd req;
  1257. struct _cdrp_cmd rsp;
  1258. atomic_t rsp_status;
  1259. int pay_size;
  1260. u32 rsp_opcode;
  1261. u32 total_cmds;
  1262. u32 op_type;
  1263. u32 type;
  1264. u32 cmd_op;
  1265. u32 *hdr; /* Back channel message header */
  1266. u32 *pay; /* Back channel message payload */
  1267. u8 func_num;
  1268. };
  1269. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1270. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1271. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1272. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1273. #define ADDR_IN_RANGE(addr, low, high) \
  1274. (((addr) < (high)) && ((addr) >= (low)))
  1275. #define QLCRD32(adapter, off, err) \
  1276. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1277. #define QLCWR32(adapter, off, val) \
  1278. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1279. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1280. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1281. #define qlcnic_rom_lock(a) \
  1282. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1283. #define qlcnic_rom_unlock(a) \
  1284. qlcnic_pcie_sem_unlock((a), 2)
  1285. #define qlcnic_phy_lock(a) \
  1286. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1287. #define qlcnic_phy_unlock(a) \
  1288. qlcnic_pcie_sem_unlock((a), 3)
  1289. #define qlcnic_sw_lock(a) \
  1290. qlcnic_pcie_sem_lock((a), 6, 0)
  1291. #define qlcnic_sw_unlock(a) \
  1292. qlcnic_pcie_sem_unlock((a), 6)
  1293. #define crb_win_lock(a) \
  1294. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1295. #define crb_win_unlock(a) \
  1296. qlcnic_pcie_sem_unlock((a), 7)
  1297. #define __QLCNIC_MAX_LED_RATE 0xf
  1298. #define __QLCNIC_MAX_LED_STATE 0x2
  1299. #define MAX_CTL_CHECK 1000
  1300. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1301. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1302. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1303. int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
  1304. bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
  1305. /* Functions from qlcnic_init.c */
  1306. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1307. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1308. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1309. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1310. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1311. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1312. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1313. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1314. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1315. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1316. u8 *bytes, size_t size);
  1317. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1318. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1319. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1320. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1321. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1322. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1323. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1324. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1325. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1326. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1327. struct qlcnic_host_tx_ring *);
  1328. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1329. void qlcnic_watchdog_task(struct work_struct *work);
  1330. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1331. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1332. void qlcnic_set_multi(struct net_device *netdev);
  1333. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
  1334. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1335. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1336. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1337. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1338. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1339. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1340. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1341. netdev_features_t features);
  1342. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1343. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1344. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1345. /* Functions from qlcnic_ethtool.c */
  1346. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1347. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1348. /* Functions from qlcnic_main.c */
  1349. int qlcnic_reset_context(struct qlcnic_adapter *);
  1350. void qlcnic_diag_free_res(struct net_device *netdev, int);
  1351. int qlcnic_diag_alloc_res(struct net_device *netdev, int);
  1352. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
  1353. void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
  1354. void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
  1355. int qlcnic_setup_rings(struct qlcnic_adapter *);
  1356. int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
  1357. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1358. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1359. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1360. /* eSwitch management functions */
  1361. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1362. struct qlcnic_esw_func_cfg *);
  1363. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1364. struct qlcnic_esw_func_cfg *);
  1365. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1366. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1367. struct __qlcnic_esw_statistics *);
  1368. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1369. struct __qlcnic_esw_statistics *);
  1370. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1371. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1372. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1373. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1374. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1375. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1376. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1377. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1378. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1379. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1380. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1381. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1382. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1383. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1384. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1385. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1386. struct qlcnic_esw_func_cfg *);
  1387. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1388. struct qlcnic_esw_func_cfg *);
  1389. int qlcnic_setup_tss_rss_intr(struct qlcnic_adapter *);
  1390. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1391. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1392. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1393. void qlcnic_detach(struct qlcnic_adapter *);
  1394. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1395. int qlcnic_attach(struct qlcnic_adapter *);
  1396. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1397. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1398. int qlcnic_check_temp(struct qlcnic_adapter *);
  1399. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1400. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1401. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1402. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1403. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1404. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1405. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1406. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1407. struct qlcnic_esw_func_cfg *);
  1408. void qlcnic_sriov_vf_schedule_multi(struct net_device *);
  1409. int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
  1410. int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
  1411. u16 *);
  1412. /*
  1413. * QLOGIC Board information
  1414. */
  1415. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1416. struct qlcnic_board_info {
  1417. unsigned short vendor;
  1418. unsigned short device;
  1419. unsigned short sub_vendor;
  1420. unsigned short sub_device;
  1421. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1422. };
  1423. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1424. {
  1425. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1426. return tx_ring->sw_consumer - tx_ring->producer;
  1427. else
  1428. return tx_ring->sw_consumer + tx_ring->num_desc -
  1429. tx_ring->producer;
  1430. }
  1431. static inline int qlcnic_set_real_num_queues(struct qlcnic_adapter *adapter,
  1432. struct net_device *netdev)
  1433. {
  1434. int err;
  1435. netdev->num_tx_queues = adapter->drv_tx_rings;
  1436. netdev->real_num_tx_queues = adapter->drv_tx_rings;
  1437. err = netif_set_real_num_tx_queues(netdev, adapter->drv_tx_rings);
  1438. if (err)
  1439. netdev_err(netdev, "failed to set %d Tx queues\n",
  1440. adapter->drv_tx_rings);
  1441. return err;
  1442. }
  1443. struct qlcnic_nic_template {
  1444. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1445. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1446. int (*start_firmware) (struct qlcnic_adapter *);
  1447. int (*init_driver) (struct qlcnic_adapter *);
  1448. void (*request_reset) (struct qlcnic_adapter *, u32);
  1449. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1450. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1451. void (*napi_del)(struct qlcnic_adapter *);
  1452. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1453. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1454. int (*shutdown)(struct pci_dev *);
  1455. int (*resume)(struct qlcnic_adapter *);
  1456. };
  1457. struct qlcnic_mbx_ops {
  1458. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1459. struct qlcnic_cmd_args *, unsigned long *);
  1460. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1461. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1462. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1463. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1464. };
  1465. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1466. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1467. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1468. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1469. void qlcnic_update_stats(struct qlcnic_adapter *);
  1470. /* Adapter hardware abstraction */
  1471. struct qlcnic_hardware_ops {
  1472. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1473. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1474. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1475. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1476. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1477. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1478. int (*setup_intr) (struct qlcnic_adapter *);
  1479. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1480. struct qlcnic_adapter *, u32);
  1481. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1482. void (*get_func_no) (struct qlcnic_adapter *);
  1483. int (*api_lock) (struct qlcnic_adapter *);
  1484. void (*api_unlock) (struct qlcnic_adapter *);
  1485. void (*add_sysfs) (struct qlcnic_adapter *);
  1486. void (*remove_sysfs) (struct qlcnic_adapter *);
  1487. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1488. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1489. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1490. struct qlcnic_host_tx_ring *, int);
  1491. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1492. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1493. struct qlcnic_host_tx_ring *);
  1494. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1495. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1496. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1497. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1498. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1499. void (*napi_enable) (struct qlcnic_adapter *);
  1500. void (*napi_disable) (struct qlcnic_adapter *);
  1501. int (*config_intr_coal) (struct qlcnic_adapter *,
  1502. struct ethtool_coalesce *);
  1503. int (*config_rss) (struct qlcnic_adapter *, int);
  1504. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1505. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1506. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1507. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1508. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1509. int (*get_board_info) (struct qlcnic_adapter *);
  1510. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1511. void (*free_mac_list) (struct qlcnic_adapter *);
  1512. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1513. pci_ers_result_t (*io_error_detected) (struct pci_dev *,
  1514. pci_channel_state_t);
  1515. pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
  1516. void (*io_resume) (struct pci_dev *);
  1517. void (*get_beacon_state)(struct qlcnic_adapter *);
  1518. void (*enable_sds_intr) (struct qlcnic_adapter *,
  1519. struct qlcnic_host_sds_ring *);
  1520. void (*disable_sds_intr) (struct qlcnic_adapter *,
  1521. struct qlcnic_host_sds_ring *);
  1522. void (*enable_tx_intr) (struct qlcnic_adapter *,
  1523. struct qlcnic_host_tx_ring *);
  1524. void (*disable_tx_intr) (struct qlcnic_adapter *,
  1525. struct qlcnic_host_tx_ring *);
  1526. };
  1527. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1528. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1529. {
  1530. return adapter->nic_ops->start_firmware(adapter);
  1531. }
  1532. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1533. loff_t offset, size_t size)
  1534. {
  1535. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1536. }
  1537. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1538. loff_t offset, size_t size)
  1539. {
  1540. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1541. }
  1542. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1543. ulong off, u32 data)
  1544. {
  1545. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1546. }
  1547. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1548. u8 *mac, u8 function)
  1549. {
  1550. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1551. }
  1552. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
  1553. {
  1554. return adapter->ahw->hw_ops->setup_intr(adapter);
  1555. }
  1556. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1557. struct qlcnic_adapter *adapter, u32 arg)
  1558. {
  1559. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1560. }
  1561. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1562. struct qlcnic_cmd_args *cmd)
  1563. {
  1564. if (adapter->ahw->hw_ops->mbx_cmd)
  1565. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1566. return -EIO;
  1567. }
  1568. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1569. {
  1570. adapter->ahw->hw_ops->get_func_no(adapter);
  1571. }
  1572. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1573. {
  1574. return adapter->ahw->hw_ops->api_lock(adapter);
  1575. }
  1576. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1577. {
  1578. adapter->ahw->hw_ops->api_unlock(adapter);
  1579. }
  1580. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1581. {
  1582. if (adapter->ahw->hw_ops->add_sysfs)
  1583. adapter->ahw->hw_ops->add_sysfs(adapter);
  1584. }
  1585. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1586. {
  1587. if (adapter->ahw->hw_ops->remove_sysfs)
  1588. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1589. }
  1590. static inline void
  1591. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1592. {
  1593. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1594. }
  1595. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1596. {
  1597. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1598. }
  1599. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1600. struct qlcnic_host_tx_ring *ptr,
  1601. int ring)
  1602. {
  1603. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1604. }
  1605. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1606. {
  1607. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1608. }
  1609. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1610. struct qlcnic_host_tx_ring *ptr)
  1611. {
  1612. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1613. }
  1614. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1615. int enable)
  1616. {
  1617. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1618. }
  1619. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1620. struct qlcnic_info *info, u8 id)
  1621. {
  1622. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1623. }
  1624. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1625. struct qlcnic_pci_info *info)
  1626. {
  1627. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1628. }
  1629. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1630. struct qlcnic_info *info)
  1631. {
  1632. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1633. }
  1634. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1635. u8 *addr, u16 id, u8 cmd)
  1636. {
  1637. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1638. }
  1639. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1640. struct net_device *netdev)
  1641. {
  1642. return adapter->nic_ops->napi_add(adapter, netdev);
  1643. }
  1644. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1645. {
  1646. adapter->nic_ops->napi_del(adapter);
  1647. }
  1648. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1649. {
  1650. adapter->ahw->hw_ops->napi_enable(adapter);
  1651. }
  1652. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1653. {
  1654. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1655. return adapter->nic_ops->shutdown(pdev);
  1656. }
  1657. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1658. {
  1659. return adapter->nic_ops->resume(adapter);
  1660. }
  1661. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1662. {
  1663. adapter->ahw->hw_ops->napi_disable(adapter);
  1664. }
  1665. static inline int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter,
  1666. struct ethtool_coalesce *ethcoal)
  1667. {
  1668. return adapter->ahw->hw_ops->config_intr_coal(adapter, ethcoal);
  1669. }
  1670. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1671. {
  1672. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1673. }
  1674. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1675. int enable)
  1676. {
  1677. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1678. }
  1679. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1680. {
  1681. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1682. }
  1683. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1684. {
  1685. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1686. }
  1687. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1688. u32 mode)
  1689. {
  1690. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1691. }
  1692. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1693. u64 *addr, u16 id)
  1694. {
  1695. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1696. }
  1697. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1698. {
  1699. return adapter->ahw->hw_ops->get_board_info(adapter);
  1700. }
  1701. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1702. {
  1703. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1704. }
  1705. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1706. {
  1707. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1708. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1709. }
  1710. static inline void qlcnic_get_beacon_state(struct qlcnic_adapter *adapter)
  1711. {
  1712. adapter->ahw->hw_ops->get_beacon_state(adapter);
  1713. }
  1714. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1715. {
  1716. if (adapter->ahw->hw_ops->read_phys_port_id)
  1717. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1718. }
  1719. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1720. u32 key)
  1721. {
  1722. if (adapter->nic_ops->request_reset)
  1723. adapter->nic_ops->request_reset(adapter, key);
  1724. }
  1725. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1726. {
  1727. if (adapter->nic_ops->cancel_idc_work)
  1728. adapter->nic_ops->cancel_idc_work(adapter);
  1729. }
  1730. static inline irqreturn_t
  1731. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1732. {
  1733. return adapter->nic_ops->clear_legacy_intr(adapter);
  1734. }
  1735. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1736. u32 rate)
  1737. {
  1738. return adapter->nic_ops->config_led(adapter, state, rate);
  1739. }
  1740. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1741. __be32 ip, int cmd)
  1742. {
  1743. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1744. }
  1745. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1746. {
  1747. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1748. }
  1749. static inline void
  1750. qlcnic_82xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1751. struct qlcnic_host_tx_ring *tx_ring)
  1752. {
  1753. if (qlcnic_check_multi_tx(adapter) &&
  1754. !adapter->ahw->diag_test)
  1755. writel(0x0, tx_ring->crb_intr_mask);
  1756. }
  1757. static inline void
  1758. qlcnic_82xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1759. struct qlcnic_host_tx_ring *tx_ring)
  1760. {
  1761. if (qlcnic_check_multi_tx(adapter) &&
  1762. !adapter->ahw->diag_test)
  1763. writel(1, tx_ring->crb_intr_mask);
  1764. }
  1765. static inline void
  1766. qlcnic_83xx_enable_tx_intr(struct qlcnic_adapter *adapter,
  1767. struct qlcnic_host_tx_ring *tx_ring)
  1768. {
  1769. writel(0, tx_ring->crb_intr_mask);
  1770. }
  1771. static inline void
  1772. qlcnic_83xx_disable_tx_intr(struct qlcnic_adapter *adapter,
  1773. struct qlcnic_host_tx_ring *tx_ring)
  1774. {
  1775. writel(1, tx_ring->crb_intr_mask);
  1776. }
  1777. /* Enable MSI-x and INT-x interrupts */
  1778. static inline void
  1779. qlcnic_83xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1780. struct qlcnic_host_sds_ring *sds_ring)
  1781. {
  1782. writel(0, sds_ring->crb_intr_mask);
  1783. }
  1784. /* Disable MSI-x and INT-x interrupts */
  1785. static inline void
  1786. qlcnic_83xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1787. struct qlcnic_host_sds_ring *sds_ring)
  1788. {
  1789. writel(1, sds_ring->crb_intr_mask);
  1790. }
  1791. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1792. {
  1793. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1794. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  1795. }
  1796. /* When operating in a muti tx mode, driver needs to write 0x1
  1797. * to src register, instead of 0x0 to disable receiving interrupt.
  1798. */
  1799. static inline void
  1800. qlcnic_82xx_disable_sds_intr(struct qlcnic_adapter *adapter,
  1801. struct qlcnic_host_sds_ring *sds_ring)
  1802. {
  1803. if (qlcnic_check_multi_tx(adapter) &&
  1804. !adapter->ahw->diag_test &&
  1805. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1806. writel(0x1, sds_ring->crb_intr_mask);
  1807. else
  1808. writel(0, sds_ring->crb_intr_mask);
  1809. }
  1810. static inline void qlcnic_enable_sds_intr(struct qlcnic_adapter *adapter,
  1811. struct qlcnic_host_sds_ring *sds_ring)
  1812. {
  1813. if (adapter->ahw->hw_ops->enable_sds_intr)
  1814. adapter->ahw->hw_ops->enable_sds_intr(adapter, sds_ring);
  1815. }
  1816. static inline void
  1817. qlcnic_disable_sds_intr(struct qlcnic_adapter *adapter,
  1818. struct qlcnic_host_sds_ring *sds_ring)
  1819. {
  1820. if (adapter->ahw->hw_ops->disable_sds_intr)
  1821. adapter->ahw->hw_ops->disable_sds_intr(adapter, sds_ring);
  1822. }
  1823. static inline void qlcnic_enable_tx_intr(struct qlcnic_adapter *adapter,
  1824. struct qlcnic_host_tx_ring *tx_ring)
  1825. {
  1826. if (adapter->ahw->hw_ops->enable_tx_intr)
  1827. adapter->ahw->hw_ops->enable_tx_intr(adapter, tx_ring);
  1828. }
  1829. static inline void qlcnic_disable_tx_intr(struct qlcnic_adapter *adapter,
  1830. struct qlcnic_host_tx_ring *tx_ring)
  1831. {
  1832. if (adapter->ahw->hw_ops->disable_tx_intr)
  1833. adapter->ahw->hw_ops->disable_tx_intr(adapter, tx_ring);
  1834. }
  1835. /* When operating in a muti tx mode, driver needs to write 0x0
  1836. * to src register, instead of 0x1 to enable receiving interrupts.
  1837. */
  1838. static inline void
  1839. qlcnic_82xx_enable_sds_intr(struct qlcnic_adapter *adapter,
  1840. struct qlcnic_host_sds_ring *sds_ring)
  1841. {
  1842. if (qlcnic_check_multi_tx(adapter) &&
  1843. !adapter->ahw->diag_test &&
  1844. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1845. writel(0, sds_ring->crb_intr_mask);
  1846. else
  1847. writel(0x1, sds_ring->crb_intr_mask);
  1848. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1849. writel(0xfbff, adapter->tgt_mask_reg);
  1850. }
  1851. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1852. {
  1853. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1854. }
  1855. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1856. {
  1857. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1858. }
  1859. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1860. {
  1861. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1862. }
  1863. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1864. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1865. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1866. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1867. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1868. printk(KERN_INFO "%s: %s: " _fmt, \
  1869. dev_name(&adapter->pdev->dev), \
  1870. __func__, ##_args); \
  1871. } while (0)
  1872. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1873. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1874. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1875. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1876. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1877. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1878. {
  1879. unsigned short device = adapter->pdev->device;
  1880. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1881. }
  1882. static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
  1883. {
  1884. unsigned short device = adapter->pdev->device;
  1885. return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1886. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1887. }
  1888. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1889. {
  1890. unsigned short device = adapter->pdev->device;
  1891. bool status;
  1892. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1893. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1894. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1895. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1896. return status;
  1897. }
  1898. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1899. {
  1900. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  1901. }
  1902. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  1903. {
  1904. unsigned short device = adapter->pdev->device;
  1905. bool status;
  1906. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  1907. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1908. return status;
  1909. }
  1910. static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
  1911. {
  1912. unsigned short device = adapter->pdev->device;
  1913. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  1914. }
  1915. static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
  1916. {
  1917. unsigned short device = adapter->pdev->device;
  1918. return (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ? true : false;
  1919. }
  1920. static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
  1921. {
  1922. if (qlcnic_84xx_check(adapter))
  1923. return QLC_84XX_VNIC_COUNT;
  1924. else
  1925. return QLC_DEFAULT_VNIC_COUNT;
  1926. }
  1927. #endif /* __QLCNIC_H_ */