resource_tracker.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct vlan_res {
  54. struct list_head list;
  55. u16 vlan;
  56. int ref_count;
  57. int vlan_index;
  58. u8 port;
  59. };
  60. struct res_common {
  61. struct list_head list;
  62. struct rb_node node;
  63. u64 res_id;
  64. int owner;
  65. int state;
  66. int from_state;
  67. int to_state;
  68. int removing;
  69. };
  70. enum {
  71. RES_ANY_BUSY = 1
  72. };
  73. struct res_gid {
  74. struct list_head list;
  75. u8 gid[16];
  76. enum mlx4_protocol prot;
  77. enum mlx4_steer_type steer;
  78. u64 reg_id;
  79. };
  80. enum res_qp_states {
  81. RES_QP_BUSY = RES_ANY_BUSY,
  82. /* QP number was allocated */
  83. RES_QP_RESERVED,
  84. /* ICM memory for QP context was mapped */
  85. RES_QP_MAPPED,
  86. /* QP is in hw ownership */
  87. RES_QP_HW
  88. };
  89. struct res_qp {
  90. struct res_common com;
  91. struct res_mtt *mtt;
  92. struct res_cq *rcq;
  93. struct res_cq *scq;
  94. struct res_srq *srq;
  95. struct list_head mcg_list;
  96. spinlock_t mcg_spl;
  97. int local_qpn;
  98. atomic_t ref_count;
  99. u32 qpc_flags;
  100. /* saved qp params before VST enforcement in order to restore on VGT */
  101. u8 sched_queue;
  102. __be32 param3;
  103. u8 vlan_control;
  104. u8 fvl_rx;
  105. u8 pri_path_fl;
  106. u8 vlan_index;
  107. u8 feup;
  108. };
  109. enum res_mtt_states {
  110. RES_MTT_BUSY = RES_ANY_BUSY,
  111. RES_MTT_ALLOCATED,
  112. };
  113. static inline const char *mtt_states_str(enum res_mtt_states state)
  114. {
  115. switch (state) {
  116. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  117. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  118. default: return "Unknown";
  119. }
  120. }
  121. struct res_mtt {
  122. struct res_common com;
  123. int order;
  124. atomic_t ref_count;
  125. };
  126. enum res_mpt_states {
  127. RES_MPT_BUSY = RES_ANY_BUSY,
  128. RES_MPT_RESERVED,
  129. RES_MPT_MAPPED,
  130. RES_MPT_HW,
  131. };
  132. struct res_mpt {
  133. struct res_common com;
  134. struct res_mtt *mtt;
  135. int key;
  136. };
  137. enum res_eq_states {
  138. RES_EQ_BUSY = RES_ANY_BUSY,
  139. RES_EQ_RESERVED,
  140. RES_EQ_HW,
  141. };
  142. struct res_eq {
  143. struct res_common com;
  144. struct res_mtt *mtt;
  145. };
  146. enum res_cq_states {
  147. RES_CQ_BUSY = RES_ANY_BUSY,
  148. RES_CQ_ALLOCATED,
  149. RES_CQ_HW,
  150. };
  151. struct res_cq {
  152. struct res_common com;
  153. struct res_mtt *mtt;
  154. atomic_t ref_count;
  155. };
  156. enum res_srq_states {
  157. RES_SRQ_BUSY = RES_ANY_BUSY,
  158. RES_SRQ_ALLOCATED,
  159. RES_SRQ_HW,
  160. };
  161. struct res_srq {
  162. struct res_common com;
  163. struct res_mtt *mtt;
  164. struct res_cq *cq;
  165. atomic_t ref_count;
  166. };
  167. enum res_counter_states {
  168. RES_COUNTER_BUSY = RES_ANY_BUSY,
  169. RES_COUNTER_ALLOCATED,
  170. };
  171. struct res_counter {
  172. struct res_common com;
  173. int port;
  174. };
  175. enum res_xrcdn_states {
  176. RES_XRCD_BUSY = RES_ANY_BUSY,
  177. RES_XRCD_ALLOCATED,
  178. };
  179. struct res_xrcdn {
  180. struct res_common com;
  181. int port;
  182. };
  183. enum res_fs_rule_states {
  184. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  185. RES_FS_RULE_ALLOCATED,
  186. };
  187. struct res_fs_rule {
  188. struct res_common com;
  189. int qpn;
  190. };
  191. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  192. {
  193. struct rb_node *node = root->rb_node;
  194. while (node) {
  195. struct res_common *res = container_of(node, struct res_common,
  196. node);
  197. if (res_id < res->res_id)
  198. node = node->rb_left;
  199. else if (res_id > res->res_id)
  200. node = node->rb_right;
  201. else
  202. return res;
  203. }
  204. return NULL;
  205. }
  206. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  207. {
  208. struct rb_node **new = &(root->rb_node), *parent = NULL;
  209. /* Figure out where to put new node */
  210. while (*new) {
  211. struct res_common *this = container_of(*new, struct res_common,
  212. node);
  213. parent = *new;
  214. if (res->res_id < this->res_id)
  215. new = &((*new)->rb_left);
  216. else if (res->res_id > this->res_id)
  217. new = &((*new)->rb_right);
  218. else
  219. return -EEXIST;
  220. }
  221. /* Add new node and rebalance tree. */
  222. rb_link_node(&res->node, parent, new);
  223. rb_insert_color(&res->node, root);
  224. return 0;
  225. }
  226. enum qp_transition {
  227. QP_TRANS_INIT2RTR,
  228. QP_TRANS_RTR2RTS,
  229. QP_TRANS_RTS2RTS,
  230. QP_TRANS_SQERR2RTS,
  231. QP_TRANS_SQD2SQD,
  232. QP_TRANS_SQD2RTS
  233. };
  234. /* For Debug uses */
  235. static const char *ResourceType(enum mlx4_resource rt)
  236. {
  237. switch (rt) {
  238. case RES_QP: return "RES_QP";
  239. case RES_CQ: return "RES_CQ";
  240. case RES_SRQ: return "RES_SRQ";
  241. case RES_MPT: return "RES_MPT";
  242. case RES_MTT: return "RES_MTT";
  243. case RES_MAC: return "RES_MAC";
  244. case RES_VLAN: return "RES_VLAN";
  245. case RES_EQ: return "RES_EQ";
  246. case RES_COUNTER: return "RES_COUNTER";
  247. case RES_FS_RULE: return "RES_FS_RULE";
  248. case RES_XRCD: return "RES_XRCD";
  249. default: return "Unknown resource type !!!";
  250. };
  251. }
  252. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  253. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  254. enum mlx4_resource res_type, int count,
  255. int port)
  256. {
  257. struct mlx4_priv *priv = mlx4_priv(dev);
  258. struct resource_allocator *res_alloc =
  259. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  260. int err = -EINVAL;
  261. int allocated, free, reserved, guaranteed, from_free;
  262. if (slave > dev->num_vfs)
  263. return -EINVAL;
  264. spin_lock(&res_alloc->alloc_lock);
  265. allocated = (port > 0) ?
  266. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] :
  267. res_alloc->allocated[slave];
  268. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  269. res_alloc->res_free;
  270. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  271. res_alloc->res_reserved;
  272. guaranteed = res_alloc->guaranteed[slave];
  273. if (allocated + count > res_alloc->quota[slave])
  274. goto out;
  275. if (allocated + count <= guaranteed) {
  276. err = 0;
  277. } else {
  278. /* portion may need to be obtained from free area */
  279. if (guaranteed - allocated > 0)
  280. from_free = count - (guaranteed - allocated);
  281. else
  282. from_free = count;
  283. if (free - from_free > reserved)
  284. err = 0;
  285. }
  286. if (!err) {
  287. /* grant the request */
  288. if (port > 0) {
  289. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] += count;
  290. res_alloc->res_port_free[port - 1] -= count;
  291. } else {
  292. res_alloc->allocated[slave] += count;
  293. res_alloc->res_free -= count;
  294. }
  295. }
  296. out:
  297. spin_unlock(&res_alloc->alloc_lock);
  298. return err;
  299. }
  300. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  301. enum mlx4_resource res_type, int count,
  302. int port)
  303. {
  304. struct mlx4_priv *priv = mlx4_priv(dev);
  305. struct resource_allocator *res_alloc =
  306. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  307. if (slave > dev->num_vfs)
  308. return;
  309. spin_lock(&res_alloc->alloc_lock);
  310. if (port > 0) {
  311. res_alloc->allocated[(port - 1) * (dev->num_vfs + 1) + slave] -= count;
  312. res_alloc->res_port_free[port - 1] += count;
  313. } else {
  314. res_alloc->allocated[slave] -= count;
  315. res_alloc->res_free += count;
  316. }
  317. spin_unlock(&res_alloc->alloc_lock);
  318. return;
  319. }
  320. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  321. struct resource_allocator *res_alloc,
  322. enum mlx4_resource res_type,
  323. int vf, int num_instances)
  324. {
  325. res_alloc->guaranteed[vf] = num_instances / (2 * (dev->num_vfs + 1));
  326. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  327. if (vf == mlx4_master_func_num(dev)) {
  328. res_alloc->res_free = num_instances;
  329. if (res_type == RES_MTT) {
  330. /* reserved mtts will be taken out of the PF allocation */
  331. res_alloc->res_free += dev->caps.reserved_mtts;
  332. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  333. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  334. }
  335. }
  336. }
  337. void mlx4_init_quotas(struct mlx4_dev *dev)
  338. {
  339. struct mlx4_priv *priv = mlx4_priv(dev);
  340. int pf;
  341. /* quotas for VFs are initialized in mlx4_slave_cap */
  342. if (mlx4_is_slave(dev))
  343. return;
  344. if (!mlx4_is_mfunc(dev)) {
  345. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  346. mlx4_num_reserved_sqps(dev);
  347. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  348. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  349. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  350. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  351. return;
  352. }
  353. pf = mlx4_master_func_num(dev);
  354. dev->quotas.qp =
  355. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  356. dev->quotas.cq =
  357. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  358. dev->quotas.srq =
  359. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  360. dev->quotas.mtt =
  361. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  362. dev->quotas.mpt =
  363. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  364. }
  365. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  366. {
  367. struct mlx4_priv *priv = mlx4_priv(dev);
  368. int i, j;
  369. int t;
  370. priv->mfunc.master.res_tracker.slave_list =
  371. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  372. GFP_KERNEL);
  373. if (!priv->mfunc.master.res_tracker.slave_list)
  374. return -ENOMEM;
  375. for (i = 0 ; i < dev->num_slaves; i++) {
  376. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  377. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  378. slave_list[i].res_list[t]);
  379. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  380. }
  381. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  382. dev->num_slaves);
  383. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  384. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  385. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  386. struct resource_allocator *res_alloc =
  387. &priv->mfunc.master.res_tracker.res_alloc[i];
  388. res_alloc->quota = kmalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  389. res_alloc->guaranteed = kmalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  390. if (i == RES_MAC || i == RES_VLAN)
  391. res_alloc->allocated = kzalloc(MLX4_MAX_PORTS *
  392. (dev->num_vfs + 1) * sizeof(int),
  393. GFP_KERNEL);
  394. else
  395. res_alloc->allocated = kzalloc((dev->num_vfs + 1) * sizeof(int), GFP_KERNEL);
  396. if (!res_alloc->quota || !res_alloc->guaranteed ||
  397. !res_alloc->allocated)
  398. goto no_mem_err;
  399. spin_lock_init(&res_alloc->alloc_lock);
  400. for (t = 0; t < dev->num_vfs + 1; t++) {
  401. switch (i) {
  402. case RES_QP:
  403. initialize_res_quotas(dev, res_alloc, RES_QP,
  404. t, dev->caps.num_qps -
  405. dev->caps.reserved_qps -
  406. mlx4_num_reserved_sqps(dev));
  407. break;
  408. case RES_CQ:
  409. initialize_res_quotas(dev, res_alloc, RES_CQ,
  410. t, dev->caps.num_cqs -
  411. dev->caps.reserved_cqs);
  412. break;
  413. case RES_SRQ:
  414. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  415. t, dev->caps.num_srqs -
  416. dev->caps.reserved_srqs);
  417. break;
  418. case RES_MPT:
  419. initialize_res_quotas(dev, res_alloc, RES_MPT,
  420. t, dev->caps.num_mpts -
  421. dev->caps.reserved_mrws);
  422. break;
  423. case RES_MTT:
  424. initialize_res_quotas(dev, res_alloc, RES_MTT,
  425. t, dev->caps.num_mtts -
  426. dev->caps.reserved_mtts);
  427. break;
  428. case RES_MAC:
  429. if (t == mlx4_master_func_num(dev)) {
  430. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  431. res_alloc->guaranteed[t] = 2;
  432. for (j = 0; j < MLX4_MAX_PORTS; j++)
  433. res_alloc->res_port_free[j] = MLX4_MAX_MAC_NUM;
  434. } else {
  435. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  436. res_alloc->guaranteed[t] = 2;
  437. }
  438. break;
  439. case RES_VLAN:
  440. if (t == mlx4_master_func_num(dev)) {
  441. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  442. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  443. for (j = 0; j < MLX4_MAX_PORTS; j++)
  444. res_alloc->res_port_free[j] =
  445. res_alloc->quota[t];
  446. } else {
  447. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  448. res_alloc->guaranteed[t] = 0;
  449. }
  450. break;
  451. case RES_COUNTER:
  452. res_alloc->quota[t] = dev->caps.max_counters;
  453. res_alloc->guaranteed[t] = 0;
  454. if (t == mlx4_master_func_num(dev))
  455. res_alloc->res_free = res_alloc->quota[t];
  456. break;
  457. default:
  458. break;
  459. }
  460. if (i == RES_MAC || i == RES_VLAN) {
  461. for (j = 0; j < MLX4_MAX_PORTS; j++)
  462. res_alloc->res_port_rsvd[j] +=
  463. res_alloc->guaranteed[t];
  464. } else {
  465. res_alloc->res_reserved += res_alloc->guaranteed[t];
  466. }
  467. }
  468. }
  469. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  470. return 0;
  471. no_mem_err:
  472. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  473. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  474. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  475. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  476. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  477. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  478. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  479. }
  480. return -ENOMEM;
  481. }
  482. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  483. enum mlx4_res_tracker_free_type type)
  484. {
  485. struct mlx4_priv *priv = mlx4_priv(dev);
  486. int i;
  487. if (priv->mfunc.master.res_tracker.slave_list) {
  488. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  489. for (i = 0; i < dev->num_slaves; i++) {
  490. if (type == RES_TR_FREE_ALL ||
  491. dev->caps.function != i)
  492. mlx4_delete_all_resources_for_slave(dev, i);
  493. }
  494. /* free master's vlans */
  495. i = dev->caps.function;
  496. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  497. rem_slave_vlans(dev, i);
  498. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  499. }
  500. if (type != RES_TR_FREE_SLAVES_ONLY) {
  501. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  502. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  503. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  504. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  505. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  506. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  507. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  508. }
  509. kfree(priv->mfunc.master.res_tracker.slave_list);
  510. priv->mfunc.master.res_tracker.slave_list = NULL;
  511. }
  512. }
  513. }
  514. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  515. struct mlx4_cmd_mailbox *inbox)
  516. {
  517. u8 sched = *(u8 *)(inbox->buf + 64);
  518. u8 orig_index = *(u8 *)(inbox->buf + 35);
  519. u8 new_index;
  520. struct mlx4_priv *priv = mlx4_priv(dev);
  521. int port;
  522. port = (sched >> 6 & 1) + 1;
  523. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  524. *(u8 *)(inbox->buf + 35) = new_index;
  525. }
  526. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  527. u8 slave)
  528. {
  529. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  530. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  531. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  532. if (MLX4_QP_ST_UD == ts)
  533. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  534. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  535. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  536. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  537. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  538. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  539. }
  540. }
  541. static int update_vport_qp_param(struct mlx4_dev *dev,
  542. struct mlx4_cmd_mailbox *inbox,
  543. u8 slave, u32 qpn)
  544. {
  545. struct mlx4_qp_context *qpc = inbox->buf + 8;
  546. struct mlx4_vport_oper_state *vp_oper;
  547. struct mlx4_priv *priv;
  548. u32 qp_type;
  549. int port;
  550. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  551. priv = mlx4_priv(dev);
  552. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  553. if (MLX4_VGT != vp_oper->state.default_vlan) {
  554. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  555. if (MLX4_QP_ST_RC == qp_type ||
  556. (MLX4_QP_ST_UD == qp_type &&
  557. !mlx4_is_qp_reserved(dev, qpn)))
  558. return -EINVAL;
  559. /* the reserved QPs (special, proxy, tunnel)
  560. * do not operate over vlans
  561. */
  562. if (mlx4_is_qp_reserved(dev, qpn))
  563. return 0;
  564. /* force strip vlan by clear vsd */
  565. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  566. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  567. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  568. qpc->pri_path.vlan_control =
  569. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  570. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  571. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  572. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  573. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  574. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  575. } else if (0 != vp_oper->state.default_vlan) {
  576. qpc->pri_path.vlan_control =
  577. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  578. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  579. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  580. } else { /* priority tagged */
  581. qpc->pri_path.vlan_control =
  582. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  583. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  584. }
  585. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  586. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  587. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  588. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  589. qpc->pri_path.sched_queue &= 0xC7;
  590. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  591. }
  592. if (vp_oper->state.spoofchk) {
  593. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  594. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  595. }
  596. return 0;
  597. }
  598. static int mpt_mask(struct mlx4_dev *dev)
  599. {
  600. return dev->caps.num_mpts - 1;
  601. }
  602. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  603. enum mlx4_resource type)
  604. {
  605. struct mlx4_priv *priv = mlx4_priv(dev);
  606. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  607. res_id);
  608. }
  609. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  610. enum mlx4_resource type,
  611. void *res)
  612. {
  613. struct res_common *r;
  614. int err = 0;
  615. spin_lock_irq(mlx4_tlock(dev));
  616. r = find_res(dev, res_id, type);
  617. if (!r) {
  618. err = -ENONET;
  619. goto exit;
  620. }
  621. if (r->state == RES_ANY_BUSY) {
  622. err = -EBUSY;
  623. goto exit;
  624. }
  625. if (r->owner != slave) {
  626. err = -EPERM;
  627. goto exit;
  628. }
  629. r->from_state = r->state;
  630. r->state = RES_ANY_BUSY;
  631. if (res)
  632. *((struct res_common **)res) = r;
  633. exit:
  634. spin_unlock_irq(mlx4_tlock(dev));
  635. return err;
  636. }
  637. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  638. enum mlx4_resource type,
  639. u64 res_id, int *slave)
  640. {
  641. struct res_common *r;
  642. int err = -ENOENT;
  643. int id = res_id;
  644. if (type == RES_QP)
  645. id &= 0x7fffff;
  646. spin_lock(mlx4_tlock(dev));
  647. r = find_res(dev, id, type);
  648. if (r) {
  649. *slave = r->owner;
  650. err = 0;
  651. }
  652. spin_unlock(mlx4_tlock(dev));
  653. return err;
  654. }
  655. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  656. enum mlx4_resource type)
  657. {
  658. struct res_common *r;
  659. spin_lock_irq(mlx4_tlock(dev));
  660. r = find_res(dev, res_id, type);
  661. if (r)
  662. r->state = r->from_state;
  663. spin_unlock_irq(mlx4_tlock(dev));
  664. }
  665. static struct res_common *alloc_qp_tr(int id)
  666. {
  667. struct res_qp *ret;
  668. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  669. if (!ret)
  670. return NULL;
  671. ret->com.res_id = id;
  672. ret->com.state = RES_QP_RESERVED;
  673. ret->local_qpn = id;
  674. INIT_LIST_HEAD(&ret->mcg_list);
  675. spin_lock_init(&ret->mcg_spl);
  676. atomic_set(&ret->ref_count, 0);
  677. return &ret->com;
  678. }
  679. static struct res_common *alloc_mtt_tr(int id, int order)
  680. {
  681. struct res_mtt *ret;
  682. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  683. if (!ret)
  684. return NULL;
  685. ret->com.res_id = id;
  686. ret->order = order;
  687. ret->com.state = RES_MTT_ALLOCATED;
  688. atomic_set(&ret->ref_count, 0);
  689. return &ret->com;
  690. }
  691. static struct res_common *alloc_mpt_tr(int id, int key)
  692. {
  693. struct res_mpt *ret;
  694. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  695. if (!ret)
  696. return NULL;
  697. ret->com.res_id = id;
  698. ret->com.state = RES_MPT_RESERVED;
  699. ret->key = key;
  700. return &ret->com;
  701. }
  702. static struct res_common *alloc_eq_tr(int id)
  703. {
  704. struct res_eq *ret;
  705. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  706. if (!ret)
  707. return NULL;
  708. ret->com.res_id = id;
  709. ret->com.state = RES_EQ_RESERVED;
  710. return &ret->com;
  711. }
  712. static struct res_common *alloc_cq_tr(int id)
  713. {
  714. struct res_cq *ret;
  715. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  716. if (!ret)
  717. return NULL;
  718. ret->com.res_id = id;
  719. ret->com.state = RES_CQ_ALLOCATED;
  720. atomic_set(&ret->ref_count, 0);
  721. return &ret->com;
  722. }
  723. static struct res_common *alloc_srq_tr(int id)
  724. {
  725. struct res_srq *ret;
  726. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  727. if (!ret)
  728. return NULL;
  729. ret->com.res_id = id;
  730. ret->com.state = RES_SRQ_ALLOCATED;
  731. atomic_set(&ret->ref_count, 0);
  732. return &ret->com;
  733. }
  734. static struct res_common *alloc_counter_tr(int id)
  735. {
  736. struct res_counter *ret;
  737. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  738. if (!ret)
  739. return NULL;
  740. ret->com.res_id = id;
  741. ret->com.state = RES_COUNTER_ALLOCATED;
  742. return &ret->com;
  743. }
  744. static struct res_common *alloc_xrcdn_tr(int id)
  745. {
  746. struct res_xrcdn *ret;
  747. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  748. if (!ret)
  749. return NULL;
  750. ret->com.res_id = id;
  751. ret->com.state = RES_XRCD_ALLOCATED;
  752. return &ret->com;
  753. }
  754. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  755. {
  756. struct res_fs_rule *ret;
  757. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  758. if (!ret)
  759. return NULL;
  760. ret->com.res_id = id;
  761. ret->com.state = RES_FS_RULE_ALLOCATED;
  762. ret->qpn = qpn;
  763. return &ret->com;
  764. }
  765. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  766. int extra)
  767. {
  768. struct res_common *ret;
  769. switch (type) {
  770. case RES_QP:
  771. ret = alloc_qp_tr(id);
  772. break;
  773. case RES_MPT:
  774. ret = alloc_mpt_tr(id, extra);
  775. break;
  776. case RES_MTT:
  777. ret = alloc_mtt_tr(id, extra);
  778. break;
  779. case RES_EQ:
  780. ret = alloc_eq_tr(id);
  781. break;
  782. case RES_CQ:
  783. ret = alloc_cq_tr(id);
  784. break;
  785. case RES_SRQ:
  786. ret = alloc_srq_tr(id);
  787. break;
  788. case RES_MAC:
  789. printk(KERN_ERR "implementation missing\n");
  790. return NULL;
  791. case RES_COUNTER:
  792. ret = alloc_counter_tr(id);
  793. break;
  794. case RES_XRCD:
  795. ret = alloc_xrcdn_tr(id);
  796. break;
  797. case RES_FS_RULE:
  798. ret = alloc_fs_rule_tr(id, extra);
  799. break;
  800. default:
  801. return NULL;
  802. }
  803. if (ret)
  804. ret->owner = slave;
  805. return ret;
  806. }
  807. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  808. enum mlx4_resource type, int extra)
  809. {
  810. int i;
  811. int err;
  812. struct mlx4_priv *priv = mlx4_priv(dev);
  813. struct res_common **res_arr;
  814. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  815. struct rb_root *root = &tracker->res_tree[type];
  816. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  817. if (!res_arr)
  818. return -ENOMEM;
  819. for (i = 0; i < count; ++i) {
  820. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  821. if (!res_arr[i]) {
  822. for (--i; i >= 0; --i)
  823. kfree(res_arr[i]);
  824. kfree(res_arr);
  825. return -ENOMEM;
  826. }
  827. }
  828. spin_lock_irq(mlx4_tlock(dev));
  829. for (i = 0; i < count; ++i) {
  830. if (find_res(dev, base + i, type)) {
  831. err = -EEXIST;
  832. goto undo;
  833. }
  834. err = res_tracker_insert(root, res_arr[i]);
  835. if (err)
  836. goto undo;
  837. list_add_tail(&res_arr[i]->list,
  838. &tracker->slave_list[slave].res_list[type]);
  839. }
  840. spin_unlock_irq(mlx4_tlock(dev));
  841. kfree(res_arr);
  842. return 0;
  843. undo:
  844. for (--i; i >= base; --i)
  845. rb_erase(&res_arr[i]->node, root);
  846. spin_unlock_irq(mlx4_tlock(dev));
  847. for (i = 0; i < count; ++i)
  848. kfree(res_arr[i]);
  849. kfree(res_arr);
  850. return err;
  851. }
  852. static int remove_qp_ok(struct res_qp *res)
  853. {
  854. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  855. !list_empty(&res->mcg_list)) {
  856. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  857. res->com.state, atomic_read(&res->ref_count));
  858. return -EBUSY;
  859. } else if (res->com.state != RES_QP_RESERVED) {
  860. return -EPERM;
  861. }
  862. return 0;
  863. }
  864. static int remove_mtt_ok(struct res_mtt *res, int order)
  865. {
  866. if (res->com.state == RES_MTT_BUSY ||
  867. atomic_read(&res->ref_count)) {
  868. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  869. __func__, __LINE__,
  870. mtt_states_str(res->com.state),
  871. atomic_read(&res->ref_count));
  872. return -EBUSY;
  873. } else if (res->com.state != RES_MTT_ALLOCATED)
  874. return -EPERM;
  875. else if (res->order != order)
  876. return -EINVAL;
  877. return 0;
  878. }
  879. static int remove_mpt_ok(struct res_mpt *res)
  880. {
  881. if (res->com.state == RES_MPT_BUSY)
  882. return -EBUSY;
  883. else if (res->com.state != RES_MPT_RESERVED)
  884. return -EPERM;
  885. return 0;
  886. }
  887. static int remove_eq_ok(struct res_eq *res)
  888. {
  889. if (res->com.state == RES_MPT_BUSY)
  890. return -EBUSY;
  891. else if (res->com.state != RES_MPT_RESERVED)
  892. return -EPERM;
  893. return 0;
  894. }
  895. static int remove_counter_ok(struct res_counter *res)
  896. {
  897. if (res->com.state == RES_COUNTER_BUSY)
  898. return -EBUSY;
  899. else if (res->com.state != RES_COUNTER_ALLOCATED)
  900. return -EPERM;
  901. return 0;
  902. }
  903. static int remove_xrcdn_ok(struct res_xrcdn *res)
  904. {
  905. if (res->com.state == RES_XRCD_BUSY)
  906. return -EBUSY;
  907. else if (res->com.state != RES_XRCD_ALLOCATED)
  908. return -EPERM;
  909. return 0;
  910. }
  911. static int remove_fs_rule_ok(struct res_fs_rule *res)
  912. {
  913. if (res->com.state == RES_FS_RULE_BUSY)
  914. return -EBUSY;
  915. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  916. return -EPERM;
  917. return 0;
  918. }
  919. static int remove_cq_ok(struct res_cq *res)
  920. {
  921. if (res->com.state == RES_CQ_BUSY)
  922. return -EBUSY;
  923. else if (res->com.state != RES_CQ_ALLOCATED)
  924. return -EPERM;
  925. return 0;
  926. }
  927. static int remove_srq_ok(struct res_srq *res)
  928. {
  929. if (res->com.state == RES_SRQ_BUSY)
  930. return -EBUSY;
  931. else if (res->com.state != RES_SRQ_ALLOCATED)
  932. return -EPERM;
  933. return 0;
  934. }
  935. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  936. {
  937. switch (type) {
  938. case RES_QP:
  939. return remove_qp_ok((struct res_qp *)res);
  940. case RES_CQ:
  941. return remove_cq_ok((struct res_cq *)res);
  942. case RES_SRQ:
  943. return remove_srq_ok((struct res_srq *)res);
  944. case RES_MPT:
  945. return remove_mpt_ok((struct res_mpt *)res);
  946. case RES_MTT:
  947. return remove_mtt_ok((struct res_mtt *)res, extra);
  948. case RES_MAC:
  949. return -ENOSYS;
  950. case RES_EQ:
  951. return remove_eq_ok((struct res_eq *)res);
  952. case RES_COUNTER:
  953. return remove_counter_ok((struct res_counter *)res);
  954. case RES_XRCD:
  955. return remove_xrcdn_ok((struct res_xrcdn *)res);
  956. case RES_FS_RULE:
  957. return remove_fs_rule_ok((struct res_fs_rule *)res);
  958. default:
  959. return -EINVAL;
  960. }
  961. }
  962. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  963. enum mlx4_resource type, int extra)
  964. {
  965. u64 i;
  966. int err;
  967. struct mlx4_priv *priv = mlx4_priv(dev);
  968. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  969. struct res_common *r;
  970. spin_lock_irq(mlx4_tlock(dev));
  971. for (i = base; i < base + count; ++i) {
  972. r = res_tracker_lookup(&tracker->res_tree[type], i);
  973. if (!r) {
  974. err = -ENOENT;
  975. goto out;
  976. }
  977. if (r->owner != slave) {
  978. err = -EPERM;
  979. goto out;
  980. }
  981. err = remove_ok(r, type, extra);
  982. if (err)
  983. goto out;
  984. }
  985. for (i = base; i < base + count; ++i) {
  986. r = res_tracker_lookup(&tracker->res_tree[type], i);
  987. rb_erase(&r->node, &tracker->res_tree[type]);
  988. list_del(&r->list);
  989. kfree(r);
  990. }
  991. err = 0;
  992. out:
  993. spin_unlock_irq(mlx4_tlock(dev));
  994. return err;
  995. }
  996. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  997. enum res_qp_states state, struct res_qp **qp,
  998. int alloc)
  999. {
  1000. struct mlx4_priv *priv = mlx4_priv(dev);
  1001. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1002. struct res_qp *r;
  1003. int err = 0;
  1004. spin_lock_irq(mlx4_tlock(dev));
  1005. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1006. if (!r)
  1007. err = -ENOENT;
  1008. else if (r->com.owner != slave)
  1009. err = -EPERM;
  1010. else {
  1011. switch (state) {
  1012. case RES_QP_BUSY:
  1013. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1014. __func__, r->com.res_id);
  1015. err = -EBUSY;
  1016. break;
  1017. case RES_QP_RESERVED:
  1018. if (r->com.state == RES_QP_MAPPED && !alloc)
  1019. break;
  1020. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1021. err = -EINVAL;
  1022. break;
  1023. case RES_QP_MAPPED:
  1024. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1025. r->com.state == RES_QP_HW)
  1026. break;
  1027. else {
  1028. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1029. r->com.res_id);
  1030. err = -EINVAL;
  1031. }
  1032. break;
  1033. case RES_QP_HW:
  1034. if (r->com.state != RES_QP_MAPPED)
  1035. err = -EINVAL;
  1036. break;
  1037. default:
  1038. err = -EINVAL;
  1039. }
  1040. if (!err) {
  1041. r->com.from_state = r->com.state;
  1042. r->com.to_state = state;
  1043. r->com.state = RES_QP_BUSY;
  1044. if (qp)
  1045. *qp = r;
  1046. }
  1047. }
  1048. spin_unlock_irq(mlx4_tlock(dev));
  1049. return err;
  1050. }
  1051. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1052. enum res_mpt_states state, struct res_mpt **mpt)
  1053. {
  1054. struct mlx4_priv *priv = mlx4_priv(dev);
  1055. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1056. struct res_mpt *r;
  1057. int err = 0;
  1058. spin_lock_irq(mlx4_tlock(dev));
  1059. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1060. if (!r)
  1061. err = -ENOENT;
  1062. else if (r->com.owner != slave)
  1063. err = -EPERM;
  1064. else {
  1065. switch (state) {
  1066. case RES_MPT_BUSY:
  1067. err = -EINVAL;
  1068. break;
  1069. case RES_MPT_RESERVED:
  1070. if (r->com.state != RES_MPT_MAPPED)
  1071. err = -EINVAL;
  1072. break;
  1073. case RES_MPT_MAPPED:
  1074. if (r->com.state != RES_MPT_RESERVED &&
  1075. r->com.state != RES_MPT_HW)
  1076. err = -EINVAL;
  1077. break;
  1078. case RES_MPT_HW:
  1079. if (r->com.state != RES_MPT_MAPPED)
  1080. err = -EINVAL;
  1081. break;
  1082. default:
  1083. err = -EINVAL;
  1084. }
  1085. if (!err) {
  1086. r->com.from_state = r->com.state;
  1087. r->com.to_state = state;
  1088. r->com.state = RES_MPT_BUSY;
  1089. if (mpt)
  1090. *mpt = r;
  1091. }
  1092. }
  1093. spin_unlock_irq(mlx4_tlock(dev));
  1094. return err;
  1095. }
  1096. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1097. enum res_eq_states state, struct res_eq **eq)
  1098. {
  1099. struct mlx4_priv *priv = mlx4_priv(dev);
  1100. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1101. struct res_eq *r;
  1102. int err = 0;
  1103. spin_lock_irq(mlx4_tlock(dev));
  1104. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1105. if (!r)
  1106. err = -ENOENT;
  1107. else if (r->com.owner != slave)
  1108. err = -EPERM;
  1109. else {
  1110. switch (state) {
  1111. case RES_EQ_BUSY:
  1112. err = -EINVAL;
  1113. break;
  1114. case RES_EQ_RESERVED:
  1115. if (r->com.state != RES_EQ_HW)
  1116. err = -EINVAL;
  1117. break;
  1118. case RES_EQ_HW:
  1119. if (r->com.state != RES_EQ_RESERVED)
  1120. err = -EINVAL;
  1121. break;
  1122. default:
  1123. err = -EINVAL;
  1124. }
  1125. if (!err) {
  1126. r->com.from_state = r->com.state;
  1127. r->com.to_state = state;
  1128. r->com.state = RES_EQ_BUSY;
  1129. if (eq)
  1130. *eq = r;
  1131. }
  1132. }
  1133. spin_unlock_irq(mlx4_tlock(dev));
  1134. return err;
  1135. }
  1136. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1137. enum res_cq_states state, struct res_cq **cq)
  1138. {
  1139. struct mlx4_priv *priv = mlx4_priv(dev);
  1140. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1141. struct res_cq *r;
  1142. int err;
  1143. spin_lock_irq(mlx4_tlock(dev));
  1144. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1145. if (!r) {
  1146. err = -ENOENT;
  1147. } else if (r->com.owner != slave) {
  1148. err = -EPERM;
  1149. } else if (state == RES_CQ_ALLOCATED) {
  1150. if (r->com.state != RES_CQ_HW)
  1151. err = -EINVAL;
  1152. else if (atomic_read(&r->ref_count))
  1153. err = -EBUSY;
  1154. else
  1155. err = 0;
  1156. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1157. err = -EINVAL;
  1158. } else {
  1159. err = 0;
  1160. }
  1161. if (!err) {
  1162. r->com.from_state = r->com.state;
  1163. r->com.to_state = state;
  1164. r->com.state = RES_CQ_BUSY;
  1165. if (cq)
  1166. *cq = r;
  1167. }
  1168. spin_unlock_irq(mlx4_tlock(dev));
  1169. return err;
  1170. }
  1171. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1172. enum res_srq_states state, struct res_srq **srq)
  1173. {
  1174. struct mlx4_priv *priv = mlx4_priv(dev);
  1175. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1176. struct res_srq *r;
  1177. int err = 0;
  1178. spin_lock_irq(mlx4_tlock(dev));
  1179. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1180. if (!r) {
  1181. err = -ENOENT;
  1182. } else if (r->com.owner != slave) {
  1183. err = -EPERM;
  1184. } else if (state == RES_SRQ_ALLOCATED) {
  1185. if (r->com.state != RES_SRQ_HW)
  1186. err = -EINVAL;
  1187. else if (atomic_read(&r->ref_count))
  1188. err = -EBUSY;
  1189. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1190. err = -EINVAL;
  1191. }
  1192. if (!err) {
  1193. r->com.from_state = r->com.state;
  1194. r->com.to_state = state;
  1195. r->com.state = RES_SRQ_BUSY;
  1196. if (srq)
  1197. *srq = r;
  1198. }
  1199. spin_unlock_irq(mlx4_tlock(dev));
  1200. return err;
  1201. }
  1202. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1203. enum mlx4_resource type, int id)
  1204. {
  1205. struct mlx4_priv *priv = mlx4_priv(dev);
  1206. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1207. struct res_common *r;
  1208. spin_lock_irq(mlx4_tlock(dev));
  1209. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1210. if (r && (r->owner == slave))
  1211. r->state = r->from_state;
  1212. spin_unlock_irq(mlx4_tlock(dev));
  1213. }
  1214. static void res_end_move(struct mlx4_dev *dev, int slave,
  1215. enum mlx4_resource type, int id)
  1216. {
  1217. struct mlx4_priv *priv = mlx4_priv(dev);
  1218. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1219. struct res_common *r;
  1220. spin_lock_irq(mlx4_tlock(dev));
  1221. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1222. if (r && (r->owner == slave))
  1223. r->state = r->to_state;
  1224. spin_unlock_irq(mlx4_tlock(dev));
  1225. }
  1226. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1227. {
  1228. return mlx4_is_qp_reserved(dev, qpn) &&
  1229. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1230. }
  1231. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1232. {
  1233. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1234. }
  1235. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1236. u64 in_param, u64 *out_param)
  1237. {
  1238. int err;
  1239. int count;
  1240. int align;
  1241. int base;
  1242. int qpn;
  1243. switch (op) {
  1244. case RES_OP_RESERVE:
  1245. count = get_param_l(&in_param);
  1246. align = get_param_h(&in_param);
  1247. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1248. if (err)
  1249. return err;
  1250. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  1251. if (err) {
  1252. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1253. return err;
  1254. }
  1255. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1256. if (err) {
  1257. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1258. __mlx4_qp_release_range(dev, base, count);
  1259. return err;
  1260. }
  1261. set_param_l(out_param, base);
  1262. break;
  1263. case RES_OP_MAP_ICM:
  1264. qpn = get_param_l(&in_param) & 0x7fffff;
  1265. if (valid_reserved(dev, slave, qpn)) {
  1266. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1267. if (err)
  1268. return err;
  1269. }
  1270. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1271. NULL, 1);
  1272. if (err)
  1273. return err;
  1274. if (!fw_reserved(dev, qpn)) {
  1275. err = __mlx4_qp_alloc_icm(dev, qpn);
  1276. if (err) {
  1277. res_abort_move(dev, slave, RES_QP, qpn);
  1278. return err;
  1279. }
  1280. }
  1281. res_end_move(dev, slave, RES_QP, qpn);
  1282. break;
  1283. default:
  1284. err = -EINVAL;
  1285. break;
  1286. }
  1287. return err;
  1288. }
  1289. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1290. u64 in_param, u64 *out_param)
  1291. {
  1292. int err = -EINVAL;
  1293. int base;
  1294. int order;
  1295. if (op != RES_OP_RESERVE_AND_MAP)
  1296. return err;
  1297. order = get_param_l(&in_param);
  1298. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1299. if (err)
  1300. return err;
  1301. base = __mlx4_alloc_mtt_range(dev, order);
  1302. if (base == -1) {
  1303. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1304. return -ENOMEM;
  1305. }
  1306. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1307. if (err) {
  1308. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1309. __mlx4_free_mtt_range(dev, base, order);
  1310. } else {
  1311. set_param_l(out_param, base);
  1312. }
  1313. return err;
  1314. }
  1315. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1316. u64 in_param, u64 *out_param)
  1317. {
  1318. int err = -EINVAL;
  1319. int index;
  1320. int id;
  1321. struct res_mpt *mpt;
  1322. switch (op) {
  1323. case RES_OP_RESERVE:
  1324. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1325. if (err)
  1326. break;
  1327. index = __mlx4_mpt_reserve(dev);
  1328. if (index == -1) {
  1329. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1330. break;
  1331. }
  1332. id = index & mpt_mask(dev);
  1333. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1334. if (err) {
  1335. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1336. __mlx4_mpt_release(dev, index);
  1337. break;
  1338. }
  1339. set_param_l(out_param, index);
  1340. break;
  1341. case RES_OP_MAP_ICM:
  1342. index = get_param_l(&in_param);
  1343. id = index & mpt_mask(dev);
  1344. err = mr_res_start_move_to(dev, slave, id,
  1345. RES_MPT_MAPPED, &mpt);
  1346. if (err)
  1347. return err;
  1348. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1349. if (err) {
  1350. res_abort_move(dev, slave, RES_MPT, id);
  1351. return err;
  1352. }
  1353. res_end_move(dev, slave, RES_MPT, id);
  1354. break;
  1355. }
  1356. return err;
  1357. }
  1358. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1359. u64 in_param, u64 *out_param)
  1360. {
  1361. int cqn;
  1362. int err;
  1363. switch (op) {
  1364. case RES_OP_RESERVE_AND_MAP:
  1365. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1366. if (err)
  1367. break;
  1368. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1369. if (err) {
  1370. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1371. break;
  1372. }
  1373. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1374. if (err) {
  1375. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1376. __mlx4_cq_free_icm(dev, cqn);
  1377. break;
  1378. }
  1379. set_param_l(out_param, cqn);
  1380. break;
  1381. default:
  1382. err = -EINVAL;
  1383. }
  1384. return err;
  1385. }
  1386. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1387. u64 in_param, u64 *out_param)
  1388. {
  1389. int srqn;
  1390. int err;
  1391. switch (op) {
  1392. case RES_OP_RESERVE_AND_MAP:
  1393. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1394. if (err)
  1395. break;
  1396. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1397. if (err) {
  1398. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1399. break;
  1400. }
  1401. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1402. if (err) {
  1403. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1404. __mlx4_srq_free_icm(dev, srqn);
  1405. break;
  1406. }
  1407. set_param_l(out_param, srqn);
  1408. break;
  1409. default:
  1410. err = -EINVAL;
  1411. }
  1412. return err;
  1413. }
  1414. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1415. {
  1416. struct mlx4_priv *priv = mlx4_priv(dev);
  1417. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1418. struct mac_res *res;
  1419. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1420. return -EINVAL;
  1421. res = kzalloc(sizeof *res, GFP_KERNEL);
  1422. if (!res) {
  1423. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1424. return -ENOMEM;
  1425. }
  1426. res->mac = mac;
  1427. res->port = (u8) port;
  1428. list_add_tail(&res->list,
  1429. &tracker->slave_list[slave].res_list[RES_MAC]);
  1430. return 0;
  1431. }
  1432. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1433. int port)
  1434. {
  1435. struct mlx4_priv *priv = mlx4_priv(dev);
  1436. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1437. struct list_head *mac_list =
  1438. &tracker->slave_list[slave].res_list[RES_MAC];
  1439. struct mac_res *res, *tmp;
  1440. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1441. if (res->mac == mac && res->port == (u8) port) {
  1442. list_del(&res->list);
  1443. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1444. kfree(res);
  1445. break;
  1446. }
  1447. }
  1448. }
  1449. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1450. {
  1451. struct mlx4_priv *priv = mlx4_priv(dev);
  1452. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1453. struct list_head *mac_list =
  1454. &tracker->slave_list[slave].res_list[RES_MAC];
  1455. struct mac_res *res, *tmp;
  1456. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1457. list_del(&res->list);
  1458. __mlx4_unregister_mac(dev, res->port, res->mac);
  1459. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1460. kfree(res);
  1461. }
  1462. }
  1463. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1464. u64 in_param, u64 *out_param, int in_port)
  1465. {
  1466. int err = -EINVAL;
  1467. int port;
  1468. u64 mac;
  1469. if (op != RES_OP_RESERVE_AND_MAP)
  1470. return err;
  1471. port = !in_port ? get_param_l(out_param) : in_port;
  1472. mac = in_param;
  1473. err = __mlx4_register_mac(dev, port, mac);
  1474. if (err >= 0) {
  1475. set_param_l(out_param, err);
  1476. err = 0;
  1477. }
  1478. if (!err) {
  1479. err = mac_add_to_slave(dev, slave, mac, port);
  1480. if (err)
  1481. __mlx4_unregister_mac(dev, port, mac);
  1482. }
  1483. return err;
  1484. }
  1485. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1486. int port, int vlan_index)
  1487. {
  1488. struct mlx4_priv *priv = mlx4_priv(dev);
  1489. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1490. struct list_head *vlan_list =
  1491. &tracker->slave_list[slave].res_list[RES_VLAN];
  1492. struct vlan_res *res, *tmp;
  1493. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1494. if (res->vlan == vlan && res->port == (u8) port) {
  1495. /* vlan found. update ref count */
  1496. ++res->ref_count;
  1497. return 0;
  1498. }
  1499. }
  1500. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1501. return -EINVAL;
  1502. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1503. if (!res) {
  1504. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1505. return -ENOMEM;
  1506. }
  1507. res->vlan = vlan;
  1508. res->port = (u8) port;
  1509. res->vlan_index = vlan_index;
  1510. res->ref_count = 1;
  1511. list_add_tail(&res->list,
  1512. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1513. return 0;
  1514. }
  1515. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1516. int port)
  1517. {
  1518. struct mlx4_priv *priv = mlx4_priv(dev);
  1519. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1520. struct list_head *vlan_list =
  1521. &tracker->slave_list[slave].res_list[RES_VLAN];
  1522. struct vlan_res *res, *tmp;
  1523. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1524. if (res->vlan == vlan && res->port == (u8) port) {
  1525. if (!--res->ref_count) {
  1526. list_del(&res->list);
  1527. mlx4_release_resource(dev, slave, RES_VLAN,
  1528. 1, port);
  1529. kfree(res);
  1530. }
  1531. break;
  1532. }
  1533. }
  1534. }
  1535. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1536. {
  1537. struct mlx4_priv *priv = mlx4_priv(dev);
  1538. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1539. struct list_head *vlan_list =
  1540. &tracker->slave_list[slave].res_list[RES_VLAN];
  1541. struct vlan_res *res, *tmp;
  1542. int i;
  1543. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1544. list_del(&res->list);
  1545. /* dereference the vlan the num times the slave referenced it */
  1546. for (i = 0; i < res->ref_count; i++)
  1547. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1548. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1549. kfree(res);
  1550. }
  1551. }
  1552. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1553. u64 in_param, u64 *out_param, int in_port)
  1554. {
  1555. struct mlx4_priv *priv = mlx4_priv(dev);
  1556. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1557. int err;
  1558. u16 vlan;
  1559. int vlan_index;
  1560. int port;
  1561. port = !in_port ? get_param_l(out_param) : in_port;
  1562. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1563. return -EINVAL;
  1564. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1565. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1566. slave_state[slave].old_vlan_api = true;
  1567. return 0;
  1568. }
  1569. vlan = (u16) in_param;
  1570. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1571. if (!err) {
  1572. set_param_l(out_param, (u32) vlan_index);
  1573. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1574. if (err)
  1575. __mlx4_unregister_vlan(dev, port, vlan);
  1576. }
  1577. return err;
  1578. }
  1579. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1580. u64 in_param, u64 *out_param)
  1581. {
  1582. u32 index;
  1583. int err;
  1584. if (op != RES_OP_RESERVE)
  1585. return -EINVAL;
  1586. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1587. if (err)
  1588. return err;
  1589. err = __mlx4_counter_alloc(dev, &index);
  1590. if (err) {
  1591. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1592. return err;
  1593. }
  1594. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1595. if (err) {
  1596. __mlx4_counter_free(dev, index);
  1597. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1598. } else {
  1599. set_param_l(out_param, index);
  1600. }
  1601. return err;
  1602. }
  1603. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1604. u64 in_param, u64 *out_param)
  1605. {
  1606. u32 xrcdn;
  1607. int err;
  1608. if (op != RES_OP_RESERVE)
  1609. return -EINVAL;
  1610. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1611. if (err)
  1612. return err;
  1613. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1614. if (err)
  1615. __mlx4_xrcd_free(dev, xrcdn);
  1616. else
  1617. set_param_l(out_param, xrcdn);
  1618. return err;
  1619. }
  1620. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1621. struct mlx4_vhcr *vhcr,
  1622. struct mlx4_cmd_mailbox *inbox,
  1623. struct mlx4_cmd_mailbox *outbox,
  1624. struct mlx4_cmd_info *cmd)
  1625. {
  1626. int err;
  1627. int alop = vhcr->op_modifier;
  1628. switch (vhcr->in_modifier & 0xFF) {
  1629. case RES_QP:
  1630. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1631. vhcr->in_param, &vhcr->out_param);
  1632. break;
  1633. case RES_MTT:
  1634. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1635. vhcr->in_param, &vhcr->out_param);
  1636. break;
  1637. case RES_MPT:
  1638. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1639. vhcr->in_param, &vhcr->out_param);
  1640. break;
  1641. case RES_CQ:
  1642. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1643. vhcr->in_param, &vhcr->out_param);
  1644. break;
  1645. case RES_SRQ:
  1646. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1647. vhcr->in_param, &vhcr->out_param);
  1648. break;
  1649. case RES_MAC:
  1650. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1651. vhcr->in_param, &vhcr->out_param,
  1652. (vhcr->in_modifier >> 8) & 0xFF);
  1653. break;
  1654. case RES_VLAN:
  1655. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1656. vhcr->in_param, &vhcr->out_param,
  1657. (vhcr->in_modifier >> 8) & 0xFF);
  1658. break;
  1659. case RES_COUNTER:
  1660. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1661. vhcr->in_param, &vhcr->out_param);
  1662. break;
  1663. case RES_XRCD:
  1664. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1665. vhcr->in_param, &vhcr->out_param);
  1666. break;
  1667. default:
  1668. err = -EINVAL;
  1669. break;
  1670. }
  1671. return err;
  1672. }
  1673. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1674. u64 in_param)
  1675. {
  1676. int err;
  1677. int count;
  1678. int base;
  1679. int qpn;
  1680. switch (op) {
  1681. case RES_OP_RESERVE:
  1682. base = get_param_l(&in_param) & 0x7fffff;
  1683. count = get_param_h(&in_param);
  1684. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1685. if (err)
  1686. break;
  1687. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1688. __mlx4_qp_release_range(dev, base, count);
  1689. break;
  1690. case RES_OP_MAP_ICM:
  1691. qpn = get_param_l(&in_param) & 0x7fffff;
  1692. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1693. NULL, 0);
  1694. if (err)
  1695. return err;
  1696. if (!fw_reserved(dev, qpn))
  1697. __mlx4_qp_free_icm(dev, qpn);
  1698. res_end_move(dev, slave, RES_QP, qpn);
  1699. if (valid_reserved(dev, slave, qpn))
  1700. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1701. break;
  1702. default:
  1703. err = -EINVAL;
  1704. break;
  1705. }
  1706. return err;
  1707. }
  1708. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1709. u64 in_param, u64 *out_param)
  1710. {
  1711. int err = -EINVAL;
  1712. int base;
  1713. int order;
  1714. if (op != RES_OP_RESERVE_AND_MAP)
  1715. return err;
  1716. base = get_param_l(&in_param);
  1717. order = get_param_h(&in_param);
  1718. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1719. if (!err) {
  1720. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1721. __mlx4_free_mtt_range(dev, base, order);
  1722. }
  1723. return err;
  1724. }
  1725. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1726. u64 in_param)
  1727. {
  1728. int err = -EINVAL;
  1729. int index;
  1730. int id;
  1731. struct res_mpt *mpt;
  1732. switch (op) {
  1733. case RES_OP_RESERVE:
  1734. index = get_param_l(&in_param);
  1735. id = index & mpt_mask(dev);
  1736. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1737. if (err)
  1738. break;
  1739. index = mpt->key;
  1740. put_res(dev, slave, id, RES_MPT);
  1741. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1742. if (err)
  1743. break;
  1744. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1745. __mlx4_mpt_release(dev, index);
  1746. break;
  1747. case RES_OP_MAP_ICM:
  1748. index = get_param_l(&in_param);
  1749. id = index & mpt_mask(dev);
  1750. err = mr_res_start_move_to(dev, slave, id,
  1751. RES_MPT_RESERVED, &mpt);
  1752. if (err)
  1753. return err;
  1754. __mlx4_mpt_free_icm(dev, mpt->key);
  1755. res_end_move(dev, slave, RES_MPT, id);
  1756. return err;
  1757. break;
  1758. default:
  1759. err = -EINVAL;
  1760. break;
  1761. }
  1762. return err;
  1763. }
  1764. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1765. u64 in_param, u64 *out_param)
  1766. {
  1767. int cqn;
  1768. int err;
  1769. switch (op) {
  1770. case RES_OP_RESERVE_AND_MAP:
  1771. cqn = get_param_l(&in_param);
  1772. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1773. if (err)
  1774. break;
  1775. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1776. __mlx4_cq_free_icm(dev, cqn);
  1777. break;
  1778. default:
  1779. err = -EINVAL;
  1780. break;
  1781. }
  1782. return err;
  1783. }
  1784. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1785. u64 in_param, u64 *out_param)
  1786. {
  1787. int srqn;
  1788. int err;
  1789. switch (op) {
  1790. case RES_OP_RESERVE_AND_MAP:
  1791. srqn = get_param_l(&in_param);
  1792. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1793. if (err)
  1794. break;
  1795. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1796. __mlx4_srq_free_icm(dev, srqn);
  1797. break;
  1798. default:
  1799. err = -EINVAL;
  1800. break;
  1801. }
  1802. return err;
  1803. }
  1804. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1805. u64 in_param, u64 *out_param, int in_port)
  1806. {
  1807. int port;
  1808. int err = 0;
  1809. switch (op) {
  1810. case RES_OP_RESERVE_AND_MAP:
  1811. port = !in_port ? get_param_l(out_param) : in_port;
  1812. mac_del_from_slave(dev, slave, in_param, port);
  1813. __mlx4_unregister_mac(dev, port, in_param);
  1814. break;
  1815. default:
  1816. err = -EINVAL;
  1817. break;
  1818. }
  1819. return err;
  1820. }
  1821. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1822. u64 in_param, u64 *out_param, int port)
  1823. {
  1824. struct mlx4_priv *priv = mlx4_priv(dev);
  1825. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1826. int err = 0;
  1827. switch (op) {
  1828. case RES_OP_RESERVE_AND_MAP:
  1829. if (slave_state[slave].old_vlan_api)
  1830. return 0;
  1831. if (!port)
  1832. return -EINVAL;
  1833. vlan_del_from_slave(dev, slave, in_param, port);
  1834. __mlx4_unregister_vlan(dev, port, in_param);
  1835. break;
  1836. default:
  1837. err = -EINVAL;
  1838. break;
  1839. }
  1840. return err;
  1841. }
  1842. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1843. u64 in_param, u64 *out_param)
  1844. {
  1845. int index;
  1846. int err;
  1847. if (op != RES_OP_RESERVE)
  1848. return -EINVAL;
  1849. index = get_param_l(&in_param);
  1850. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1851. if (err)
  1852. return err;
  1853. __mlx4_counter_free(dev, index);
  1854. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1855. return err;
  1856. }
  1857. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1858. u64 in_param, u64 *out_param)
  1859. {
  1860. int xrcdn;
  1861. int err;
  1862. if (op != RES_OP_RESERVE)
  1863. return -EINVAL;
  1864. xrcdn = get_param_l(&in_param);
  1865. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1866. if (err)
  1867. return err;
  1868. __mlx4_xrcd_free(dev, xrcdn);
  1869. return err;
  1870. }
  1871. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1872. struct mlx4_vhcr *vhcr,
  1873. struct mlx4_cmd_mailbox *inbox,
  1874. struct mlx4_cmd_mailbox *outbox,
  1875. struct mlx4_cmd_info *cmd)
  1876. {
  1877. int err = -EINVAL;
  1878. int alop = vhcr->op_modifier;
  1879. switch (vhcr->in_modifier & 0xFF) {
  1880. case RES_QP:
  1881. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1882. vhcr->in_param);
  1883. break;
  1884. case RES_MTT:
  1885. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1886. vhcr->in_param, &vhcr->out_param);
  1887. break;
  1888. case RES_MPT:
  1889. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1890. vhcr->in_param);
  1891. break;
  1892. case RES_CQ:
  1893. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1894. vhcr->in_param, &vhcr->out_param);
  1895. break;
  1896. case RES_SRQ:
  1897. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1898. vhcr->in_param, &vhcr->out_param);
  1899. break;
  1900. case RES_MAC:
  1901. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1902. vhcr->in_param, &vhcr->out_param,
  1903. (vhcr->in_modifier >> 8) & 0xFF);
  1904. break;
  1905. case RES_VLAN:
  1906. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1907. vhcr->in_param, &vhcr->out_param,
  1908. (vhcr->in_modifier >> 8) & 0xFF);
  1909. break;
  1910. case RES_COUNTER:
  1911. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1912. vhcr->in_param, &vhcr->out_param);
  1913. break;
  1914. case RES_XRCD:
  1915. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1916. vhcr->in_param, &vhcr->out_param);
  1917. default:
  1918. break;
  1919. }
  1920. return err;
  1921. }
  1922. /* ugly but other choices are uglier */
  1923. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1924. {
  1925. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1926. }
  1927. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1928. {
  1929. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1930. }
  1931. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1932. {
  1933. return be32_to_cpu(mpt->mtt_sz);
  1934. }
  1935. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1936. {
  1937. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1938. }
  1939. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1940. {
  1941. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1942. }
  1943. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1944. {
  1945. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1946. }
  1947. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1948. {
  1949. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1950. }
  1951. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1952. {
  1953. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1954. }
  1955. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1956. {
  1957. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1958. }
  1959. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1960. {
  1961. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1962. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1963. int log_sq_sride = qpc->sq_size_stride & 7;
  1964. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1965. int log_rq_stride = qpc->rq_size_stride & 7;
  1966. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1967. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1968. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  1969. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  1970. int sq_size;
  1971. int rq_size;
  1972. int total_pages;
  1973. int total_mem;
  1974. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1975. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1976. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1977. total_mem = sq_size + rq_size;
  1978. total_pages =
  1979. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1980. page_shift);
  1981. return total_pages;
  1982. }
  1983. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1984. int size, struct res_mtt *mtt)
  1985. {
  1986. int res_start = mtt->com.res_id;
  1987. int res_size = (1 << mtt->order);
  1988. if (start < res_start || start + size > res_start + res_size)
  1989. return -EPERM;
  1990. return 0;
  1991. }
  1992. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1993. struct mlx4_vhcr *vhcr,
  1994. struct mlx4_cmd_mailbox *inbox,
  1995. struct mlx4_cmd_mailbox *outbox,
  1996. struct mlx4_cmd_info *cmd)
  1997. {
  1998. int err;
  1999. int index = vhcr->in_modifier;
  2000. struct res_mtt *mtt;
  2001. struct res_mpt *mpt;
  2002. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2003. int phys;
  2004. int id;
  2005. u32 pd;
  2006. int pd_slave;
  2007. id = index & mpt_mask(dev);
  2008. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2009. if (err)
  2010. return err;
  2011. /* Disable memory windows for VFs. */
  2012. if (!mr_is_region(inbox->buf)) {
  2013. err = -EPERM;
  2014. goto ex_abort;
  2015. }
  2016. /* Make sure that the PD bits related to the slave id are zeros. */
  2017. pd = mr_get_pd(inbox->buf);
  2018. pd_slave = (pd >> 17) & 0x7f;
  2019. if (pd_slave != 0 && pd_slave != slave) {
  2020. err = -EPERM;
  2021. goto ex_abort;
  2022. }
  2023. if (mr_is_fmr(inbox->buf)) {
  2024. /* FMR and Bind Enable are forbidden in slave devices. */
  2025. if (mr_is_bind_enabled(inbox->buf)) {
  2026. err = -EPERM;
  2027. goto ex_abort;
  2028. }
  2029. /* FMR and Memory Windows are also forbidden. */
  2030. if (!mr_is_region(inbox->buf)) {
  2031. err = -EPERM;
  2032. goto ex_abort;
  2033. }
  2034. }
  2035. phys = mr_phys_mpt(inbox->buf);
  2036. if (!phys) {
  2037. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2038. if (err)
  2039. goto ex_abort;
  2040. err = check_mtt_range(dev, slave, mtt_base,
  2041. mr_get_mtt_size(inbox->buf), mtt);
  2042. if (err)
  2043. goto ex_put;
  2044. mpt->mtt = mtt;
  2045. }
  2046. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2047. if (err)
  2048. goto ex_put;
  2049. if (!phys) {
  2050. atomic_inc(&mtt->ref_count);
  2051. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2052. }
  2053. res_end_move(dev, slave, RES_MPT, id);
  2054. return 0;
  2055. ex_put:
  2056. if (!phys)
  2057. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2058. ex_abort:
  2059. res_abort_move(dev, slave, RES_MPT, id);
  2060. return err;
  2061. }
  2062. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2063. struct mlx4_vhcr *vhcr,
  2064. struct mlx4_cmd_mailbox *inbox,
  2065. struct mlx4_cmd_mailbox *outbox,
  2066. struct mlx4_cmd_info *cmd)
  2067. {
  2068. int err;
  2069. int index = vhcr->in_modifier;
  2070. struct res_mpt *mpt;
  2071. int id;
  2072. id = index & mpt_mask(dev);
  2073. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2074. if (err)
  2075. return err;
  2076. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2077. if (err)
  2078. goto ex_abort;
  2079. if (mpt->mtt)
  2080. atomic_dec(&mpt->mtt->ref_count);
  2081. res_end_move(dev, slave, RES_MPT, id);
  2082. return 0;
  2083. ex_abort:
  2084. res_abort_move(dev, slave, RES_MPT, id);
  2085. return err;
  2086. }
  2087. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2088. struct mlx4_vhcr *vhcr,
  2089. struct mlx4_cmd_mailbox *inbox,
  2090. struct mlx4_cmd_mailbox *outbox,
  2091. struct mlx4_cmd_info *cmd)
  2092. {
  2093. int err;
  2094. int index = vhcr->in_modifier;
  2095. struct res_mpt *mpt;
  2096. int id;
  2097. id = index & mpt_mask(dev);
  2098. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2099. if (err)
  2100. return err;
  2101. if (mpt->com.from_state != RES_MPT_HW) {
  2102. err = -EBUSY;
  2103. goto out;
  2104. }
  2105. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2106. out:
  2107. put_res(dev, slave, id, RES_MPT);
  2108. return err;
  2109. }
  2110. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2111. {
  2112. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2113. }
  2114. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2115. {
  2116. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2117. }
  2118. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2119. {
  2120. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2121. }
  2122. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2123. struct mlx4_qp_context *context)
  2124. {
  2125. u32 qpn = vhcr->in_modifier & 0xffffff;
  2126. u32 qkey = 0;
  2127. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2128. return;
  2129. /* adjust qkey in qp context */
  2130. context->qkey = cpu_to_be32(qkey);
  2131. }
  2132. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2133. struct mlx4_vhcr *vhcr,
  2134. struct mlx4_cmd_mailbox *inbox,
  2135. struct mlx4_cmd_mailbox *outbox,
  2136. struct mlx4_cmd_info *cmd)
  2137. {
  2138. int err;
  2139. int qpn = vhcr->in_modifier & 0x7fffff;
  2140. struct res_mtt *mtt;
  2141. struct res_qp *qp;
  2142. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2143. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2144. int mtt_size = qp_get_mtt_size(qpc);
  2145. struct res_cq *rcq;
  2146. struct res_cq *scq;
  2147. int rcqn = qp_get_rcqn(qpc);
  2148. int scqn = qp_get_scqn(qpc);
  2149. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2150. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2151. struct res_srq *srq;
  2152. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  2153. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2154. if (err)
  2155. return err;
  2156. qp->local_qpn = local_qpn;
  2157. qp->sched_queue = 0;
  2158. qp->param3 = 0;
  2159. qp->vlan_control = 0;
  2160. qp->fvl_rx = 0;
  2161. qp->pri_path_fl = 0;
  2162. qp->vlan_index = 0;
  2163. qp->feup = 0;
  2164. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2165. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2166. if (err)
  2167. goto ex_abort;
  2168. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2169. if (err)
  2170. goto ex_put_mtt;
  2171. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2172. if (err)
  2173. goto ex_put_mtt;
  2174. if (scqn != rcqn) {
  2175. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2176. if (err)
  2177. goto ex_put_rcq;
  2178. } else
  2179. scq = rcq;
  2180. if (use_srq) {
  2181. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2182. if (err)
  2183. goto ex_put_scq;
  2184. }
  2185. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2186. update_pkey_index(dev, slave, inbox);
  2187. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2188. if (err)
  2189. goto ex_put_srq;
  2190. atomic_inc(&mtt->ref_count);
  2191. qp->mtt = mtt;
  2192. atomic_inc(&rcq->ref_count);
  2193. qp->rcq = rcq;
  2194. atomic_inc(&scq->ref_count);
  2195. qp->scq = scq;
  2196. if (scqn != rcqn)
  2197. put_res(dev, slave, scqn, RES_CQ);
  2198. if (use_srq) {
  2199. atomic_inc(&srq->ref_count);
  2200. put_res(dev, slave, srqn, RES_SRQ);
  2201. qp->srq = srq;
  2202. }
  2203. put_res(dev, slave, rcqn, RES_CQ);
  2204. put_res(dev, slave, mtt_base, RES_MTT);
  2205. res_end_move(dev, slave, RES_QP, qpn);
  2206. return 0;
  2207. ex_put_srq:
  2208. if (use_srq)
  2209. put_res(dev, slave, srqn, RES_SRQ);
  2210. ex_put_scq:
  2211. if (scqn != rcqn)
  2212. put_res(dev, slave, scqn, RES_CQ);
  2213. ex_put_rcq:
  2214. put_res(dev, slave, rcqn, RES_CQ);
  2215. ex_put_mtt:
  2216. put_res(dev, slave, mtt_base, RES_MTT);
  2217. ex_abort:
  2218. res_abort_move(dev, slave, RES_QP, qpn);
  2219. return err;
  2220. }
  2221. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2222. {
  2223. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2224. }
  2225. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2226. {
  2227. int log_eq_size = eqc->log_eq_size & 0x1f;
  2228. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2229. if (log_eq_size + 5 < page_shift)
  2230. return 1;
  2231. return 1 << (log_eq_size + 5 - page_shift);
  2232. }
  2233. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2234. {
  2235. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2236. }
  2237. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2238. {
  2239. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2240. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2241. if (log_cq_size + 5 < page_shift)
  2242. return 1;
  2243. return 1 << (log_cq_size + 5 - page_shift);
  2244. }
  2245. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2246. struct mlx4_vhcr *vhcr,
  2247. struct mlx4_cmd_mailbox *inbox,
  2248. struct mlx4_cmd_mailbox *outbox,
  2249. struct mlx4_cmd_info *cmd)
  2250. {
  2251. int err;
  2252. int eqn = vhcr->in_modifier;
  2253. int res_id = (slave << 8) | eqn;
  2254. struct mlx4_eq_context *eqc = inbox->buf;
  2255. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2256. int mtt_size = eq_get_mtt_size(eqc);
  2257. struct res_eq *eq;
  2258. struct res_mtt *mtt;
  2259. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2260. if (err)
  2261. return err;
  2262. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2263. if (err)
  2264. goto out_add;
  2265. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2266. if (err)
  2267. goto out_move;
  2268. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2269. if (err)
  2270. goto out_put;
  2271. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2272. if (err)
  2273. goto out_put;
  2274. atomic_inc(&mtt->ref_count);
  2275. eq->mtt = mtt;
  2276. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2277. res_end_move(dev, slave, RES_EQ, res_id);
  2278. return 0;
  2279. out_put:
  2280. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2281. out_move:
  2282. res_abort_move(dev, slave, RES_EQ, res_id);
  2283. out_add:
  2284. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2285. return err;
  2286. }
  2287. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2288. int len, struct res_mtt **res)
  2289. {
  2290. struct mlx4_priv *priv = mlx4_priv(dev);
  2291. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2292. struct res_mtt *mtt;
  2293. int err = -EINVAL;
  2294. spin_lock_irq(mlx4_tlock(dev));
  2295. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2296. com.list) {
  2297. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2298. *res = mtt;
  2299. mtt->com.from_state = mtt->com.state;
  2300. mtt->com.state = RES_MTT_BUSY;
  2301. err = 0;
  2302. break;
  2303. }
  2304. }
  2305. spin_unlock_irq(mlx4_tlock(dev));
  2306. return err;
  2307. }
  2308. static int verify_qp_parameters(struct mlx4_dev *dev,
  2309. struct mlx4_cmd_mailbox *inbox,
  2310. enum qp_transition transition, u8 slave)
  2311. {
  2312. u32 qp_type;
  2313. struct mlx4_qp_context *qp_ctx;
  2314. enum mlx4_qp_optpar optpar;
  2315. qp_ctx = inbox->buf + 8;
  2316. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2317. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2318. switch (qp_type) {
  2319. case MLX4_QP_ST_RC:
  2320. case MLX4_QP_ST_UC:
  2321. switch (transition) {
  2322. case QP_TRANS_INIT2RTR:
  2323. case QP_TRANS_RTR2RTS:
  2324. case QP_TRANS_RTS2RTS:
  2325. case QP_TRANS_SQD2SQD:
  2326. case QP_TRANS_SQD2RTS:
  2327. if (slave != mlx4_master_func_num(dev))
  2328. /* slaves have only gid index 0 */
  2329. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  2330. if (qp_ctx->pri_path.mgid_index)
  2331. return -EINVAL;
  2332. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  2333. if (qp_ctx->alt_path.mgid_index)
  2334. return -EINVAL;
  2335. break;
  2336. default:
  2337. break;
  2338. }
  2339. break;
  2340. default:
  2341. break;
  2342. }
  2343. return 0;
  2344. }
  2345. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2346. struct mlx4_vhcr *vhcr,
  2347. struct mlx4_cmd_mailbox *inbox,
  2348. struct mlx4_cmd_mailbox *outbox,
  2349. struct mlx4_cmd_info *cmd)
  2350. {
  2351. struct mlx4_mtt mtt;
  2352. __be64 *page_list = inbox->buf;
  2353. u64 *pg_list = (u64 *)page_list;
  2354. int i;
  2355. struct res_mtt *rmtt = NULL;
  2356. int start = be64_to_cpu(page_list[0]);
  2357. int npages = vhcr->in_modifier;
  2358. int err;
  2359. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2360. if (err)
  2361. return err;
  2362. /* Call the SW implementation of write_mtt:
  2363. * - Prepare a dummy mtt struct
  2364. * - Translate inbox contents to simple addresses in host endianess */
  2365. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2366. we don't really use it */
  2367. mtt.order = 0;
  2368. mtt.page_shift = 0;
  2369. for (i = 0; i < npages; ++i)
  2370. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2371. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2372. ((u64 *)page_list + 2));
  2373. if (rmtt)
  2374. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2375. return err;
  2376. }
  2377. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2378. struct mlx4_vhcr *vhcr,
  2379. struct mlx4_cmd_mailbox *inbox,
  2380. struct mlx4_cmd_mailbox *outbox,
  2381. struct mlx4_cmd_info *cmd)
  2382. {
  2383. int eqn = vhcr->in_modifier;
  2384. int res_id = eqn | (slave << 8);
  2385. struct res_eq *eq;
  2386. int err;
  2387. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2388. if (err)
  2389. return err;
  2390. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2391. if (err)
  2392. goto ex_abort;
  2393. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2394. if (err)
  2395. goto ex_put;
  2396. atomic_dec(&eq->mtt->ref_count);
  2397. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2398. res_end_move(dev, slave, RES_EQ, res_id);
  2399. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2400. return 0;
  2401. ex_put:
  2402. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2403. ex_abort:
  2404. res_abort_move(dev, slave, RES_EQ, res_id);
  2405. return err;
  2406. }
  2407. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2408. {
  2409. struct mlx4_priv *priv = mlx4_priv(dev);
  2410. struct mlx4_slave_event_eq_info *event_eq;
  2411. struct mlx4_cmd_mailbox *mailbox;
  2412. u32 in_modifier = 0;
  2413. int err;
  2414. int res_id;
  2415. struct res_eq *req;
  2416. if (!priv->mfunc.master.slave_state)
  2417. return -EINVAL;
  2418. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2419. /* Create the event only if the slave is registered */
  2420. if (event_eq->eqn < 0)
  2421. return 0;
  2422. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2423. res_id = (slave << 8) | event_eq->eqn;
  2424. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2425. if (err)
  2426. goto unlock;
  2427. if (req->com.from_state != RES_EQ_HW) {
  2428. err = -EINVAL;
  2429. goto put;
  2430. }
  2431. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2432. if (IS_ERR(mailbox)) {
  2433. err = PTR_ERR(mailbox);
  2434. goto put;
  2435. }
  2436. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2437. ++event_eq->token;
  2438. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2439. }
  2440. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2441. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2442. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2443. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2444. MLX4_CMD_NATIVE);
  2445. put_res(dev, slave, res_id, RES_EQ);
  2446. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2447. mlx4_free_cmd_mailbox(dev, mailbox);
  2448. return err;
  2449. put:
  2450. put_res(dev, slave, res_id, RES_EQ);
  2451. unlock:
  2452. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2453. return err;
  2454. }
  2455. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2456. struct mlx4_vhcr *vhcr,
  2457. struct mlx4_cmd_mailbox *inbox,
  2458. struct mlx4_cmd_mailbox *outbox,
  2459. struct mlx4_cmd_info *cmd)
  2460. {
  2461. int eqn = vhcr->in_modifier;
  2462. int res_id = eqn | (slave << 8);
  2463. struct res_eq *eq;
  2464. int err;
  2465. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2466. if (err)
  2467. return err;
  2468. if (eq->com.from_state != RES_EQ_HW) {
  2469. err = -EINVAL;
  2470. goto ex_put;
  2471. }
  2472. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2473. ex_put:
  2474. put_res(dev, slave, res_id, RES_EQ);
  2475. return err;
  2476. }
  2477. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2478. struct mlx4_vhcr *vhcr,
  2479. struct mlx4_cmd_mailbox *inbox,
  2480. struct mlx4_cmd_mailbox *outbox,
  2481. struct mlx4_cmd_info *cmd)
  2482. {
  2483. int err;
  2484. int cqn = vhcr->in_modifier;
  2485. struct mlx4_cq_context *cqc = inbox->buf;
  2486. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2487. struct res_cq *cq;
  2488. struct res_mtt *mtt;
  2489. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2490. if (err)
  2491. return err;
  2492. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2493. if (err)
  2494. goto out_move;
  2495. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2496. if (err)
  2497. goto out_put;
  2498. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2499. if (err)
  2500. goto out_put;
  2501. atomic_inc(&mtt->ref_count);
  2502. cq->mtt = mtt;
  2503. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2504. res_end_move(dev, slave, RES_CQ, cqn);
  2505. return 0;
  2506. out_put:
  2507. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2508. out_move:
  2509. res_abort_move(dev, slave, RES_CQ, cqn);
  2510. return err;
  2511. }
  2512. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2513. struct mlx4_vhcr *vhcr,
  2514. struct mlx4_cmd_mailbox *inbox,
  2515. struct mlx4_cmd_mailbox *outbox,
  2516. struct mlx4_cmd_info *cmd)
  2517. {
  2518. int err;
  2519. int cqn = vhcr->in_modifier;
  2520. struct res_cq *cq;
  2521. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2522. if (err)
  2523. return err;
  2524. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2525. if (err)
  2526. goto out_move;
  2527. atomic_dec(&cq->mtt->ref_count);
  2528. res_end_move(dev, slave, RES_CQ, cqn);
  2529. return 0;
  2530. out_move:
  2531. res_abort_move(dev, slave, RES_CQ, cqn);
  2532. return err;
  2533. }
  2534. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2535. struct mlx4_vhcr *vhcr,
  2536. struct mlx4_cmd_mailbox *inbox,
  2537. struct mlx4_cmd_mailbox *outbox,
  2538. struct mlx4_cmd_info *cmd)
  2539. {
  2540. int cqn = vhcr->in_modifier;
  2541. struct res_cq *cq;
  2542. int err;
  2543. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2544. if (err)
  2545. return err;
  2546. if (cq->com.from_state != RES_CQ_HW)
  2547. goto ex_put;
  2548. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2549. ex_put:
  2550. put_res(dev, slave, cqn, RES_CQ);
  2551. return err;
  2552. }
  2553. static int handle_resize(struct mlx4_dev *dev, int slave,
  2554. struct mlx4_vhcr *vhcr,
  2555. struct mlx4_cmd_mailbox *inbox,
  2556. struct mlx4_cmd_mailbox *outbox,
  2557. struct mlx4_cmd_info *cmd,
  2558. struct res_cq *cq)
  2559. {
  2560. int err;
  2561. struct res_mtt *orig_mtt;
  2562. struct res_mtt *mtt;
  2563. struct mlx4_cq_context *cqc = inbox->buf;
  2564. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2565. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2566. if (err)
  2567. return err;
  2568. if (orig_mtt != cq->mtt) {
  2569. err = -EINVAL;
  2570. goto ex_put;
  2571. }
  2572. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2573. if (err)
  2574. goto ex_put;
  2575. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2576. if (err)
  2577. goto ex_put1;
  2578. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2579. if (err)
  2580. goto ex_put1;
  2581. atomic_dec(&orig_mtt->ref_count);
  2582. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2583. atomic_inc(&mtt->ref_count);
  2584. cq->mtt = mtt;
  2585. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2586. return 0;
  2587. ex_put1:
  2588. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2589. ex_put:
  2590. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2591. return err;
  2592. }
  2593. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2594. struct mlx4_vhcr *vhcr,
  2595. struct mlx4_cmd_mailbox *inbox,
  2596. struct mlx4_cmd_mailbox *outbox,
  2597. struct mlx4_cmd_info *cmd)
  2598. {
  2599. int cqn = vhcr->in_modifier;
  2600. struct res_cq *cq;
  2601. int err;
  2602. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2603. if (err)
  2604. return err;
  2605. if (cq->com.from_state != RES_CQ_HW)
  2606. goto ex_put;
  2607. if (vhcr->op_modifier == 0) {
  2608. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2609. goto ex_put;
  2610. }
  2611. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2612. ex_put:
  2613. put_res(dev, slave, cqn, RES_CQ);
  2614. return err;
  2615. }
  2616. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2617. {
  2618. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2619. int log_rq_stride = srqc->logstride & 7;
  2620. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2621. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2622. return 1;
  2623. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2624. }
  2625. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2626. struct mlx4_vhcr *vhcr,
  2627. struct mlx4_cmd_mailbox *inbox,
  2628. struct mlx4_cmd_mailbox *outbox,
  2629. struct mlx4_cmd_info *cmd)
  2630. {
  2631. int err;
  2632. int srqn = vhcr->in_modifier;
  2633. struct res_mtt *mtt;
  2634. struct res_srq *srq;
  2635. struct mlx4_srq_context *srqc = inbox->buf;
  2636. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2637. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2638. return -EINVAL;
  2639. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2640. if (err)
  2641. return err;
  2642. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2643. if (err)
  2644. goto ex_abort;
  2645. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2646. mtt);
  2647. if (err)
  2648. goto ex_put_mtt;
  2649. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2650. if (err)
  2651. goto ex_put_mtt;
  2652. atomic_inc(&mtt->ref_count);
  2653. srq->mtt = mtt;
  2654. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2655. res_end_move(dev, slave, RES_SRQ, srqn);
  2656. return 0;
  2657. ex_put_mtt:
  2658. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2659. ex_abort:
  2660. res_abort_move(dev, slave, RES_SRQ, srqn);
  2661. return err;
  2662. }
  2663. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2664. struct mlx4_vhcr *vhcr,
  2665. struct mlx4_cmd_mailbox *inbox,
  2666. struct mlx4_cmd_mailbox *outbox,
  2667. struct mlx4_cmd_info *cmd)
  2668. {
  2669. int err;
  2670. int srqn = vhcr->in_modifier;
  2671. struct res_srq *srq;
  2672. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2673. if (err)
  2674. return err;
  2675. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2676. if (err)
  2677. goto ex_abort;
  2678. atomic_dec(&srq->mtt->ref_count);
  2679. if (srq->cq)
  2680. atomic_dec(&srq->cq->ref_count);
  2681. res_end_move(dev, slave, RES_SRQ, srqn);
  2682. return 0;
  2683. ex_abort:
  2684. res_abort_move(dev, slave, RES_SRQ, srqn);
  2685. return err;
  2686. }
  2687. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2688. struct mlx4_vhcr *vhcr,
  2689. struct mlx4_cmd_mailbox *inbox,
  2690. struct mlx4_cmd_mailbox *outbox,
  2691. struct mlx4_cmd_info *cmd)
  2692. {
  2693. int err;
  2694. int srqn = vhcr->in_modifier;
  2695. struct res_srq *srq;
  2696. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2697. if (err)
  2698. return err;
  2699. if (srq->com.from_state != RES_SRQ_HW) {
  2700. err = -EBUSY;
  2701. goto out;
  2702. }
  2703. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2704. out:
  2705. put_res(dev, slave, srqn, RES_SRQ);
  2706. return err;
  2707. }
  2708. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2709. struct mlx4_vhcr *vhcr,
  2710. struct mlx4_cmd_mailbox *inbox,
  2711. struct mlx4_cmd_mailbox *outbox,
  2712. struct mlx4_cmd_info *cmd)
  2713. {
  2714. int err;
  2715. int srqn = vhcr->in_modifier;
  2716. struct res_srq *srq;
  2717. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2718. if (err)
  2719. return err;
  2720. if (srq->com.from_state != RES_SRQ_HW) {
  2721. err = -EBUSY;
  2722. goto out;
  2723. }
  2724. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2725. out:
  2726. put_res(dev, slave, srqn, RES_SRQ);
  2727. return err;
  2728. }
  2729. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2730. struct mlx4_vhcr *vhcr,
  2731. struct mlx4_cmd_mailbox *inbox,
  2732. struct mlx4_cmd_mailbox *outbox,
  2733. struct mlx4_cmd_info *cmd)
  2734. {
  2735. int err;
  2736. int qpn = vhcr->in_modifier & 0x7fffff;
  2737. struct res_qp *qp;
  2738. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2739. if (err)
  2740. return err;
  2741. if (qp->com.from_state != RES_QP_HW) {
  2742. err = -EBUSY;
  2743. goto out;
  2744. }
  2745. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2746. out:
  2747. put_res(dev, slave, qpn, RES_QP);
  2748. return err;
  2749. }
  2750. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2751. struct mlx4_vhcr *vhcr,
  2752. struct mlx4_cmd_mailbox *inbox,
  2753. struct mlx4_cmd_mailbox *outbox,
  2754. struct mlx4_cmd_info *cmd)
  2755. {
  2756. struct mlx4_qp_context *context = inbox->buf + 8;
  2757. adjust_proxy_tun_qkey(dev, vhcr, context);
  2758. update_pkey_index(dev, slave, inbox);
  2759. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2760. }
  2761. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2762. struct mlx4_vhcr *vhcr,
  2763. struct mlx4_cmd_mailbox *inbox,
  2764. struct mlx4_cmd_mailbox *outbox,
  2765. struct mlx4_cmd_info *cmd)
  2766. {
  2767. int err;
  2768. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2769. int qpn = vhcr->in_modifier & 0x7fffff;
  2770. struct res_qp *qp;
  2771. u8 orig_sched_queue;
  2772. __be32 orig_param3 = qpc->param3;
  2773. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  2774. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  2775. u8 orig_pri_path_fl = qpc->pri_path.fl;
  2776. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  2777. u8 orig_feup = qpc->pri_path.feup;
  2778. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2779. if (err)
  2780. return err;
  2781. update_pkey_index(dev, slave, inbox);
  2782. update_gid(dev, inbox, (u8)slave);
  2783. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2784. orig_sched_queue = qpc->pri_path.sched_queue;
  2785. err = update_vport_qp_param(dev, inbox, slave, qpn);
  2786. if (err)
  2787. return err;
  2788. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2789. if (err)
  2790. return err;
  2791. if (qp->com.from_state != RES_QP_HW) {
  2792. err = -EBUSY;
  2793. goto out;
  2794. }
  2795. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2796. out:
  2797. /* if no error, save sched queue value passed in by VF. This is
  2798. * essentially the QOS value provided by the VF. This will be useful
  2799. * if we allow dynamic changes from VST back to VGT
  2800. */
  2801. if (!err) {
  2802. qp->sched_queue = orig_sched_queue;
  2803. qp->param3 = orig_param3;
  2804. qp->vlan_control = orig_vlan_control;
  2805. qp->fvl_rx = orig_fvl_rx;
  2806. qp->pri_path_fl = orig_pri_path_fl;
  2807. qp->vlan_index = orig_vlan_index;
  2808. qp->feup = orig_feup;
  2809. }
  2810. put_res(dev, slave, qpn, RES_QP);
  2811. return err;
  2812. }
  2813. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2814. struct mlx4_vhcr *vhcr,
  2815. struct mlx4_cmd_mailbox *inbox,
  2816. struct mlx4_cmd_mailbox *outbox,
  2817. struct mlx4_cmd_info *cmd)
  2818. {
  2819. int err;
  2820. struct mlx4_qp_context *context = inbox->buf + 8;
  2821. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2822. if (err)
  2823. return err;
  2824. update_pkey_index(dev, slave, inbox);
  2825. update_gid(dev, inbox, (u8)slave);
  2826. adjust_proxy_tun_qkey(dev, vhcr, context);
  2827. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2828. }
  2829. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2830. struct mlx4_vhcr *vhcr,
  2831. struct mlx4_cmd_mailbox *inbox,
  2832. struct mlx4_cmd_mailbox *outbox,
  2833. struct mlx4_cmd_info *cmd)
  2834. {
  2835. int err;
  2836. struct mlx4_qp_context *context = inbox->buf + 8;
  2837. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2838. if (err)
  2839. return err;
  2840. update_pkey_index(dev, slave, inbox);
  2841. update_gid(dev, inbox, (u8)slave);
  2842. adjust_proxy_tun_qkey(dev, vhcr, context);
  2843. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2844. }
  2845. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2846. struct mlx4_vhcr *vhcr,
  2847. struct mlx4_cmd_mailbox *inbox,
  2848. struct mlx4_cmd_mailbox *outbox,
  2849. struct mlx4_cmd_info *cmd)
  2850. {
  2851. struct mlx4_qp_context *context = inbox->buf + 8;
  2852. adjust_proxy_tun_qkey(dev, vhcr, context);
  2853. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2854. }
  2855. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2856. struct mlx4_vhcr *vhcr,
  2857. struct mlx4_cmd_mailbox *inbox,
  2858. struct mlx4_cmd_mailbox *outbox,
  2859. struct mlx4_cmd_info *cmd)
  2860. {
  2861. int err;
  2862. struct mlx4_qp_context *context = inbox->buf + 8;
  2863. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2864. if (err)
  2865. return err;
  2866. adjust_proxy_tun_qkey(dev, vhcr, context);
  2867. update_gid(dev, inbox, (u8)slave);
  2868. update_pkey_index(dev, slave, inbox);
  2869. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2870. }
  2871. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2872. struct mlx4_vhcr *vhcr,
  2873. struct mlx4_cmd_mailbox *inbox,
  2874. struct mlx4_cmd_mailbox *outbox,
  2875. struct mlx4_cmd_info *cmd)
  2876. {
  2877. int err;
  2878. struct mlx4_qp_context *context = inbox->buf + 8;
  2879. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2880. if (err)
  2881. return err;
  2882. adjust_proxy_tun_qkey(dev, vhcr, context);
  2883. update_gid(dev, inbox, (u8)slave);
  2884. update_pkey_index(dev, slave, inbox);
  2885. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2886. }
  2887. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2888. struct mlx4_vhcr *vhcr,
  2889. struct mlx4_cmd_mailbox *inbox,
  2890. struct mlx4_cmd_mailbox *outbox,
  2891. struct mlx4_cmd_info *cmd)
  2892. {
  2893. int err;
  2894. int qpn = vhcr->in_modifier & 0x7fffff;
  2895. struct res_qp *qp;
  2896. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2897. if (err)
  2898. return err;
  2899. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2900. if (err)
  2901. goto ex_abort;
  2902. atomic_dec(&qp->mtt->ref_count);
  2903. atomic_dec(&qp->rcq->ref_count);
  2904. atomic_dec(&qp->scq->ref_count);
  2905. if (qp->srq)
  2906. atomic_dec(&qp->srq->ref_count);
  2907. res_end_move(dev, slave, RES_QP, qpn);
  2908. return 0;
  2909. ex_abort:
  2910. res_abort_move(dev, slave, RES_QP, qpn);
  2911. return err;
  2912. }
  2913. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2914. struct res_qp *rqp, u8 *gid)
  2915. {
  2916. struct res_gid *res;
  2917. list_for_each_entry(res, &rqp->mcg_list, list) {
  2918. if (!memcmp(res->gid, gid, 16))
  2919. return res;
  2920. }
  2921. return NULL;
  2922. }
  2923. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2924. u8 *gid, enum mlx4_protocol prot,
  2925. enum mlx4_steer_type steer, u64 reg_id)
  2926. {
  2927. struct res_gid *res;
  2928. int err;
  2929. res = kzalloc(sizeof *res, GFP_KERNEL);
  2930. if (!res)
  2931. return -ENOMEM;
  2932. spin_lock_irq(&rqp->mcg_spl);
  2933. if (find_gid(dev, slave, rqp, gid)) {
  2934. kfree(res);
  2935. err = -EEXIST;
  2936. } else {
  2937. memcpy(res->gid, gid, 16);
  2938. res->prot = prot;
  2939. res->steer = steer;
  2940. res->reg_id = reg_id;
  2941. list_add_tail(&res->list, &rqp->mcg_list);
  2942. err = 0;
  2943. }
  2944. spin_unlock_irq(&rqp->mcg_spl);
  2945. return err;
  2946. }
  2947. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2948. u8 *gid, enum mlx4_protocol prot,
  2949. enum mlx4_steer_type steer, u64 *reg_id)
  2950. {
  2951. struct res_gid *res;
  2952. int err;
  2953. spin_lock_irq(&rqp->mcg_spl);
  2954. res = find_gid(dev, slave, rqp, gid);
  2955. if (!res || res->prot != prot || res->steer != steer)
  2956. err = -EINVAL;
  2957. else {
  2958. *reg_id = res->reg_id;
  2959. list_del(&res->list);
  2960. kfree(res);
  2961. err = 0;
  2962. }
  2963. spin_unlock_irq(&rqp->mcg_spl);
  2964. return err;
  2965. }
  2966. static int qp_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2967. int block_loopback, enum mlx4_protocol prot,
  2968. enum mlx4_steer_type type, u64 *reg_id)
  2969. {
  2970. switch (dev->caps.steering_mode) {
  2971. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2972. return mlx4_trans_to_dmfs_attach(dev, qp, gid, gid[5],
  2973. block_loopback, prot,
  2974. reg_id);
  2975. case MLX4_STEERING_MODE_B0:
  2976. return mlx4_qp_attach_common(dev, qp, gid,
  2977. block_loopback, prot, type);
  2978. default:
  2979. return -EINVAL;
  2980. }
  2981. }
  2982. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2983. enum mlx4_protocol prot, enum mlx4_steer_type type,
  2984. u64 reg_id)
  2985. {
  2986. switch (dev->caps.steering_mode) {
  2987. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2988. return mlx4_flow_detach(dev, reg_id);
  2989. case MLX4_STEERING_MODE_B0:
  2990. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  2991. default:
  2992. return -EINVAL;
  2993. }
  2994. }
  2995. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2996. struct mlx4_vhcr *vhcr,
  2997. struct mlx4_cmd_mailbox *inbox,
  2998. struct mlx4_cmd_mailbox *outbox,
  2999. struct mlx4_cmd_info *cmd)
  3000. {
  3001. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3002. u8 *gid = inbox->buf;
  3003. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3004. int err;
  3005. int qpn;
  3006. struct res_qp *rqp;
  3007. u64 reg_id = 0;
  3008. int attach = vhcr->op_modifier;
  3009. int block_loopback = vhcr->in_modifier >> 31;
  3010. u8 steer_type_mask = 2;
  3011. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3012. qpn = vhcr->in_modifier & 0xffffff;
  3013. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3014. if (err)
  3015. return err;
  3016. qp.qpn = qpn;
  3017. if (attach) {
  3018. err = qp_attach(dev, &qp, gid, block_loopback, prot,
  3019. type, &reg_id);
  3020. if (err) {
  3021. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3022. goto ex_put;
  3023. }
  3024. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3025. if (err)
  3026. goto ex_detach;
  3027. } else {
  3028. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3029. if (err)
  3030. goto ex_put;
  3031. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3032. if (err)
  3033. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3034. qpn, reg_id);
  3035. }
  3036. put_res(dev, slave, qpn, RES_QP);
  3037. return err;
  3038. ex_detach:
  3039. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3040. ex_put:
  3041. put_res(dev, slave, qpn, RES_QP);
  3042. return err;
  3043. }
  3044. /*
  3045. * MAC validation for Flow Steering rules.
  3046. * VF can attach rules only with a mac address which is assigned to it.
  3047. */
  3048. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3049. struct list_head *rlist)
  3050. {
  3051. struct mac_res *res, *tmp;
  3052. __be64 be_mac;
  3053. /* make sure it isn't multicast or broadcast mac*/
  3054. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3055. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3056. list_for_each_entry_safe(res, tmp, rlist, list) {
  3057. be_mac = cpu_to_be64(res->mac << 16);
  3058. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3059. return 0;
  3060. }
  3061. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3062. eth_header->eth.dst_mac, slave);
  3063. return -EINVAL;
  3064. }
  3065. return 0;
  3066. }
  3067. /*
  3068. * In case of missing eth header, append eth header with a MAC address
  3069. * assigned to the VF.
  3070. */
  3071. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3072. struct mlx4_cmd_mailbox *inbox,
  3073. struct list_head *rlist, int header_id)
  3074. {
  3075. struct mac_res *res, *tmp;
  3076. u8 port;
  3077. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3078. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3079. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3080. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3081. __be64 be_mac = 0;
  3082. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3083. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3084. port = ctrl->port;
  3085. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3086. /* Clear a space in the inbox for eth header */
  3087. switch (header_id) {
  3088. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3089. ip_header =
  3090. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3091. memmove(ip_header, eth_header,
  3092. sizeof(*ip_header) + sizeof(*l4_header));
  3093. break;
  3094. case MLX4_NET_TRANS_RULE_ID_TCP:
  3095. case MLX4_NET_TRANS_RULE_ID_UDP:
  3096. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3097. (eth_header + 1);
  3098. memmove(l4_header, eth_header, sizeof(*l4_header));
  3099. break;
  3100. default:
  3101. return -EINVAL;
  3102. }
  3103. list_for_each_entry_safe(res, tmp, rlist, list) {
  3104. if (port == res->port) {
  3105. be_mac = cpu_to_be64(res->mac << 16);
  3106. break;
  3107. }
  3108. }
  3109. if (!be_mac) {
  3110. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  3111. port);
  3112. return -EINVAL;
  3113. }
  3114. memset(eth_header, 0, sizeof(*eth_header));
  3115. eth_header->size = sizeof(*eth_header) >> 2;
  3116. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3117. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3118. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3119. return 0;
  3120. }
  3121. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3122. struct mlx4_vhcr *vhcr,
  3123. struct mlx4_cmd_mailbox *inbox,
  3124. struct mlx4_cmd_mailbox *outbox,
  3125. struct mlx4_cmd_info *cmd)
  3126. {
  3127. struct mlx4_priv *priv = mlx4_priv(dev);
  3128. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3129. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3130. int err;
  3131. int qpn;
  3132. struct res_qp *rqp;
  3133. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3134. struct _rule_hw *rule_header;
  3135. int header_id;
  3136. if (dev->caps.steering_mode !=
  3137. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3138. return -EOPNOTSUPP;
  3139. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3140. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3141. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3142. if (err) {
  3143. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  3144. return err;
  3145. }
  3146. rule_header = (struct _rule_hw *)(ctrl + 1);
  3147. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3148. switch (header_id) {
  3149. case MLX4_NET_TRANS_RULE_ID_ETH:
  3150. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3151. err = -EINVAL;
  3152. goto err_put;
  3153. }
  3154. break;
  3155. case MLX4_NET_TRANS_RULE_ID_IB:
  3156. break;
  3157. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3158. case MLX4_NET_TRANS_RULE_ID_TCP:
  3159. case MLX4_NET_TRANS_RULE_ID_UDP:
  3160. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  3161. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3162. err = -EINVAL;
  3163. goto err_put;
  3164. }
  3165. vhcr->in_modifier +=
  3166. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3167. break;
  3168. default:
  3169. pr_err("Corrupted mailbox.\n");
  3170. err = -EINVAL;
  3171. goto err_put;
  3172. }
  3173. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3174. vhcr->in_modifier, 0,
  3175. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3176. MLX4_CMD_NATIVE);
  3177. if (err)
  3178. goto err_put;
  3179. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3180. if (err) {
  3181. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  3182. /* detach rule*/
  3183. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3184. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3185. MLX4_CMD_NATIVE);
  3186. goto err_put;
  3187. }
  3188. atomic_inc(&rqp->ref_count);
  3189. err_put:
  3190. put_res(dev, slave, qpn, RES_QP);
  3191. return err;
  3192. }
  3193. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3194. struct mlx4_vhcr *vhcr,
  3195. struct mlx4_cmd_mailbox *inbox,
  3196. struct mlx4_cmd_mailbox *outbox,
  3197. struct mlx4_cmd_info *cmd)
  3198. {
  3199. int err;
  3200. struct res_qp *rqp;
  3201. struct res_fs_rule *rrule;
  3202. if (dev->caps.steering_mode !=
  3203. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3204. return -EOPNOTSUPP;
  3205. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3206. if (err)
  3207. return err;
  3208. /* Release the rule form busy state before removal */
  3209. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3210. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  3211. if (err)
  3212. return err;
  3213. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3214. if (err) {
  3215. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  3216. goto out;
  3217. }
  3218. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3219. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3220. MLX4_CMD_NATIVE);
  3221. if (!err)
  3222. atomic_dec(&rqp->ref_count);
  3223. out:
  3224. put_res(dev, slave, rrule->qpn, RES_QP);
  3225. return err;
  3226. }
  3227. enum {
  3228. BUSY_MAX_RETRIES = 10
  3229. };
  3230. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3231. struct mlx4_vhcr *vhcr,
  3232. struct mlx4_cmd_mailbox *inbox,
  3233. struct mlx4_cmd_mailbox *outbox,
  3234. struct mlx4_cmd_info *cmd)
  3235. {
  3236. int err;
  3237. int index = vhcr->in_modifier & 0xffff;
  3238. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3239. if (err)
  3240. return err;
  3241. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3242. put_res(dev, slave, index, RES_COUNTER);
  3243. return err;
  3244. }
  3245. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE_wrapper(struct mlx4_dev *dev, int slave,
  3246. struct mlx4_vhcr *vhcr,
  3247. struct mlx4_cmd_mailbox *inbox,
  3248. struct mlx4_cmd_mailbox *outbox,
  3249. struct mlx4_cmd_info *cmd)
  3250. {
  3251. return -EPERM;
  3252. }
  3253. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3254. {
  3255. struct res_gid *rgid;
  3256. struct res_gid *tmp;
  3257. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3258. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3259. switch (dev->caps.steering_mode) {
  3260. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3261. mlx4_flow_detach(dev, rgid->reg_id);
  3262. break;
  3263. case MLX4_STEERING_MODE_B0:
  3264. qp.qpn = rqp->local_qpn;
  3265. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3266. rgid->prot, rgid->steer);
  3267. break;
  3268. }
  3269. list_del(&rgid->list);
  3270. kfree(rgid);
  3271. }
  3272. }
  3273. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3274. enum mlx4_resource type, int print)
  3275. {
  3276. struct mlx4_priv *priv = mlx4_priv(dev);
  3277. struct mlx4_resource_tracker *tracker =
  3278. &priv->mfunc.master.res_tracker;
  3279. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3280. struct res_common *r;
  3281. struct res_common *tmp;
  3282. int busy;
  3283. busy = 0;
  3284. spin_lock_irq(mlx4_tlock(dev));
  3285. list_for_each_entry_safe(r, tmp, rlist, list) {
  3286. if (r->owner == slave) {
  3287. if (!r->removing) {
  3288. if (r->state == RES_ANY_BUSY) {
  3289. if (print)
  3290. mlx4_dbg(dev,
  3291. "%s id 0x%llx is busy\n",
  3292. ResourceType(type),
  3293. r->res_id);
  3294. ++busy;
  3295. } else {
  3296. r->from_state = r->state;
  3297. r->state = RES_ANY_BUSY;
  3298. r->removing = 1;
  3299. }
  3300. }
  3301. }
  3302. }
  3303. spin_unlock_irq(mlx4_tlock(dev));
  3304. return busy;
  3305. }
  3306. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3307. enum mlx4_resource type)
  3308. {
  3309. unsigned long begin;
  3310. int busy;
  3311. begin = jiffies;
  3312. do {
  3313. busy = _move_all_busy(dev, slave, type, 0);
  3314. if (time_after(jiffies, begin + 5 * HZ))
  3315. break;
  3316. if (busy)
  3317. cond_resched();
  3318. } while (busy);
  3319. if (busy)
  3320. busy = _move_all_busy(dev, slave, type, 1);
  3321. return busy;
  3322. }
  3323. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3324. {
  3325. struct mlx4_priv *priv = mlx4_priv(dev);
  3326. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3327. struct list_head *qp_list =
  3328. &tracker->slave_list[slave].res_list[RES_QP];
  3329. struct res_qp *qp;
  3330. struct res_qp *tmp;
  3331. int state;
  3332. u64 in_param;
  3333. int qpn;
  3334. int err;
  3335. err = move_all_busy(dev, slave, RES_QP);
  3336. if (err)
  3337. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  3338. "for slave %d\n", slave);
  3339. spin_lock_irq(mlx4_tlock(dev));
  3340. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3341. spin_unlock_irq(mlx4_tlock(dev));
  3342. if (qp->com.owner == slave) {
  3343. qpn = qp->com.res_id;
  3344. detach_qp(dev, slave, qp);
  3345. state = qp->com.from_state;
  3346. while (state != 0) {
  3347. switch (state) {
  3348. case RES_QP_RESERVED:
  3349. spin_lock_irq(mlx4_tlock(dev));
  3350. rb_erase(&qp->com.node,
  3351. &tracker->res_tree[RES_QP]);
  3352. list_del(&qp->com.list);
  3353. spin_unlock_irq(mlx4_tlock(dev));
  3354. if (!valid_reserved(dev, slave, qpn)) {
  3355. __mlx4_qp_release_range(dev, qpn, 1);
  3356. mlx4_release_resource(dev, slave,
  3357. RES_QP, 1, 0);
  3358. }
  3359. kfree(qp);
  3360. state = 0;
  3361. break;
  3362. case RES_QP_MAPPED:
  3363. if (!valid_reserved(dev, slave, qpn))
  3364. __mlx4_qp_free_icm(dev, qpn);
  3365. state = RES_QP_RESERVED;
  3366. break;
  3367. case RES_QP_HW:
  3368. in_param = slave;
  3369. err = mlx4_cmd(dev, in_param,
  3370. qp->local_qpn, 2,
  3371. MLX4_CMD_2RST_QP,
  3372. MLX4_CMD_TIME_CLASS_A,
  3373. MLX4_CMD_NATIVE);
  3374. if (err)
  3375. mlx4_dbg(dev, "rem_slave_qps: failed"
  3376. " to move slave %d qpn %d to"
  3377. " reset\n", slave,
  3378. qp->local_qpn);
  3379. atomic_dec(&qp->rcq->ref_count);
  3380. atomic_dec(&qp->scq->ref_count);
  3381. atomic_dec(&qp->mtt->ref_count);
  3382. if (qp->srq)
  3383. atomic_dec(&qp->srq->ref_count);
  3384. state = RES_QP_MAPPED;
  3385. break;
  3386. default:
  3387. state = 0;
  3388. }
  3389. }
  3390. }
  3391. spin_lock_irq(mlx4_tlock(dev));
  3392. }
  3393. spin_unlock_irq(mlx4_tlock(dev));
  3394. }
  3395. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  3396. {
  3397. struct mlx4_priv *priv = mlx4_priv(dev);
  3398. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3399. struct list_head *srq_list =
  3400. &tracker->slave_list[slave].res_list[RES_SRQ];
  3401. struct res_srq *srq;
  3402. struct res_srq *tmp;
  3403. int state;
  3404. u64 in_param;
  3405. LIST_HEAD(tlist);
  3406. int srqn;
  3407. int err;
  3408. err = move_all_busy(dev, slave, RES_SRQ);
  3409. if (err)
  3410. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  3411. "busy for slave %d\n", slave);
  3412. spin_lock_irq(mlx4_tlock(dev));
  3413. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3414. spin_unlock_irq(mlx4_tlock(dev));
  3415. if (srq->com.owner == slave) {
  3416. srqn = srq->com.res_id;
  3417. state = srq->com.from_state;
  3418. while (state != 0) {
  3419. switch (state) {
  3420. case RES_SRQ_ALLOCATED:
  3421. __mlx4_srq_free_icm(dev, srqn);
  3422. spin_lock_irq(mlx4_tlock(dev));
  3423. rb_erase(&srq->com.node,
  3424. &tracker->res_tree[RES_SRQ]);
  3425. list_del(&srq->com.list);
  3426. spin_unlock_irq(mlx4_tlock(dev));
  3427. mlx4_release_resource(dev, slave,
  3428. RES_SRQ, 1, 0);
  3429. kfree(srq);
  3430. state = 0;
  3431. break;
  3432. case RES_SRQ_HW:
  3433. in_param = slave;
  3434. err = mlx4_cmd(dev, in_param, srqn, 1,
  3435. MLX4_CMD_HW2SW_SRQ,
  3436. MLX4_CMD_TIME_CLASS_A,
  3437. MLX4_CMD_NATIVE);
  3438. if (err)
  3439. mlx4_dbg(dev, "rem_slave_srqs: failed"
  3440. " to move slave %d srq %d to"
  3441. " SW ownership\n",
  3442. slave, srqn);
  3443. atomic_dec(&srq->mtt->ref_count);
  3444. if (srq->cq)
  3445. atomic_dec(&srq->cq->ref_count);
  3446. state = RES_SRQ_ALLOCATED;
  3447. break;
  3448. default:
  3449. state = 0;
  3450. }
  3451. }
  3452. }
  3453. spin_lock_irq(mlx4_tlock(dev));
  3454. }
  3455. spin_unlock_irq(mlx4_tlock(dev));
  3456. }
  3457. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3458. {
  3459. struct mlx4_priv *priv = mlx4_priv(dev);
  3460. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3461. struct list_head *cq_list =
  3462. &tracker->slave_list[slave].res_list[RES_CQ];
  3463. struct res_cq *cq;
  3464. struct res_cq *tmp;
  3465. int state;
  3466. u64 in_param;
  3467. LIST_HEAD(tlist);
  3468. int cqn;
  3469. int err;
  3470. err = move_all_busy(dev, slave, RES_CQ);
  3471. if (err)
  3472. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  3473. "busy for slave %d\n", slave);
  3474. spin_lock_irq(mlx4_tlock(dev));
  3475. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3476. spin_unlock_irq(mlx4_tlock(dev));
  3477. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3478. cqn = cq->com.res_id;
  3479. state = cq->com.from_state;
  3480. while (state != 0) {
  3481. switch (state) {
  3482. case RES_CQ_ALLOCATED:
  3483. __mlx4_cq_free_icm(dev, cqn);
  3484. spin_lock_irq(mlx4_tlock(dev));
  3485. rb_erase(&cq->com.node,
  3486. &tracker->res_tree[RES_CQ]);
  3487. list_del(&cq->com.list);
  3488. spin_unlock_irq(mlx4_tlock(dev));
  3489. mlx4_release_resource(dev, slave,
  3490. RES_CQ, 1, 0);
  3491. kfree(cq);
  3492. state = 0;
  3493. break;
  3494. case RES_CQ_HW:
  3495. in_param = slave;
  3496. err = mlx4_cmd(dev, in_param, cqn, 1,
  3497. MLX4_CMD_HW2SW_CQ,
  3498. MLX4_CMD_TIME_CLASS_A,
  3499. MLX4_CMD_NATIVE);
  3500. if (err)
  3501. mlx4_dbg(dev, "rem_slave_cqs: failed"
  3502. " to move slave %d cq %d to"
  3503. " SW ownership\n",
  3504. slave, cqn);
  3505. atomic_dec(&cq->mtt->ref_count);
  3506. state = RES_CQ_ALLOCATED;
  3507. break;
  3508. default:
  3509. state = 0;
  3510. }
  3511. }
  3512. }
  3513. spin_lock_irq(mlx4_tlock(dev));
  3514. }
  3515. spin_unlock_irq(mlx4_tlock(dev));
  3516. }
  3517. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3518. {
  3519. struct mlx4_priv *priv = mlx4_priv(dev);
  3520. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3521. struct list_head *mpt_list =
  3522. &tracker->slave_list[slave].res_list[RES_MPT];
  3523. struct res_mpt *mpt;
  3524. struct res_mpt *tmp;
  3525. int state;
  3526. u64 in_param;
  3527. LIST_HEAD(tlist);
  3528. int mptn;
  3529. int err;
  3530. err = move_all_busy(dev, slave, RES_MPT);
  3531. if (err)
  3532. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  3533. "busy for slave %d\n", slave);
  3534. spin_lock_irq(mlx4_tlock(dev));
  3535. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3536. spin_unlock_irq(mlx4_tlock(dev));
  3537. if (mpt->com.owner == slave) {
  3538. mptn = mpt->com.res_id;
  3539. state = mpt->com.from_state;
  3540. while (state != 0) {
  3541. switch (state) {
  3542. case RES_MPT_RESERVED:
  3543. __mlx4_mpt_release(dev, mpt->key);
  3544. spin_lock_irq(mlx4_tlock(dev));
  3545. rb_erase(&mpt->com.node,
  3546. &tracker->res_tree[RES_MPT]);
  3547. list_del(&mpt->com.list);
  3548. spin_unlock_irq(mlx4_tlock(dev));
  3549. mlx4_release_resource(dev, slave,
  3550. RES_MPT, 1, 0);
  3551. kfree(mpt);
  3552. state = 0;
  3553. break;
  3554. case RES_MPT_MAPPED:
  3555. __mlx4_mpt_free_icm(dev, mpt->key);
  3556. state = RES_MPT_RESERVED;
  3557. break;
  3558. case RES_MPT_HW:
  3559. in_param = slave;
  3560. err = mlx4_cmd(dev, in_param, mptn, 0,
  3561. MLX4_CMD_HW2SW_MPT,
  3562. MLX4_CMD_TIME_CLASS_A,
  3563. MLX4_CMD_NATIVE);
  3564. if (err)
  3565. mlx4_dbg(dev, "rem_slave_mrs: failed"
  3566. " to move slave %d mpt %d to"
  3567. " SW ownership\n",
  3568. slave, mptn);
  3569. if (mpt->mtt)
  3570. atomic_dec(&mpt->mtt->ref_count);
  3571. state = RES_MPT_MAPPED;
  3572. break;
  3573. default:
  3574. state = 0;
  3575. }
  3576. }
  3577. }
  3578. spin_lock_irq(mlx4_tlock(dev));
  3579. }
  3580. spin_unlock_irq(mlx4_tlock(dev));
  3581. }
  3582. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3583. {
  3584. struct mlx4_priv *priv = mlx4_priv(dev);
  3585. struct mlx4_resource_tracker *tracker =
  3586. &priv->mfunc.master.res_tracker;
  3587. struct list_head *mtt_list =
  3588. &tracker->slave_list[slave].res_list[RES_MTT];
  3589. struct res_mtt *mtt;
  3590. struct res_mtt *tmp;
  3591. int state;
  3592. LIST_HEAD(tlist);
  3593. int base;
  3594. int err;
  3595. err = move_all_busy(dev, slave, RES_MTT);
  3596. if (err)
  3597. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3598. "busy for slave %d\n", slave);
  3599. spin_lock_irq(mlx4_tlock(dev));
  3600. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3601. spin_unlock_irq(mlx4_tlock(dev));
  3602. if (mtt->com.owner == slave) {
  3603. base = mtt->com.res_id;
  3604. state = mtt->com.from_state;
  3605. while (state != 0) {
  3606. switch (state) {
  3607. case RES_MTT_ALLOCATED:
  3608. __mlx4_free_mtt_range(dev, base,
  3609. mtt->order);
  3610. spin_lock_irq(mlx4_tlock(dev));
  3611. rb_erase(&mtt->com.node,
  3612. &tracker->res_tree[RES_MTT]);
  3613. list_del(&mtt->com.list);
  3614. spin_unlock_irq(mlx4_tlock(dev));
  3615. mlx4_release_resource(dev, slave, RES_MTT,
  3616. 1 << mtt->order, 0);
  3617. kfree(mtt);
  3618. state = 0;
  3619. break;
  3620. default:
  3621. state = 0;
  3622. }
  3623. }
  3624. }
  3625. spin_lock_irq(mlx4_tlock(dev));
  3626. }
  3627. spin_unlock_irq(mlx4_tlock(dev));
  3628. }
  3629. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3630. {
  3631. struct mlx4_priv *priv = mlx4_priv(dev);
  3632. struct mlx4_resource_tracker *tracker =
  3633. &priv->mfunc.master.res_tracker;
  3634. struct list_head *fs_rule_list =
  3635. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3636. struct res_fs_rule *fs_rule;
  3637. struct res_fs_rule *tmp;
  3638. int state;
  3639. u64 base;
  3640. int err;
  3641. err = move_all_busy(dev, slave, RES_FS_RULE);
  3642. if (err)
  3643. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3644. slave);
  3645. spin_lock_irq(mlx4_tlock(dev));
  3646. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3647. spin_unlock_irq(mlx4_tlock(dev));
  3648. if (fs_rule->com.owner == slave) {
  3649. base = fs_rule->com.res_id;
  3650. state = fs_rule->com.from_state;
  3651. while (state != 0) {
  3652. switch (state) {
  3653. case RES_FS_RULE_ALLOCATED:
  3654. /* detach rule */
  3655. err = mlx4_cmd(dev, base, 0, 0,
  3656. MLX4_QP_FLOW_STEERING_DETACH,
  3657. MLX4_CMD_TIME_CLASS_A,
  3658. MLX4_CMD_NATIVE);
  3659. spin_lock_irq(mlx4_tlock(dev));
  3660. rb_erase(&fs_rule->com.node,
  3661. &tracker->res_tree[RES_FS_RULE]);
  3662. list_del(&fs_rule->com.list);
  3663. spin_unlock_irq(mlx4_tlock(dev));
  3664. kfree(fs_rule);
  3665. state = 0;
  3666. break;
  3667. default:
  3668. state = 0;
  3669. }
  3670. }
  3671. }
  3672. spin_lock_irq(mlx4_tlock(dev));
  3673. }
  3674. spin_unlock_irq(mlx4_tlock(dev));
  3675. }
  3676. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3677. {
  3678. struct mlx4_priv *priv = mlx4_priv(dev);
  3679. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3680. struct list_head *eq_list =
  3681. &tracker->slave_list[slave].res_list[RES_EQ];
  3682. struct res_eq *eq;
  3683. struct res_eq *tmp;
  3684. int err;
  3685. int state;
  3686. LIST_HEAD(tlist);
  3687. int eqn;
  3688. struct mlx4_cmd_mailbox *mailbox;
  3689. err = move_all_busy(dev, slave, RES_EQ);
  3690. if (err)
  3691. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3692. "busy for slave %d\n", slave);
  3693. spin_lock_irq(mlx4_tlock(dev));
  3694. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3695. spin_unlock_irq(mlx4_tlock(dev));
  3696. if (eq->com.owner == slave) {
  3697. eqn = eq->com.res_id;
  3698. state = eq->com.from_state;
  3699. while (state != 0) {
  3700. switch (state) {
  3701. case RES_EQ_RESERVED:
  3702. spin_lock_irq(mlx4_tlock(dev));
  3703. rb_erase(&eq->com.node,
  3704. &tracker->res_tree[RES_EQ]);
  3705. list_del(&eq->com.list);
  3706. spin_unlock_irq(mlx4_tlock(dev));
  3707. kfree(eq);
  3708. state = 0;
  3709. break;
  3710. case RES_EQ_HW:
  3711. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3712. if (IS_ERR(mailbox)) {
  3713. cond_resched();
  3714. continue;
  3715. }
  3716. err = mlx4_cmd_box(dev, slave, 0,
  3717. eqn & 0xff, 0,
  3718. MLX4_CMD_HW2SW_EQ,
  3719. MLX4_CMD_TIME_CLASS_A,
  3720. MLX4_CMD_NATIVE);
  3721. if (err)
  3722. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3723. " to move slave %d eqs %d to"
  3724. " SW ownership\n", slave, eqn);
  3725. mlx4_free_cmd_mailbox(dev, mailbox);
  3726. atomic_dec(&eq->mtt->ref_count);
  3727. state = RES_EQ_RESERVED;
  3728. break;
  3729. default:
  3730. state = 0;
  3731. }
  3732. }
  3733. }
  3734. spin_lock_irq(mlx4_tlock(dev));
  3735. }
  3736. spin_unlock_irq(mlx4_tlock(dev));
  3737. }
  3738. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3739. {
  3740. struct mlx4_priv *priv = mlx4_priv(dev);
  3741. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3742. struct list_head *counter_list =
  3743. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3744. struct res_counter *counter;
  3745. struct res_counter *tmp;
  3746. int err;
  3747. int index;
  3748. err = move_all_busy(dev, slave, RES_COUNTER);
  3749. if (err)
  3750. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3751. "busy for slave %d\n", slave);
  3752. spin_lock_irq(mlx4_tlock(dev));
  3753. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3754. if (counter->com.owner == slave) {
  3755. index = counter->com.res_id;
  3756. rb_erase(&counter->com.node,
  3757. &tracker->res_tree[RES_COUNTER]);
  3758. list_del(&counter->com.list);
  3759. kfree(counter);
  3760. __mlx4_counter_free(dev, index);
  3761. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  3762. }
  3763. }
  3764. spin_unlock_irq(mlx4_tlock(dev));
  3765. }
  3766. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3767. {
  3768. struct mlx4_priv *priv = mlx4_priv(dev);
  3769. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3770. struct list_head *xrcdn_list =
  3771. &tracker->slave_list[slave].res_list[RES_XRCD];
  3772. struct res_xrcdn *xrcd;
  3773. struct res_xrcdn *tmp;
  3774. int err;
  3775. int xrcdn;
  3776. err = move_all_busy(dev, slave, RES_XRCD);
  3777. if (err)
  3778. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3779. "busy for slave %d\n", slave);
  3780. spin_lock_irq(mlx4_tlock(dev));
  3781. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3782. if (xrcd->com.owner == slave) {
  3783. xrcdn = xrcd->com.res_id;
  3784. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3785. list_del(&xrcd->com.list);
  3786. kfree(xrcd);
  3787. __mlx4_xrcd_free(dev, xrcdn);
  3788. }
  3789. }
  3790. spin_unlock_irq(mlx4_tlock(dev));
  3791. }
  3792. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3793. {
  3794. struct mlx4_priv *priv = mlx4_priv(dev);
  3795. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3796. rem_slave_vlans(dev, slave);
  3797. rem_slave_macs(dev, slave);
  3798. rem_slave_fs_rule(dev, slave);
  3799. rem_slave_qps(dev, slave);
  3800. rem_slave_srqs(dev, slave);
  3801. rem_slave_cqs(dev, slave);
  3802. rem_slave_mrs(dev, slave);
  3803. rem_slave_eqs(dev, slave);
  3804. rem_slave_mtts(dev, slave);
  3805. rem_slave_counters(dev, slave);
  3806. rem_slave_xrcdns(dev, slave);
  3807. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3808. }
  3809. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  3810. {
  3811. struct mlx4_vf_immed_vlan_work *work =
  3812. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  3813. struct mlx4_cmd_mailbox *mailbox;
  3814. struct mlx4_update_qp_context *upd_context;
  3815. struct mlx4_dev *dev = &work->priv->dev;
  3816. struct mlx4_resource_tracker *tracker =
  3817. &work->priv->mfunc.master.res_tracker;
  3818. struct list_head *qp_list =
  3819. &tracker->slave_list[work->slave].res_list[RES_QP];
  3820. struct res_qp *qp;
  3821. struct res_qp *tmp;
  3822. u64 qp_path_mask_vlan_ctrl =
  3823. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  3824. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  3825. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  3826. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  3827. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  3828. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  3829. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  3830. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  3831. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  3832. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  3833. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  3834. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  3835. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  3836. int err;
  3837. int port, errors = 0;
  3838. u8 vlan_control;
  3839. if (mlx4_is_slave(dev)) {
  3840. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  3841. work->slave);
  3842. goto out;
  3843. }
  3844. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3845. if (IS_ERR(mailbox))
  3846. goto out;
  3847. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  3848. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3849. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  3850. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  3851. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3852. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  3853. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3854. else if (!work->vlan_id)
  3855. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3856. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3857. else
  3858. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3859. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3860. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  3861. upd_context = mailbox->buf;
  3862. upd_context->qp_mask = cpu_to_be64(MLX4_UPD_QP_MASK_VSD);
  3863. spin_lock_irq(mlx4_tlock(dev));
  3864. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3865. spin_unlock_irq(mlx4_tlock(dev));
  3866. if (qp->com.owner == work->slave) {
  3867. if (qp->com.from_state != RES_QP_HW ||
  3868. !qp->sched_queue || /* no INIT2RTR trans yet */
  3869. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  3870. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  3871. spin_lock_irq(mlx4_tlock(dev));
  3872. continue;
  3873. }
  3874. port = (qp->sched_queue >> 6 & 1) + 1;
  3875. if (port != work->port) {
  3876. spin_lock_irq(mlx4_tlock(dev));
  3877. continue;
  3878. }
  3879. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  3880. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  3881. else
  3882. upd_context->primary_addr_path_mask =
  3883. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  3884. if (work->vlan_id == MLX4_VGT) {
  3885. upd_context->qp_context.param3 = qp->param3;
  3886. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  3887. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  3888. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  3889. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  3890. upd_context->qp_context.pri_path.feup = qp->feup;
  3891. upd_context->qp_context.pri_path.sched_queue =
  3892. qp->sched_queue;
  3893. } else {
  3894. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  3895. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  3896. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  3897. upd_context->qp_context.pri_path.fvl_rx =
  3898. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  3899. upd_context->qp_context.pri_path.fl =
  3900. qp->pri_path_fl | MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  3901. upd_context->qp_context.pri_path.feup =
  3902. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  3903. upd_context->qp_context.pri_path.sched_queue =
  3904. qp->sched_queue & 0xC7;
  3905. upd_context->qp_context.pri_path.sched_queue |=
  3906. ((work->qos & 0x7) << 3);
  3907. }
  3908. err = mlx4_cmd(dev, mailbox->dma,
  3909. qp->local_qpn & 0xffffff,
  3910. 0, MLX4_CMD_UPDATE_QP,
  3911. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  3912. if (err) {
  3913. mlx4_info(dev, "UPDATE_QP failed for slave %d, "
  3914. "port %d, qpn %d (%d)\n",
  3915. work->slave, port, qp->local_qpn,
  3916. err);
  3917. errors++;
  3918. }
  3919. }
  3920. spin_lock_irq(mlx4_tlock(dev));
  3921. }
  3922. spin_unlock_irq(mlx4_tlock(dev));
  3923. mlx4_free_cmd_mailbox(dev, mailbox);
  3924. if (errors)
  3925. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  3926. errors, work->slave, work->port);
  3927. /* unregister previous vlan_id if needed and we had no errors
  3928. * while updating the QPs
  3929. */
  3930. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  3931. NO_INDX != work->orig_vlan_ix)
  3932. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  3933. work->orig_vlan_id);
  3934. out:
  3935. kfree(work);
  3936. return;
  3937. }