mcg.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/string.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/export.h>
  37. #include "mlx4.h"
  38. static const u8 zero_gid[16]; /* automatically initialized to 0 */
  39. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev)
  40. {
  41. return 1 << dev->oper_log_mgm_entry_size;
  42. }
  43. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev)
  44. {
  45. return 4 * (mlx4_get_mgm_entry_size(dev) / 16 - 2);
  46. }
  47. static int mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev *dev,
  48. struct mlx4_cmd_mailbox *mailbox,
  49. u32 size,
  50. u64 *reg_id)
  51. {
  52. u64 imm;
  53. int err = 0;
  54. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, size, 0,
  55. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  56. MLX4_CMD_NATIVE);
  57. if (err)
  58. return err;
  59. *reg_id = imm;
  60. return err;
  61. }
  62. static int mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev *dev, u64 regid)
  63. {
  64. int err = 0;
  65. err = mlx4_cmd(dev, regid, 0, 0,
  66. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  67. MLX4_CMD_NATIVE);
  68. return err;
  69. }
  70. static int mlx4_READ_ENTRY(struct mlx4_dev *dev, int index,
  71. struct mlx4_cmd_mailbox *mailbox)
  72. {
  73. return mlx4_cmd_box(dev, 0, mailbox->dma, index, 0, MLX4_CMD_READ_MCG,
  74. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  75. }
  76. static int mlx4_WRITE_ENTRY(struct mlx4_dev *dev, int index,
  77. struct mlx4_cmd_mailbox *mailbox)
  78. {
  79. return mlx4_cmd(dev, mailbox->dma, index, 0, MLX4_CMD_WRITE_MCG,
  80. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  81. }
  82. static int mlx4_WRITE_PROMISC(struct mlx4_dev *dev, u8 port, u8 steer,
  83. struct mlx4_cmd_mailbox *mailbox)
  84. {
  85. u32 in_mod;
  86. in_mod = (u32) port << 16 | steer << 1;
  87. return mlx4_cmd(dev, mailbox->dma, in_mod, 0x1,
  88. MLX4_CMD_WRITE_MCG, MLX4_CMD_TIME_CLASS_A,
  89. MLX4_CMD_NATIVE);
  90. }
  91. static int mlx4_GID_HASH(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  92. u16 *hash, u8 op_mod)
  93. {
  94. u64 imm;
  95. int err;
  96. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, 0, op_mod,
  97. MLX4_CMD_MGID_HASH, MLX4_CMD_TIME_CLASS_A,
  98. MLX4_CMD_NATIVE);
  99. if (!err)
  100. *hash = imm;
  101. return err;
  102. }
  103. static struct mlx4_promisc_qp *get_promisc_qp(struct mlx4_dev *dev, u8 port,
  104. enum mlx4_steer_type steer,
  105. u32 qpn)
  106. {
  107. struct mlx4_steer *s_steer;
  108. struct mlx4_promisc_qp *pqp;
  109. if (port < 1 || port > dev->caps.num_ports)
  110. return NULL;
  111. s_steer = &mlx4_priv(dev)->steer[port - 1];
  112. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  113. if (pqp->qpn == qpn)
  114. return pqp;
  115. }
  116. /* not found */
  117. return NULL;
  118. }
  119. /*
  120. * Add new entry to steering data structure.
  121. * All promisc QPs should be added as well
  122. */
  123. static int new_steering_entry(struct mlx4_dev *dev, u8 port,
  124. enum mlx4_steer_type steer,
  125. unsigned int index, u32 qpn)
  126. {
  127. struct mlx4_steer *s_steer;
  128. struct mlx4_cmd_mailbox *mailbox;
  129. struct mlx4_mgm *mgm;
  130. u32 members_count;
  131. struct mlx4_steer_index *new_entry;
  132. struct mlx4_promisc_qp *pqp;
  133. struct mlx4_promisc_qp *dqp = NULL;
  134. u32 prot;
  135. int err;
  136. if (port < 1 || port > dev->caps.num_ports)
  137. return -EINVAL;
  138. s_steer = &mlx4_priv(dev)->steer[port - 1];
  139. new_entry = kzalloc(sizeof *new_entry, GFP_KERNEL);
  140. if (!new_entry)
  141. return -ENOMEM;
  142. INIT_LIST_HEAD(&new_entry->duplicates);
  143. new_entry->index = index;
  144. list_add_tail(&new_entry->list, &s_steer->steer_entries[steer]);
  145. /* If the given qpn is also a promisc qp,
  146. * it should be inserted to duplicates list
  147. */
  148. pqp = get_promisc_qp(dev, port, steer, qpn);
  149. if (pqp) {
  150. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  151. if (!dqp) {
  152. err = -ENOMEM;
  153. goto out_alloc;
  154. }
  155. dqp->qpn = qpn;
  156. list_add_tail(&dqp->list, &new_entry->duplicates);
  157. }
  158. /* if no promisc qps for this vep, we are done */
  159. if (list_empty(&s_steer->promisc_qps[steer]))
  160. return 0;
  161. /* now need to add all the promisc qps to the new
  162. * steering entry, as they should also receive the packets
  163. * destined to this address */
  164. mailbox = mlx4_alloc_cmd_mailbox(dev);
  165. if (IS_ERR(mailbox)) {
  166. err = -ENOMEM;
  167. goto out_alloc;
  168. }
  169. mgm = mailbox->buf;
  170. err = mlx4_READ_ENTRY(dev, index, mailbox);
  171. if (err)
  172. goto out_mailbox;
  173. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  174. prot = be32_to_cpu(mgm->members_count) >> 30;
  175. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  176. /* don't add already existing qpn */
  177. if (pqp->qpn == qpn)
  178. continue;
  179. if (members_count == dev->caps.num_qp_per_mgm) {
  180. /* out of space */
  181. err = -ENOMEM;
  182. goto out_mailbox;
  183. }
  184. /* add the qpn */
  185. mgm->qp[members_count++] = cpu_to_be32(pqp->qpn & MGM_QPN_MASK);
  186. }
  187. /* update the qps count and update the entry with all the promisc qps*/
  188. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  189. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  190. out_mailbox:
  191. mlx4_free_cmd_mailbox(dev, mailbox);
  192. if (!err)
  193. return 0;
  194. out_alloc:
  195. if (dqp) {
  196. list_del(&dqp->list);
  197. kfree(dqp);
  198. }
  199. list_del(&new_entry->list);
  200. kfree(new_entry);
  201. return err;
  202. }
  203. /* update the data structures with existing steering entry */
  204. static int existing_steering_entry(struct mlx4_dev *dev, u8 port,
  205. enum mlx4_steer_type steer,
  206. unsigned int index, u32 qpn)
  207. {
  208. struct mlx4_steer *s_steer;
  209. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  210. struct mlx4_promisc_qp *pqp;
  211. struct mlx4_promisc_qp *dqp;
  212. if (port < 1 || port > dev->caps.num_ports)
  213. return -EINVAL;
  214. s_steer = &mlx4_priv(dev)->steer[port - 1];
  215. pqp = get_promisc_qp(dev, port, steer, qpn);
  216. if (!pqp)
  217. return 0; /* nothing to do */
  218. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  219. if (tmp_entry->index == index) {
  220. entry = tmp_entry;
  221. break;
  222. }
  223. }
  224. if (unlikely(!entry)) {
  225. mlx4_warn(dev, "Steering entry at index %x is not registered\n", index);
  226. return -EINVAL;
  227. }
  228. /* the given qpn is listed as a promisc qpn
  229. * we need to add it as a duplicate to this entry
  230. * for future references */
  231. list_for_each_entry(dqp, &entry->duplicates, list) {
  232. if (qpn == pqp->qpn)
  233. return 0; /* qp is already duplicated */
  234. }
  235. /* add the qp as a duplicate on this index */
  236. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  237. if (!dqp)
  238. return -ENOMEM;
  239. dqp->qpn = qpn;
  240. list_add_tail(&dqp->list, &entry->duplicates);
  241. return 0;
  242. }
  243. /* Check whether a qpn is a duplicate on steering entry
  244. * If so, it should not be removed from mgm */
  245. static bool check_duplicate_entry(struct mlx4_dev *dev, u8 port,
  246. enum mlx4_steer_type steer,
  247. unsigned int index, u32 qpn)
  248. {
  249. struct mlx4_steer *s_steer;
  250. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  251. struct mlx4_promisc_qp *dqp, *tmp_dqp;
  252. if (port < 1 || port > dev->caps.num_ports)
  253. return NULL;
  254. s_steer = &mlx4_priv(dev)->steer[port - 1];
  255. /* if qp is not promisc, it cannot be duplicated */
  256. if (!get_promisc_qp(dev, port, steer, qpn))
  257. return false;
  258. /* The qp is promisc qp so it is a duplicate on this index
  259. * Find the index entry, and remove the duplicate */
  260. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  261. if (tmp_entry->index == index) {
  262. entry = tmp_entry;
  263. break;
  264. }
  265. }
  266. if (unlikely(!entry)) {
  267. mlx4_warn(dev, "Steering entry for index %x is not registered\n", index);
  268. return false;
  269. }
  270. list_for_each_entry_safe(dqp, tmp_dqp, &entry->duplicates, list) {
  271. if (dqp->qpn == qpn) {
  272. list_del(&dqp->list);
  273. kfree(dqp);
  274. }
  275. }
  276. return true;
  277. }
  278. /* I a steering entry contains only promisc QPs, it can be removed. */
  279. static bool can_remove_steering_entry(struct mlx4_dev *dev, u8 port,
  280. enum mlx4_steer_type steer,
  281. unsigned int index, u32 tqpn)
  282. {
  283. struct mlx4_steer *s_steer;
  284. struct mlx4_cmd_mailbox *mailbox;
  285. struct mlx4_mgm *mgm;
  286. struct mlx4_steer_index *entry = NULL, *tmp_entry;
  287. u32 qpn;
  288. u32 members_count;
  289. bool ret = false;
  290. int i;
  291. if (port < 1 || port > dev->caps.num_ports)
  292. return NULL;
  293. s_steer = &mlx4_priv(dev)->steer[port - 1];
  294. mailbox = mlx4_alloc_cmd_mailbox(dev);
  295. if (IS_ERR(mailbox))
  296. return false;
  297. mgm = mailbox->buf;
  298. if (mlx4_READ_ENTRY(dev, index, mailbox))
  299. goto out;
  300. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  301. for (i = 0; i < members_count; i++) {
  302. qpn = be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK;
  303. if (!get_promisc_qp(dev, port, steer, qpn) && qpn != tqpn) {
  304. /* the qp is not promisc, the entry can't be removed */
  305. goto out;
  306. }
  307. }
  308. /* All the qps currently registered for this entry are promiscuous,
  309. * Checking for duplicates */
  310. ret = true;
  311. list_for_each_entry_safe(entry, tmp_entry, &s_steer->steer_entries[steer], list) {
  312. if (entry->index == index) {
  313. if (list_empty(&entry->duplicates)) {
  314. list_del(&entry->list);
  315. kfree(entry);
  316. } else {
  317. /* This entry contains duplicates so it shouldn't be removed */
  318. ret = false;
  319. goto out;
  320. }
  321. }
  322. }
  323. out:
  324. mlx4_free_cmd_mailbox(dev, mailbox);
  325. return ret;
  326. }
  327. static int add_promisc_qp(struct mlx4_dev *dev, u8 port,
  328. enum mlx4_steer_type steer, u32 qpn)
  329. {
  330. struct mlx4_steer *s_steer;
  331. struct mlx4_cmd_mailbox *mailbox;
  332. struct mlx4_mgm *mgm;
  333. struct mlx4_steer_index *entry;
  334. struct mlx4_promisc_qp *pqp;
  335. struct mlx4_promisc_qp *dqp;
  336. u32 members_count;
  337. u32 prot;
  338. int i;
  339. bool found;
  340. int err;
  341. struct mlx4_priv *priv = mlx4_priv(dev);
  342. if (port < 1 || port > dev->caps.num_ports)
  343. return -EINVAL;
  344. s_steer = &mlx4_priv(dev)->steer[port - 1];
  345. mutex_lock(&priv->mcg_table.mutex);
  346. if (get_promisc_qp(dev, port, steer, qpn)) {
  347. err = 0; /* Noting to do, already exists */
  348. goto out_mutex;
  349. }
  350. pqp = kmalloc(sizeof *pqp, GFP_KERNEL);
  351. if (!pqp) {
  352. err = -ENOMEM;
  353. goto out_mutex;
  354. }
  355. pqp->qpn = qpn;
  356. mailbox = mlx4_alloc_cmd_mailbox(dev);
  357. if (IS_ERR(mailbox)) {
  358. err = -ENOMEM;
  359. goto out_alloc;
  360. }
  361. mgm = mailbox->buf;
  362. /* the promisc qp needs to be added for each one of the steering
  363. * entries, if it already exists, needs to be added as a duplicate
  364. * for this entry */
  365. list_for_each_entry(entry, &s_steer->steer_entries[steer], list) {
  366. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  367. if (err)
  368. goto out_mailbox;
  369. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  370. prot = be32_to_cpu(mgm->members_count) >> 30;
  371. found = false;
  372. for (i = 0; i < members_count; i++) {
  373. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qpn) {
  374. /* Entry already exists, add to duplicates */
  375. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  376. if (!dqp) {
  377. err = -ENOMEM;
  378. goto out_mailbox;
  379. }
  380. dqp->qpn = qpn;
  381. list_add_tail(&dqp->list, &entry->duplicates);
  382. found = true;
  383. }
  384. }
  385. if (!found) {
  386. /* Need to add the qpn to mgm */
  387. if (members_count == dev->caps.num_qp_per_mgm) {
  388. /* entry is full */
  389. err = -ENOMEM;
  390. goto out_mailbox;
  391. }
  392. mgm->qp[members_count++] = cpu_to_be32(qpn & MGM_QPN_MASK);
  393. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  394. err = mlx4_WRITE_ENTRY(dev, entry->index, mailbox);
  395. if (err)
  396. goto out_mailbox;
  397. }
  398. }
  399. /* add the new qpn to list of promisc qps */
  400. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  401. /* now need to add all the promisc qps to default entry */
  402. memset(mgm, 0, sizeof *mgm);
  403. members_count = 0;
  404. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  405. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  406. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  407. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  408. if (err)
  409. goto out_list;
  410. mlx4_free_cmd_mailbox(dev, mailbox);
  411. mutex_unlock(&priv->mcg_table.mutex);
  412. return 0;
  413. out_list:
  414. list_del(&pqp->list);
  415. out_mailbox:
  416. mlx4_free_cmd_mailbox(dev, mailbox);
  417. out_alloc:
  418. kfree(pqp);
  419. out_mutex:
  420. mutex_unlock(&priv->mcg_table.mutex);
  421. return err;
  422. }
  423. static int remove_promisc_qp(struct mlx4_dev *dev, u8 port,
  424. enum mlx4_steer_type steer, u32 qpn)
  425. {
  426. struct mlx4_priv *priv = mlx4_priv(dev);
  427. struct mlx4_steer *s_steer;
  428. struct mlx4_cmd_mailbox *mailbox;
  429. struct mlx4_mgm *mgm;
  430. struct mlx4_steer_index *entry;
  431. struct mlx4_promisc_qp *pqp;
  432. struct mlx4_promisc_qp *dqp;
  433. u32 members_count;
  434. bool found;
  435. bool back_to_list = false;
  436. int loc, i;
  437. int err;
  438. if (port < 1 || port > dev->caps.num_ports)
  439. return -EINVAL;
  440. s_steer = &mlx4_priv(dev)->steer[port - 1];
  441. mutex_lock(&priv->mcg_table.mutex);
  442. pqp = get_promisc_qp(dev, port, steer, qpn);
  443. if (unlikely(!pqp)) {
  444. mlx4_warn(dev, "QP %x is not promiscuous QP\n", qpn);
  445. /* nothing to do */
  446. err = 0;
  447. goto out_mutex;
  448. }
  449. /*remove from list of promisc qps */
  450. list_del(&pqp->list);
  451. /* set the default entry not to include the removed one */
  452. mailbox = mlx4_alloc_cmd_mailbox(dev);
  453. if (IS_ERR(mailbox)) {
  454. err = -ENOMEM;
  455. back_to_list = true;
  456. goto out_list;
  457. }
  458. mgm = mailbox->buf;
  459. members_count = 0;
  460. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  461. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  462. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  463. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  464. if (err)
  465. goto out_mailbox;
  466. /* remove the qp from all the steering entries*/
  467. list_for_each_entry(entry, &s_steer->steer_entries[steer], list) {
  468. found = false;
  469. list_for_each_entry(dqp, &entry->duplicates, list) {
  470. if (dqp->qpn == qpn) {
  471. found = true;
  472. break;
  473. }
  474. }
  475. if (found) {
  476. /* a duplicate, no need to change the mgm,
  477. * only update the duplicates list */
  478. list_del(&dqp->list);
  479. kfree(dqp);
  480. } else {
  481. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  482. if (err)
  483. goto out_mailbox;
  484. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  485. for (loc = -1, i = 0; i < members_count; ++i)
  486. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qpn)
  487. loc = i;
  488. mgm->members_count = cpu_to_be32(--members_count |
  489. (MLX4_PROT_ETH << 30));
  490. mgm->qp[loc] = mgm->qp[i - 1];
  491. mgm->qp[i - 1] = 0;
  492. err = mlx4_WRITE_ENTRY(dev, entry->index, mailbox);
  493. if (err)
  494. goto out_mailbox;
  495. }
  496. }
  497. out_mailbox:
  498. mlx4_free_cmd_mailbox(dev, mailbox);
  499. out_list:
  500. if (back_to_list)
  501. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  502. else
  503. kfree(pqp);
  504. out_mutex:
  505. mutex_unlock(&priv->mcg_table.mutex);
  506. return err;
  507. }
  508. /*
  509. * Caller must hold MCG table semaphore. gid and mgm parameters must
  510. * be properly aligned for command interface.
  511. *
  512. * Returns 0 unless a firmware command error occurs.
  513. *
  514. * If GID is found in MGM or MGM is empty, *index = *hash, *prev = -1
  515. * and *mgm holds MGM entry.
  516. *
  517. * if GID is found in AMGM, *index = index in AMGM, *prev = index of
  518. * previous entry in hash chain and *mgm holds AMGM entry.
  519. *
  520. * If no AMGM exists for given gid, *index = -1, *prev = index of last
  521. * entry in hash chain and *mgm holds end of hash chain.
  522. */
  523. static int find_entry(struct mlx4_dev *dev, u8 port,
  524. u8 *gid, enum mlx4_protocol prot,
  525. struct mlx4_cmd_mailbox *mgm_mailbox,
  526. int *prev, int *index)
  527. {
  528. struct mlx4_cmd_mailbox *mailbox;
  529. struct mlx4_mgm *mgm = mgm_mailbox->buf;
  530. u8 *mgid;
  531. int err;
  532. u16 hash;
  533. u8 op_mod = (prot == MLX4_PROT_ETH) ?
  534. !!(dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) : 0;
  535. mailbox = mlx4_alloc_cmd_mailbox(dev);
  536. if (IS_ERR(mailbox))
  537. return -ENOMEM;
  538. mgid = mailbox->buf;
  539. memcpy(mgid, gid, 16);
  540. err = mlx4_GID_HASH(dev, mailbox, &hash, op_mod);
  541. mlx4_free_cmd_mailbox(dev, mailbox);
  542. if (err)
  543. return err;
  544. if (0)
  545. mlx4_dbg(dev, "Hash for %pI6 is %04x\n", gid, hash);
  546. *index = hash;
  547. *prev = -1;
  548. do {
  549. err = mlx4_READ_ENTRY(dev, *index, mgm_mailbox);
  550. if (err)
  551. return err;
  552. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  553. if (*index != hash) {
  554. mlx4_err(dev, "Found zero MGID in AMGM.\n");
  555. err = -EINVAL;
  556. }
  557. return err;
  558. }
  559. if (!memcmp(mgm->gid, gid, 16) &&
  560. be32_to_cpu(mgm->members_count) >> 30 == prot)
  561. return err;
  562. *prev = *index;
  563. *index = be32_to_cpu(mgm->next_gid_index) >> 6;
  564. } while (*index);
  565. *index = -1;
  566. return err;
  567. }
  568. static const u8 __promisc_mode[] = {
  569. [MLX4_FS_REGULAR] = 0x0,
  570. [MLX4_FS_ALL_DEFAULT] = 0x1,
  571. [MLX4_FS_MC_DEFAULT] = 0x3,
  572. [MLX4_FS_UC_SNIFFER] = 0x4,
  573. [MLX4_FS_MC_SNIFFER] = 0x5,
  574. };
  575. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  576. enum mlx4_net_trans_promisc_mode flow_type)
  577. {
  578. if (flow_type >= MLX4_FS_MODE_NUM) {
  579. mlx4_err(dev, "Invalid flow type. type = %d\n", flow_type);
  580. return -EINVAL;
  581. }
  582. return __promisc_mode[flow_type];
  583. }
  584. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_mode);
  585. static void trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule *ctrl,
  586. struct mlx4_net_trans_rule_hw_ctrl *hw)
  587. {
  588. u8 flags = 0;
  589. flags = ctrl->queue_mode == MLX4_NET_TRANS_Q_LIFO ? 1 : 0;
  590. flags |= ctrl->exclusive ? (1 << 2) : 0;
  591. flags |= ctrl->allow_loopback ? (1 << 3) : 0;
  592. hw->flags = flags;
  593. hw->type = __promisc_mode[ctrl->promisc_mode];
  594. hw->prio = cpu_to_be16(ctrl->priority);
  595. hw->port = ctrl->port;
  596. hw->qpn = cpu_to_be32(ctrl->qpn);
  597. }
  598. const u16 __sw_id_hw[] = {
  599. [MLX4_NET_TRANS_RULE_ID_ETH] = 0xE001,
  600. [MLX4_NET_TRANS_RULE_ID_IB] = 0xE005,
  601. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0xE003,
  602. [MLX4_NET_TRANS_RULE_ID_IPV4] = 0xE002,
  603. [MLX4_NET_TRANS_RULE_ID_TCP] = 0xE004,
  604. [MLX4_NET_TRANS_RULE_ID_UDP] = 0xE006,
  605. [MLX4_NET_TRANS_RULE_ID_VXLAN] = 0xE008
  606. };
  607. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  608. enum mlx4_net_trans_rule_id id)
  609. {
  610. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  611. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  612. return -EINVAL;
  613. }
  614. return __sw_id_hw[id];
  615. }
  616. EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_id);
  617. static const int __rule_hw_sz[] = {
  618. [MLX4_NET_TRANS_RULE_ID_ETH] =
  619. sizeof(struct mlx4_net_trans_rule_hw_eth),
  620. [MLX4_NET_TRANS_RULE_ID_IB] =
  621. sizeof(struct mlx4_net_trans_rule_hw_ib),
  622. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0,
  623. [MLX4_NET_TRANS_RULE_ID_IPV4] =
  624. sizeof(struct mlx4_net_trans_rule_hw_ipv4),
  625. [MLX4_NET_TRANS_RULE_ID_TCP] =
  626. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  627. [MLX4_NET_TRANS_RULE_ID_UDP] =
  628. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  629. [MLX4_NET_TRANS_RULE_ID_VXLAN] =
  630. sizeof(struct mlx4_net_trans_rule_hw_vxlan)
  631. };
  632. int mlx4_hw_rule_sz(struct mlx4_dev *dev,
  633. enum mlx4_net_trans_rule_id id)
  634. {
  635. if (id >= MLX4_NET_TRANS_RULE_NUM) {
  636. mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
  637. return -EINVAL;
  638. }
  639. return __rule_hw_sz[id];
  640. }
  641. EXPORT_SYMBOL_GPL(mlx4_hw_rule_sz);
  642. static int parse_trans_rule(struct mlx4_dev *dev, struct mlx4_spec_list *spec,
  643. struct _rule_hw *rule_hw)
  644. {
  645. if (mlx4_hw_rule_sz(dev, spec->id) < 0)
  646. return -EINVAL;
  647. memset(rule_hw, 0, mlx4_hw_rule_sz(dev, spec->id));
  648. rule_hw->id = cpu_to_be16(__sw_id_hw[spec->id]);
  649. rule_hw->size = mlx4_hw_rule_sz(dev, spec->id) >> 2;
  650. switch (spec->id) {
  651. case MLX4_NET_TRANS_RULE_ID_ETH:
  652. memcpy(rule_hw->eth.dst_mac, spec->eth.dst_mac, ETH_ALEN);
  653. memcpy(rule_hw->eth.dst_mac_msk, spec->eth.dst_mac_msk,
  654. ETH_ALEN);
  655. memcpy(rule_hw->eth.src_mac, spec->eth.src_mac, ETH_ALEN);
  656. memcpy(rule_hw->eth.src_mac_msk, spec->eth.src_mac_msk,
  657. ETH_ALEN);
  658. if (spec->eth.ether_type_enable) {
  659. rule_hw->eth.ether_type_enable = 1;
  660. rule_hw->eth.ether_type = spec->eth.ether_type;
  661. }
  662. rule_hw->eth.vlan_tag = spec->eth.vlan_id;
  663. rule_hw->eth.vlan_tag_msk = spec->eth.vlan_id_msk;
  664. break;
  665. case MLX4_NET_TRANS_RULE_ID_IB:
  666. rule_hw->ib.l3_qpn = spec->ib.l3_qpn;
  667. rule_hw->ib.qpn_mask = spec->ib.qpn_msk;
  668. memcpy(&rule_hw->ib.dst_gid, &spec->ib.dst_gid, 16);
  669. memcpy(&rule_hw->ib.dst_gid_msk, &spec->ib.dst_gid_msk, 16);
  670. break;
  671. case MLX4_NET_TRANS_RULE_ID_IPV6:
  672. return -EOPNOTSUPP;
  673. case MLX4_NET_TRANS_RULE_ID_IPV4:
  674. rule_hw->ipv4.src_ip = spec->ipv4.src_ip;
  675. rule_hw->ipv4.src_ip_msk = spec->ipv4.src_ip_msk;
  676. rule_hw->ipv4.dst_ip = spec->ipv4.dst_ip;
  677. rule_hw->ipv4.dst_ip_msk = spec->ipv4.dst_ip_msk;
  678. break;
  679. case MLX4_NET_TRANS_RULE_ID_TCP:
  680. case MLX4_NET_TRANS_RULE_ID_UDP:
  681. rule_hw->tcp_udp.dst_port = spec->tcp_udp.dst_port;
  682. rule_hw->tcp_udp.dst_port_msk = spec->tcp_udp.dst_port_msk;
  683. rule_hw->tcp_udp.src_port = spec->tcp_udp.src_port;
  684. rule_hw->tcp_udp.src_port_msk = spec->tcp_udp.src_port_msk;
  685. break;
  686. case MLX4_NET_TRANS_RULE_ID_VXLAN:
  687. rule_hw->vxlan.vni =
  688. cpu_to_be32(be32_to_cpu(spec->vxlan.vni) << 8);
  689. rule_hw->vxlan.vni_mask =
  690. cpu_to_be32(be32_to_cpu(spec->vxlan.vni_mask) << 8);
  691. break;
  692. default:
  693. return -EINVAL;
  694. }
  695. return __rule_hw_sz[spec->id];
  696. }
  697. static void mlx4_err_rule(struct mlx4_dev *dev, char *str,
  698. struct mlx4_net_trans_rule *rule)
  699. {
  700. #define BUF_SIZE 256
  701. struct mlx4_spec_list *cur;
  702. char buf[BUF_SIZE];
  703. int len = 0;
  704. mlx4_err(dev, "%s", str);
  705. len += snprintf(buf + len, BUF_SIZE - len,
  706. "port = %d prio = 0x%x qp = 0x%x ",
  707. rule->port, rule->priority, rule->qpn);
  708. list_for_each_entry(cur, &rule->list, list) {
  709. switch (cur->id) {
  710. case MLX4_NET_TRANS_RULE_ID_ETH:
  711. len += snprintf(buf + len, BUF_SIZE - len,
  712. "dmac = %pM ", &cur->eth.dst_mac);
  713. if (cur->eth.ether_type)
  714. len += snprintf(buf + len, BUF_SIZE - len,
  715. "ethertype = 0x%x ",
  716. be16_to_cpu(cur->eth.ether_type));
  717. if (cur->eth.vlan_id)
  718. len += snprintf(buf + len, BUF_SIZE - len,
  719. "vlan-id = %d ",
  720. be16_to_cpu(cur->eth.vlan_id));
  721. break;
  722. case MLX4_NET_TRANS_RULE_ID_IPV4:
  723. if (cur->ipv4.src_ip)
  724. len += snprintf(buf + len, BUF_SIZE - len,
  725. "src-ip = %pI4 ",
  726. &cur->ipv4.src_ip);
  727. if (cur->ipv4.dst_ip)
  728. len += snprintf(buf + len, BUF_SIZE - len,
  729. "dst-ip = %pI4 ",
  730. &cur->ipv4.dst_ip);
  731. break;
  732. case MLX4_NET_TRANS_RULE_ID_TCP:
  733. case MLX4_NET_TRANS_RULE_ID_UDP:
  734. if (cur->tcp_udp.src_port)
  735. len += snprintf(buf + len, BUF_SIZE - len,
  736. "src-port = %d ",
  737. be16_to_cpu(cur->tcp_udp.src_port));
  738. if (cur->tcp_udp.dst_port)
  739. len += snprintf(buf + len, BUF_SIZE - len,
  740. "dst-port = %d ",
  741. be16_to_cpu(cur->tcp_udp.dst_port));
  742. break;
  743. case MLX4_NET_TRANS_RULE_ID_IB:
  744. len += snprintf(buf + len, BUF_SIZE - len,
  745. "dst-gid = %pI6\n", cur->ib.dst_gid);
  746. len += snprintf(buf + len, BUF_SIZE - len,
  747. "dst-gid-mask = %pI6\n",
  748. cur->ib.dst_gid_msk);
  749. break;
  750. case MLX4_NET_TRANS_RULE_ID_IPV6:
  751. break;
  752. default:
  753. break;
  754. }
  755. }
  756. len += snprintf(buf + len, BUF_SIZE - len, "\n");
  757. mlx4_err(dev, "%s", buf);
  758. if (len >= BUF_SIZE)
  759. mlx4_err(dev, "Network rule error message was truncated, print buffer is too small.\n");
  760. }
  761. int mlx4_flow_attach(struct mlx4_dev *dev,
  762. struct mlx4_net_trans_rule *rule, u64 *reg_id)
  763. {
  764. struct mlx4_cmd_mailbox *mailbox;
  765. struct mlx4_spec_list *cur;
  766. u32 size = 0;
  767. int ret;
  768. mailbox = mlx4_alloc_cmd_mailbox(dev);
  769. if (IS_ERR(mailbox))
  770. return PTR_ERR(mailbox);
  771. trans_rule_ctrl_to_hw(rule, mailbox->buf);
  772. size += sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  773. list_for_each_entry(cur, &rule->list, list) {
  774. ret = parse_trans_rule(dev, cur, mailbox->buf + size);
  775. if (ret < 0) {
  776. mlx4_free_cmd_mailbox(dev, mailbox);
  777. return -EINVAL;
  778. }
  779. size += ret;
  780. }
  781. ret = mlx4_QP_FLOW_STEERING_ATTACH(dev, mailbox, size >> 2, reg_id);
  782. if (ret == -ENOMEM)
  783. mlx4_err_rule(dev,
  784. "mcg table is full. Fail to register network rule.\n",
  785. rule);
  786. else if (ret)
  787. mlx4_err_rule(dev, "Fail to register network rule.\n", rule);
  788. mlx4_free_cmd_mailbox(dev, mailbox);
  789. return ret;
  790. }
  791. EXPORT_SYMBOL_GPL(mlx4_flow_attach);
  792. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id)
  793. {
  794. int err;
  795. err = mlx4_QP_FLOW_STEERING_DETACH(dev, reg_id);
  796. if (err)
  797. mlx4_err(dev, "Fail to detach network rule. registration id = 0x%llx\n",
  798. reg_id);
  799. return err;
  800. }
  801. EXPORT_SYMBOL_GPL(mlx4_flow_detach);
  802. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  803. u32 max_range_qpn)
  804. {
  805. int err;
  806. u64 in_param;
  807. in_param = ((u64) min_range_qpn) << 32;
  808. in_param |= ((u64) max_range_qpn) & 0xFFFFFFFF;
  809. err = mlx4_cmd(dev, in_param, 0, 0,
  810. MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
  811. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  812. return err;
  813. }
  814. EXPORT_SYMBOL_GPL(mlx4_FLOW_STEERING_IB_UC_QP_RANGE);
  815. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  816. int block_mcast_loopback, enum mlx4_protocol prot,
  817. enum mlx4_steer_type steer)
  818. {
  819. struct mlx4_priv *priv = mlx4_priv(dev);
  820. struct mlx4_cmd_mailbox *mailbox;
  821. struct mlx4_mgm *mgm;
  822. u32 members_count;
  823. int index, prev;
  824. int link = 0;
  825. int i;
  826. int err;
  827. u8 port = gid[5];
  828. u8 new_entry = 0;
  829. mailbox = mlx4_alloc_cmd_mailbox(dev);
  830. if (IS_ERR(mailbox))
  831. return PTR_ERR(mailbox);
  832. mgm = mailbox->buf;
  833. mutex_lock(&priv->mcg_table.mutex);
  834. err = find_entry(dev, port, gid, prot,
  835. mailbox, &prev, &index);
  836. if (err)
  837. goto out;
  838. if (index != -1) {
  839. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  840. new_entry = 1;
  841. memcpy(mgm->gid, gid, 16);
  842. }
  843. } else {
  844. link = 1;
  845. index = mlx4_bitmap_alloc(&priv->mcg_table.bitmap);
  846. if (index == -1) {
  847. mlx4_err(dev, "No AMGM entries left\n");
  848. err = -ENOMEM;
  849. goto out;
  850. }
  851. index += dev->caps.num_mgms;
  852. new_entry = 1;
  853. memset(mgm, 0, sizeof *mgm);
  854. memcpy(mgm->gid, gid, 16);
  855. }
  856. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  857. if (members_count == dev->caps.num_qp_per_mgm) {
  858. mlx4_err(dev, "MGM at index %x is full.\n", index);
  859. err = -ENOMEM;
  860. goto out;
  861. }
  862. for (i = 0; i < members_count; ++i)
  863. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  864. mlx4_dbg(dev, "QP %06x already a member of MGM\n", qp->qpn);
  865. err = 0;
  866. goto out;
  867. }
  868. if (block_mcast_loopback)
  869. mgm->qp[members_count++] = cpu_to_be32((qp->qpn & MGM_QPN_MASK) |
  870. (1U << MGM_BLCK_LB_BIT));
  871. else
  872. mgm->qp[members_count++] = cpu_to_be32(qp->qpn & MGM_QPN_MASK);
  873. mgm->members_count = cpu_to_be32(members_count | (u32) prot << 30);
  874. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  875. if (err)
  876. goto out;
  877. if (!link)
  878. goto out;
  879. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  880. if (err)
  881. goto out;
  882. mgm->next_gid_index = cpu_to_be32(index << 6);
  883. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  884. if (err)
  885. goto out;
  886. out:
  887. if (prot == MLX4_PROT_ETH) {
  888. /* manage the steering entry for promisc mode */
  889. if (new_entry)
  890. new_steering_entry(dev, port, steer, index, qp->qpn);
  891. else
  892. existing_steering_entry(dev, port, steer,
  893. index, qp->qpn);
  894. }
  895. if (err && link && index != -1) {
  896. if (index < dev->caps.num_mgms)
  897. mlx4_warn(dev, "Got AMGM index %d < %d",
  898. index, dev->caps.num_mgms);
  899. else
  900. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  901. index - dev->caps.num_mgms, MLX4_USE_RR);
  902. }
  903. mutex_unlock(&priv->mcg_table.mutex);
  904. mlx4_free_cmd_mailbox(dev, mailbox);
  905. return err;
  906. }
  907. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  908. enum mlx4_protocol prot, enum mlx4_steer_type steer)
  909. {
  910. struct mlx4_priv *priv = mlx4_priv(dev);
  911. struct mlx4_cmd_mailbox *mailbox;
  912. struct mlx4_mgm *mgm;
  913. u32 members_count;
  914. int prev, index;
  915. int i, loc;
  916. int err;
  917. u8 port = gid[5];
  918. bool removed_entry = false;
  919. mailbox = mlx4_alloc_cmd_mailbox(dev);
  920. if (IS_ERR(mailbox))
  921. return PTR_ERR(mailbox);
  922. mgm = mailbox->buf;
  923. mutex_lock(&priv->mcg_table.mutex);
  924. err = find_entry(dev, port, gid, prot,
  925. mailbox, &prev, &index);
  926. if (err)
  927. goto out;
  928. if (index == -1) {
  929. mlx4_err(dev, "MGID %pI6 not found\n", gid);
  930. err = -EINVAL;
  931. goto out;
  932. }
  933. /* if this pq is also a promisc qp, it shouldn't be removed */
  934. if (prot == MLX4_PROT_ETH &&
  935. check_duplicate_entry(dev, port, steer, index, qp->qpn))
  936. goto out;
  937. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  938. for (loc = -1, i = 0; i < members_count; ++i)
  939. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn)
  940. loc = i;
  941. if (loc == -1) {
  942. mlx4_err(dev, "QP %06x not found in MGM\n", qp->qpn);
  943. err = -EINVAL;
  944. goto out;
  945. }
  946. mgm->members_count = cpu_to_be32(--members_count | (u32) prot << 30);
  947. mgm->qp[loc] = mgm->qp[i - 1];
  948. mgm->qp[i - 1] = 0;
  949. if (prot == MLX4_PROT_ETH)
  950. removed_entry = can_remove_steering_entry(dev, port, steer,
  951. index, qp->qpn);
  952. if (i != 1 && (prot != MLX4_PROT_ETH || !removed_entry)) {
  953. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  954. goto out;
  955. }
  956. /* We are going to delete the entry, members count should be 0 */
  957. mgm->members_count = cpu_to_be32((u32) prot << 30);
  958. if (prev == -1) {
  959. /* Remove entry from MGM */
  960. int amgm_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  961. if (amgm_index) {
  962. err = mlx4_READ_ENTRY(dev, amgm_index, mailbox);
  963. if (err)
  964. goto out;
  965. } else
  966. memset(mgm->gid, 0, 16);
  967. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  968. if (err)
  969. goto out;
  970. if (amgm_index) {
  971. if (amgm_index < dev->caps.num_mgms)
  972. mlx4_warn(dev, "MGM entry %d had AMGM index %d < %d",
  973. index, amgm_index, dev->caps.num_mgms);
  974. else
  975. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  976. amgm_index - dev->caps.num_mgms, MLX4_USE_RR);
  977. }
  978. } else {
  979. /* Remove entry from AMGM */
  980. int cur_next_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  981. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  982. if (err)
  983. goto out;
  984. mgm->next_gid_index = cpu_to_be32(cur_next_index << 6);
  985. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  986. if (err)
  987. goto out;
  988. if (index < dev->caps.num_mgms)
  989. mlx4_warn(dev, "entry %d had next AMGM index %d < %d",
  990. prev, index, dev->caps.num_mgms);
  991. else
  992. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  993. index - dev->caps.num_mgms, MLX4_USE_RR);
  994. }
  995. out:
  996. mutex_unlock(&priv->mcg_table.mutex);
  997. mlx4_free_cmd_mailbox(dev, mailbox);
  998. return err;
  999. }
  1000. static int mlx4_QP_ATTACH(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1001. u8 gid[16], u8 attach, u8 block_loopback,
  1002. enum mlx4_protocol prot)
  1003. {
  1004. struct mlx4_cmd_mailbox *mailbox;
  1005. int err = 0;
  1006. int qpn;
  1007. if (!mlx4_is_mfunc(dev))
  1008. return -EBADF;
  1009. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1010. if (IS_ERR(mailbox))
  1011. return PTR_ERR(mailbox);
  1012. memcpy(mailbox->buf, gid, 16);
  1013. qpn = qp->qpn;
  1014. qpn |= (prot << 28);
  1015. if (attach && block_loopback)
  1016. qpn |= (1 << 31);
  1017. err = mlx4_cmd(dev, mailbox->dma, qpn, attach,
  1018. MLX4_CMD_QP_ATTACH, MLX4_CMD_TIME_CLASS_A,
  1019. MLX4_CMD_WRAPPED);
  1020. mlx4_free_cmd_mailbox(dev, mailbox);
  1021. return err;
  1022. }
  1023. int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1024. u8 gid[16], u8 port,
  1025. int block_mcast_loopback,
  1026. enum mlx4_protocol prot, u64 *reg_id)
  1027. {
  1028. struct mlx4_spec_list spec = { {NULL} };
  1029. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  1030. struct mlx4_net_trans_rule rule = {
  1031. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1032. .exclusive = 0,
  1033. .promisc_mode = MLX4_FS_REGULAR,
  1034. .priority = MLX4_DOMAIN_NIC,
  1035. };
  1036. rule.allow_loopback = !block_mcast_loopback;
  1037. rule.port = port;
  1038. rule.qpn = qp->qpn;
  1039. INIT_LIST_HEAD(&rule.list);
  1040. switch (prot) {
  1041. case MLX4_PROT_ETH:
  1042. spec.id = MLX4_NET_TRANS_RULE_ID_ETH;
  1043. memcpy(spec.eth.dst_mac, &gid[10], ETH_ALEN);
  1044. memcpy(spec.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  1045. break;
  1046. case MLX4_PROT_IB_IPV6:
  1047. spec.id = MLX4_NET_TRANS_RULE_ID_IB;
  1048. memcpy(spec.ib.dst_gid, gid, 16);
  1049. memset(&spec.ib.dst_gid_msk, 0xff, 16);
  1050. break;
  1051. default:
  1052. return -EINVAL;
  1053. }
  1054. list_add_tail(&spec.list, &rule.list);
  1055. return mlx4_flow_attach(dev, &rule, reg_id);
  1056. }
  1057. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1058. u8 port, int block_mcast_loopback,
  1059. enum mlx4_protocol prot, u64 *reg_id)
  1060. {
  1061. switch (dev->caps.steering_mode) {
  1062. case MLX4_STEERING_MODE_A0:
  1063. if (prot == MLX4_PROT_ETH)
  1064. return 0;
  1065. case MLX4_STEERING_MODE_B0:
  1066. if (prot == MLX4_PROT_ETH)
  1067. gid[7] |= (MLX4_MC_STEER << 1);
  1068. if (mlx4_is_mfunc(dev))
  1069. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1070. block_mcast_loopback, prot);
  1071. return mlx4_qp_attach_common(dev, qp, gid,
  1072. block_mcast_loopback, prot,
  1073. MLX4_MC_STEER);
  1074. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1075. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  1076. block_mcast_loopback,
  1077. prot, reg_id);
  1078. default:
  1079. return -EINVAL;
  1080. }
  1081. }
  1082. EXPORT_SYMBOL_GPL(mlx4_multicast_attach);
  1083. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1084. enum mlx4_protocol prot, u64 reg_id)
  1085. {
  1086. switch (dev->caps.steering_mode) {
  1087. case MLX4_STEERING_MODE_A0:
  1088. if (prot == MLX4_PROT_ETH)
  1089. return 0;
  1090. case MLX4_STEERING_MODE_B0:
  1091. if (prot == MLX4_PROT_ETH)
  1092. gid[7] |= (MLX4_MC_STEER << 1);
  1093. if (mlx4_is_mfunc(dev))
  1094. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1095. return mlx4_qp_detach_common(dev, qp, gid, prot,
  1096. MLX4_MC_STEER);
  1097. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1098. return mlx4_flow_detach(dev, reg_id);
  1099. default:
  1100. return -EINVAL;
  1101. }
  1102. }
  1103. EXPORT_SYMBOL_GPL(mlx4_multicast_detach);
  1104. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port,
  1105. u32 qpn, enum mlx4_net_trans_promisc_mode mode)
  1106. {
  1107. struct mlx4_net_trans_rule rule;
  1108. u64 *regid_p;
  1109. switch (mode) {
  1110. case MLX4_FS_ALL_DEFAULT:
  1111. regid_p = &dev->regid_promisc_array[port];
  1112. break;
  1113. case MLX4_FS_MC_DEFAULT:
  1114. regid_p = &dev->regid_allmulti_array[port];
  1115. break;
  1116. default:
  1117. return -1;
  1118. }
  1119. if (*regid_p != 0)
  1120. return -1;
  1121. rule.promisc_mode = mode;
  1122. rule.port = port;
  1123. rule.qpn = qpn;
  1124. INIT_LIST_HEAD(&rule.list);
  1125. mlx4_err(dev, "going promisc on %x\n", port);
  1126. return mlx4_flow_attach(dev, &rule, regid_p);
  1127. }
  1128. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_add);
  1129. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1130. enum mlx4_net_trans_promisc_mode mode)
  1131. {
  1132. int ret;
  1133. u64 *regid_p;
  1134. switch (mode) {
  1135. case MLX4_FS_ALL_DEFAULT:
  1136. regid_p = &dev->regid_promisc_array[port];
  1137. break;
  1138. case MLX4_FS_MC_DEFAULT:
  1139. regid_p = &dev->regid_allmulti_array[port];
  1140. break;
  1141. default:
  1142. return -1;
  1143. }
  1144. if (*regid_p == 0)
  1145. return -1;
  1146. ret = mlx4_flow_detach(dev, *regid_p);
  1147. if (ret == 0)
  1148. *regid_p = 0;
  1149. return ret;
  1150. }
  1151. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_remove);
  1152. int mlx4_unicast_attach(struct mlx4_dev *dev,
  1153. struct mlx4_qp *qp, u8 gid[16],
  1154. int block_mcast_loopback, enum mlx4_protocol prot)
  1155. {
  1156. if (prot == MLX4_PROT_ETH)
  1157. gid[7] |= (MLX4_UC_STEER << 1);
  1158. if (mlx4_is_mfunc(dev))
  1159. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1160. block_mcast_loopback, prot);
  1161. return mlx4_qp_attach_common(dev, qp, gid, block_mcast_loopback,
  1162. prot, MLX4_UC_STEER);
  1163. }
  1164. EXPORT_SYMBOL_GPL(mlx4_unicast_attach);
  1165. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1166. u8 gid[16], enum mlx4_protocol prot)
  1167. {
  1168. if (prot == MLX4_PROT_ETH)
  1169. gid[7] |= (MLX4_UC_STEER << 1);
  1170. if (mlx4_is_mfunc(dev))
  1171. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1172. return mlx4_qp_detach_common(dev, qp, gid, prot, MLX4_UC_STEER);
  1173. }
  1174. EXPORT_SYMBOL_GPL(mlx4_unicast_detach);
  1175. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1176. struct mlx4_vhcr *vhcr,
  1177. struct mlx4_cmd_mailbox *inbox,
  1178. struct mlx4_cmd_mailbox *outbox,
  1179. struct mlx4_cmd_info *cmd)
  1180. {
  1181. u32 qpn = (u32) vhcr->in_param & 0xffffffff;
  1182. u8 port = vhcr->in_param >> 62;
  1183. enum mlx4_steer_type steer = vhcr->in_modifier;
  1184. /* Promiscuous unicast is not allowed in mfunc */
  1185. if (mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)
  1186. return 0;
  1187. if (vhcr->op_modifier)
  1188. return add_promisc_qp(dev, port, steer, qpn);
  1189. else
  1190. return remove_promisc_qp(dev, port, steer, qpn);
  1191. }
  1192. static int mlx4_PROMISC(struct mlx4_dev *dev, u32 qpn,
  1193. enum mlx4_steer_type steer, u8 add, u8 port)
  1194. {
  1195. return mlx4_cmd(dev, (u64) qpn | (u64) port << 62, (u32) steer, add,
  1196. MLX4_CMD_PROMISC, MLX4_CMD_TIME_CLASS_A,
  1197. MLX4_CMD_WRAPPED);
  1198. }
  1199. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1200. {
  1201. if (mlx4_is_mfunc(dev))
  1202. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 1, port);
  1203. return add_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1204. }
  1205. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_add);
  1206. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1207. {
  1208. if (mlx4_is_mfunc(dev))
  1209. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 0, port);
  1210. return remove_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1211. }
  1212. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_remove);
  1213. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1214. {
  1215. if (mlx4_is_mfunc(dev))
  1216. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 1, port);
  1217. return add_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1218. }
  1219. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_add);
  1220. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1221. {
  1222. if (mlx4_is_mfunc(dev))
  1223. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 0, port);
  1224. return remove_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1225. }
  1226. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_remove);
  1227. int mlx4_init_mcg_table(struct mlx4_dev *dev)
  1228. {
  1229. struct mlx4_priv *priv = mlx4_priv(dev);
  1230. int err;
  1231. /* No need for mcg_table when fw managed the mcg table*/
  1232. if (dev->caps.steering_mode ==
  1233. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1234. return 0;
  1235. err = mlx4_bitmap_init(&priv->mcg_table.bitmap, dev->caps.num_amgms,
  1236. dev->caps.num_amgms - 1, 0, 0);
  1237. if (err)
  1238. return err;
  1239. mutex_init(&priv->mcg_table.mutex);
  1240. return 0;
  1241. }
  1242. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev)
  1243. {
  1244. if (dev->caps.steering_mode !=
  1245. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1246. mlx4_bitmap_cleanup(&mlx4_priv(dev)->mcg_table.bitmap);
  1247. }