i40e_ptp.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e.h"
  27. #include <linux/export.h>
  28. #include <linux/ptp_classify.h>
  29. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  30. * the fundamental clock design. However, the clock operations are much simpler
  31. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  32. * Because the field is so wide, we can forgo the cycle counter and just
  33. * operate with the nanosecond field directly without fear of overflow.
  34. *
  35. * Much like the 82599, the update period is dependent upon the link speed:
  36. * At 40Gb link or no link, the period is 1.6ns.
  37. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  38. * At 1Gb link, the period is multiplied by 20. (32ns)
  39. * 1588 functionality is not supported at 100Mbps.
  40. */
  41. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  42. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  43. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  44. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 (0x1 << \
  45. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  46. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (0x2 << \
  47. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  48. #define I40E_PTP_TX_TIMEOUT (HZ * 15)
  49. /**
  50. * i40e_ptp_read - Read the PHC time from the device
  51. * @pf: Board private structure
  52. * @ts: timespec structure to hold the current time value
  53. *
  54. * This function reads the PRTTSYN_TIME registers and stores them in a
  55. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  56. * convert the result to a timespec before we can return.
  57. **/
  58. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec *ts)
  59. {
  60. struct i40e_hw *hw = &pf->hw;
  61. u32 hi, lo;
  62. u64 ns;
  63. /* The timer latches on the lowest register read. */
  64. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  65. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  66. ns = (((u64)hi) << 32) | lo;
  67. *ts = ns_to_timespec(ns);
  68. }
  69. /**
  70. * i40e_ptp_write - Write the PHC time to the device
  71. * @pf: Board private structure
  72. * @ts: timespec structure that holds the new time value
  73. *
  74. * This function writes the PRTTSYN_TIME registers with the user value. Since
  75. * we receive a timespec from the stack, we must convert that timespec into
  76. * nanoseconds before programming the registers.
  77. **/
  78. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec *ts)
  79. {
  80. struct i40e_hw *hw = &pf->hw;
  81. u64 ns = timespec_to_ns(ts);
  82. /* The timer will not update until the high register is written, so
  83. * write the low register first.
  84. */
  85. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  86. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  87. }
  88. /**
  89. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  90. * @hwtstamps: Timestamp structure to update
  91. * @timestamp: Timestamp from the hardware
  92. *
  93. * We need to convert the NIC clock value into a hwtstamp which can be used by
  94. * the upper level timestamping functions. Since the timestamp is simply a 64-
  95. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  96. **/
  97. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  98. u64 timestamp)
  99. {
  100. memset(hwtstamps, 0, sizeof(*hwtstamps));
  101. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  102. }
  103. /**
  104. * i40e_ptp_adjfreq - Adjust the PHC frequency
  105. * @ptp: The PTP clock structure
  106. * @ppb: Parts per billion adjustment from the base
  107. *
  108. * Adjust the frequency of the PHC by the indicated parts per billion from the
  109. * base frequency.
  110. **/
  111. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  112. {
  113. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  114. struct i40e_hw *hw = &pf->hw;
  115. u64 adj, freq, diff;
  116. int neg_adj = 0;
  117. if (ppb < 0) {
  118. neg_adj = 1;
  119. ppb = -ppb;
  120. }
  121. smp_mb(); /* Force any pending update before accessing. */
  122. adj = ACCESS_ONCE(pf->ptp_base_adj);
  123. freq = adj;
  124. freq *= ppb;
  125. diff = div_u64(freq, 1000000000ULL);
  126. if (neg_adj)
  127. adj -= diff;
  128. else
  129. adj += diff;
  130. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  131. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  132. return 0;
  133. }
  134. /**
  135. * i40e_ptp_adjtime - Adjust the PHC time
  136. * @ptp: The PTP clock structure
  137. * @delta: Offset in nanoseconds to adjust the PHC time by
  138. *
  139. * Adjust the frequency of the PHC by the indicated parts per billion from the
  140. * base frequency.
  141. **/
  142. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  143. {
  144. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  145. struct timespec now, then = ns_to_timespec(delta);
  146. unsigned long flags;
  147. spin_lock_irqsave(&pf->tmreg_lock, flags);
  148. i40e_ptp_read(pf, &now);
  149. now = timespec_add(now, then);
  150. i40e_ptp_write(pf, (const struct timespec *)&now);
  151. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  152. return 0;
  153. }
  154. /**
  155. * i40e_ptp_gettime - Get the time of the PHC
  156. * @ptp: The PTP clock structure
  157. * @ts: timespec structure to hold the current time value
  158. *
  159. * Read the device clock and return the correct value on ns, after converting it
  160. * into a timespec struct.
  161. **/
  162. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  163. {
  164. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  165. unsigned long flags;
  166. spin_lock_irqsave(&pf->tmreg_lock, flags);
  167. i40e_ptp_read(pf, ts);
  168. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  169. return 0;
  170. }
  171. /**
  172. * i40e_ptp_settime - Set the time of the PHC
  173. * @ptp: The PTP clock structure
  174. * @ts: timespec structure that holds the new time value
  175. *
  176. * Set the device clock to the user input value. The conversion from timespec
  177. * to ns happens in the write function.
  178. **/
  179. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  180. const struct timespec *ts)
  181. {
  182. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  183. unsigned long flags;
  184. spin_lock_irqsave(&pf->tmreg_lock, flags);
  185. i40e_ptp_write(pf, ts);
  186. spin_unlock_irqrestore(&pf->tmreg_lock, flags);
  187. return 0;
  188. }
  189. /**
  190. * i40e_ptp_tx_work
  191. * @work: pointer to work struct
  192. *
  193. * This work function polls the PRTTSYN_STAT_0.TXTIME bit to determine when a
  194. * Tx timestamp event has occurred, in order to pass the Tx timestamp value up
  195. * the stack in the skb.
  196. */
  197. static void i40e_ptp_tx_work(struct work_struct *work)
  198. {
  199. struct i40e_pf *pf = container_of(work, struct i40e_pf,
  200. ptp_tx_work);
  201. struct i40e_hw *hw = &pf->hw;
  202. u32 prttsyn_stat_0;
  203. if (!pf->ptp_tx_skb)
  204. return;
  205. if (time_is_before_jiffies(pf->ptp_tx_start +
  206. I40E_PTP_TX_TIMEOUT)) {
  207. dev_kfree_skb_any(pf->ptp_tx_skb);
  208. pf->ptp_tx_skb = NULL;
  209. pf->tx_hwtstamp_timeouts++;
  210. dev_warn(&pf->pdev->dev, "clearing Tx timestamp hang");
  211. return;
  212. }
  213. prttsyn_stat_0 = rd32(hw, I40E_PRTTSYN_STAT_0);
  214. if (prttsyn_stat_0 & I40E_PRTTSYN_STAT_0_TXTIME_MASK)
  215. i40e_ptp_tx_hwtstamp(pf);
  216. else
  217. schedule_work(&pf->ptp_tx_work);
  218. }
  219. /**
  220. * i40e_ptp_enable - Enable/disable ancillary features of the PHC subsystem
  221. * @ptp: The PTP clock structure
  222. * @rq: The requested feature to change
  223. * @on: Enable/disable flag
  224. *
  225. * The XL710 does not support any of the ancillary features of the PHC
  226. * subsystem, so this function may just return.
  227. **/
  228. static int i40e_ptp_enable(struct ptp_clock_info *ptp,
  229. struct ptp_clock_request *rq, int on)
  230. {
  231. return -EOPNOTSUPP;
  232. }
  233. /**
  234. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  235. * @vsi: The VSI with the rings relevant to 1588
  236. *
  237. * This watchdog task is scheduled to detect error case where hardware has
  238. * dropped an Rx packet that was timestamped when the ring is full. The
  239. * particular error is rare but leaves the device in a state unable to timestamp
  240. * any future packets.
  241. **/
  242. void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
  243. {
  244. struct i40e_pf *pf = vsi->back;
  245. struct i40e_hw *hw = &pf->hw;
  246. struct i40e_ring *rx_ring;
  247. unsigned long rx_event;
  248. u32 prttsyn_stat;
  249. int n;
  250. if (pf->flags & I40E_FLAG_PTP)
  251. return;
  252. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  253. /* Unless all four receive timestamp registers are latched, we are not
  254. * concerned about a possible PTP Rx hang, so just update the timeout
  255. * counter and exit.
  256. */
  257. if (!(prttsyn_stat & ((I40E_PRTTSYN_STAT_1_RXT0_MASK <<
  258. I40E_PRTTSYN_STAT_1_RXT0_SHIFT) |
  259. (I40E_PRTTSYN_STAT_1_RXT1_MASK <<
  260. I40E_PRTTSYN_STAT_1_RXT1_SHIFT) |
  261. (I40E_PRTTSYN_STAT_1_RXT2_MASK <<
  262. I40E_PRTTSYN_STAT_1_RXT2_SHIFT) |
  263. (I40E_PRTTSYN_STAT_1_RXT3_MASK <<
  264. I40E_PRTTSYN_STAT_1_RXT3_SHIFT)))) {
  265. pf->last_rx_ptp_check = jiffies;
  266. return;
  267. }
  268. /* Determine the most recent watchdog or rx_timestamp event. */
  269. rx_event = pf->last_rx_ptp_check;
  270. for (n = 0; n < vsi->num_queue_pairs; n++) {
  271. rx_ring = vsi->rx_rings[n];
  272. if (time_after(rx_ring->last_rx_timestamp, rx_event))
  273. rx_event = rx_ring->last_rx_timestamp;
  274. }
  275. /* Only need to read the high RXSTMP register to clear the lock */
  276. if (time_is_before_jiffies(rx_event + 5 * HZ)) {
  277. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  278. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  279. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  280. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  281. pf->last_rx_ptp_check = jiffies;
  282. pf->rx_hwtstamp_cleared++;
  283. dev_warn(&vsi->back->pdev->dev,
  284. "%s: clearing Rx timestamp hang",
  285. __func__);
  286. }
  287. }
  288. /**
  289. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  290. * @pf: Board private structure
  291. *
  292. * Read the value of the Tx timestamp from the registers, convert it into a
  293. * value consumable by the stack, and store that result into the shhwtstamps
  294. * struct before returning it up the stack.
  295. **/
  296. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  297. {
  298. struct skb_shared_hwtstamps shhwtstamps;
  299. struct i40e_hw *hw = &pf->hw;
  300. u32 hi, lo;
  301. u64 ns;
  302. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  303. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  304. ns = (((u64)hi) << 32) | lo;
  305. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  306. skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps);
  307. dev_kfree_skb_any(pf->ptp_tx_skb);
  308. pf->ptp_tx_skb = NULL;
  309. }
  310. /**
  311. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  312. * @pf: Board private structure
  313. * @skb: Particular skb to send timestamp with
  314. * @index: Index into the receive timestamp registers for the timestamp
  315. *
  316. * The XL710 receives a notification in the receive descriptor with an offset
  317. * into the set of RXTIME registers where the timestamp is for that skb. This
  318. * function goes and fetches the receive timestamp from that offset, if a valid
  319. * one exists. The RXTIME registers are in ns, so we must convert the result
  320. * first.
  321. **/
  322. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  323. {
  324. u32 prttsyn_stat, hi, lo;
  325. struct i40e_hw *hw;
  326. u64 ns;
  327. /* Since we cannot turn off the Rx timestamp logic if the device is
  328. * doing Tx timestamping, check if Rx timestamping is configured.
  329. */
  330. if (!pf->ptp_rx)
  331. return;
  332. hw = &pf->hw;
  333. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  334. if (!(prttsyn_stat & (1 << index)))
  335. return;
  336. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  337. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  338. ns = (((u64)hi) << 32) | lo;
  339. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  340. }
  341. /**
  342. * i40e_ptp_set_increment - Utility function to update clock increment rate
  343. * @pf: Board private structure
  344. *
  345. * During a link change, the DMA frequency that drives the 1588 logic will
  346. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  347. * we must update the increment value per clock tick.
  348. **/
  349. void i40e_ptp_set_increment(struct i40e_pf *pf)
  350. {
  351. struct i40e_link_status *hw_link_info;
  352. struct i40e_hw *hw = &pf->hw;
  353. u64 incval;
  354. hw_link_info = &hw->phy.link_info;
  355. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  356. switch (hw_link_info->link_speed) {
  357. case I40E_LINK_SPEED_10GB:
  358. incval = I40E_PTP_10GB_INCVAL;
  359. break;
  360. case I40E_LINK_SPEED_1GB:
  361. incval = I40E_PTP_1GB_INCVAL;
  362. break;
  363. case I40E_LINK_SPEED_100MB:
  364. dev_warn(&pf->pdev->dev,
  365. "%s: 1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n",
  366. __func__);
  367. incval = 0;
  368. break;
  369. case I40E_LINK_SPEED_40GB:
  370. default:
  371. incval = I40E_PTP_40GB_INCVAL;
  372. break;
  373. }
  374. /* Write the new increment value into the increment register. The
  375. * hardware will not update the clock until both registers have been
  376. * written.
  377. */
  378. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  379. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  380. /* Update the base adjustement value. */
  381. ACCESS_ONCE(pf->ptp_base_adj) = incval;
  382. smp_mb(); /* Force the above update. */
  383. }
  384. /**
  385. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  386. * @pf: Board private structure
  387. * @ifreq: ioctl data
  388. *
  389. * Obtain the current hardware timestamping settigs as requested. To do this,
  390. * keep a shadow copy of the timestamp settings rather than attempting to
  391. * deconstruct it from the registers.
  392. **/
  393. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  394. {
  395. struct hwtstamp_config *config = &pf->tstamp_config;
  396. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  397. -EFAULT : 0;
  398. }
  399. /**
  400. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  401. * @pf: Board private structure
  402. * @ifreq: ioctl data
  403. *
  404. * Respond to the user filter requests and make the appropriate hardware
  405. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  406. * logic, so keep track in software of whether to indicate these timestamps
  407. * or not.
  408. *
  409. * It is permissible to "upgrade" the user request to a broader filter, as long
  410. * as the user receives the timestamps they care about and the user is notified
  411. * the filter has been broadened.
  412. **/
  413. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  414. {
  415. struct i40e_hw *hw = &pf->hw;
  416. struct hwtstamp_config *config = &pf->tstamp_config;
  417. u32 pf_id, tsyntype, regval;
  418. if (copy_from_user(config, ifr->ifr_data, sizeof(*config)))
  419. return -EFAULT;
  420. /* Reserved for future extensions. */
  421. if (config->flags)
  422. return -EINVAL;
  423. /* Confirm that 1588 is supported on this PF. */
  424. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  425. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  426. if (hw->pf_id != pf_id)
  427. return -EINVAL;
  428. switch (config->tx_type) {
  429. case HWTSTAMP_TX_OFF:
  430. pf->ptp_tx = false;
  431. break;
  432. case HWTSTAMP_TX_ON:
  433. pf->ptp_tx = true;
  434. break;
  435. default:
  436. return -ERANGE;
  437. }
  438. switch (config->rx_filter) {
  439. case HWTSTAMP_FILTER_NONE:
  440. pf->ptp_rx = false;
  441. tsyntype = 0;
  442. break;
  443. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  444. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  445. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  446. pf->ptp_rx = true;
  447. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  448. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  449. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  450. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  451. break;
  452. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  453. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  454. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  455. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  456. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  457. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  458. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  459. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  460. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  461. pf->ptp_rx = true;
  462. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  463. I40E_PRTTSYN_CTL1_TSYNTYPE_V2 |
  464. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  465. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  466. break;
  467. case HWTSTAMP_FILTER_ALL:
  468. default:
  469. return -ERANGE;
  470. }
  471. /* Clear out all 1588-related registers to clear and unlatch them. */
  472. rd32(hw, I40E_PRTTSYN_STAT_0);
  473. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  474. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  475. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  476. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  477. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  478. /* Enable/disable the Tx timestamp interrupt based on user input. */
  479. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  480. if (pf->ptp_tx)
  481. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  482. else
  483. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  484. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  485. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  486. if (pf->ptp_tx)
  487. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  488. else
  489. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  490. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  491. /* There is no simple on/off switch for Rx. To "disable" Rx support,
  492. * ignore any received timestamps, rather than turn off the clock.
  493. */
  494. if (pf->ptp_rx) {
  495. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  496. /* clear everything but the enable bit */
  497. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  498. /* now enable bits for desired Rx timestamps */
  499. regval |= tsyntype;
  500. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  501. }
  502. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  503. -EFAULT : 0;
  504. }
  505. /**
  506. * i40e_ptp_init - Initialize the 1588 support and register the PHC
  507. * @pf: Board private structure
  508. *
  509. * This function registers the device clock as a PHC. If it is successful, it
  510. * starts the clock in the hardware.
  511. **/
  512. void i40e_ptp_init(struct i40e_pf *pf)
  513. {
  514. struct i40e_hw *hw = &pf->hw;
  515. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  516. strncpy(pf->ptp_caps.name, "i40e", sizeof(pf->ptp_caps.name));
  517. pf->ptp_caps.owner = THIS_MODULE;
  518. pf->ptp_caps.max_adj = 999999999;
  519. pf->ptp_caps.n_ext_ts = 0;
  520. pf->ptp_caps.pps = 0;
  521. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  522. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  523. pf->ptp_caps.gettime = i40e_ptp_gettime;
  524. pf->ptp_caps.settime = i40e_ptp_settime;
  525. pf->ptp_caps.enable = i40e_ptp_enable;
  526. /* Attempt to register the clock before enabling the hardware. */
  527. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  528. if (IS_ERR(pf->ptp_clock)) {
  529. pf->ptp_clock = NULL;
  530. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  531. __func__);
  532. } else {
  533. struct timespec ts;
  534. u32 regval;
  535. spin_lock_init(&pf->tmreg_lock);
  536. INIT_WORK(&pf->ptp_tx_work, i40e_ptp_tx_work);
  537. dev_info(&pf->pdev->dev, "%s: added PHC on %s\n", __func__,
  538. netdev->name);
  539. pf->flags |= I40E_FLAG_PTP;
  540. /* Ensure the clocks are running. */
  541. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  542. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  543. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  544. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  545. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  546. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  547. /* Set the increment value per clock tick. */
  548. i40e_ptp_set_increment(pf);
  549. /* reset the tstamp_config */
  550. memset(&pf->tstamp_config, 0, sizeof(pf->tstamp_config));
  551. /* Set the clock value. */
  552. ts = ktime_to_timespec(ktime_get_real());
  553. i40e_ptp_settime(&pf->ptp_caps, &ts);
  554. }
  555. }
  556. /**
  557. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  558. * @pf: Board private structure
  559. *
  560. * This function handles the cleanup work required from the initialization by
  561. * clearing out the important information and unregistering the PHC.
  562. **/
  563. void i40e_ptp_stop(struct i40e_pf *pf)
  564. {
  565. pf->flags &= ~I40E_FLAG_PTP;
  566. pf->ptp_tx = false;
  567. pf->ptp_rx = false;
  568. cancel_work_sync(&pf->ptp_tx_work);
  569. if (pf->ptp_tx_skb) {
  570. dev_kfree_skb_any(pf->ptp_tx_skb);
  571. pf->ptp_tx_skb = NULL;
  572. }
  573. if (pf->ptp_clock) {
  574. ptp_clock_unregister(pf->ptp_clock);
  575. pf->ptp_clock = NULL;
  576. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  577. pf->vsi[pf->lan_vsi]->netdev->name);
  578. }
  579. }