ethoc.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339
  1. /*
  2. * linux/drivers/net/ethernet/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/dma-mapping.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/clk.h>
  16. #include <linux/crc32.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/mii.h>
  20. #include <linux/phy.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/sched.h>
  23. #include <linux/slab.h>
  24. #include <linux/of.h>
  25. #include <linux/module.h>
  26. #include <net/ethoc.h>
  27. static int buffer_size = 0x8000; /* 32 KBytes */
  28. module_param(buffer_size, int, 0);
  29. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  30. /* register offsets */
  31. #define MODER 0x00
  32. #define INT_SOURCE 0x04
  33. #define INT_MASK 0x08
  34. #define IPGT 0x0c
  35. #define IPGR1 0x10
  36. #define IPGR2 0x14
  37. #define PACKETLEN 0x18
  38. #define COLLCONF 0x1c
  39. #define TX_BD_NUM 0x20
  40. #define CTRLMODER 0x24
  41. #define MIIMODER 0x28
  42. #define MIICOMMAND 0x2c
  43. #define MIIADDRESS 0x30
  44. #define MIITX_DATA 0x34
  45. #define MIIRX_DATA 0x38
  46. #define MIISTATUS 0x3c
  47. #define MAC_ADDR0 0x40
  48. #define MAC_ADDR1 0x44
  49. #define ETH_HASH0 0x48
  50. #define ETH_HASH1 0x4c
  51. #define ETH_TXCTRL 0x50
  52. #define ETH_END 0x54
  53. /* mode register */
  54. #define MODER_RXEN (1 << 0) /* receive enable */
  55. #define MODER_TXEN (1 << 1) /* transmit enable */
  56. #define MODER_NOPRE (1 << 2) /* no preamble */
  57. #define MODER_BRO (1 << 3) /* broadcast address */
  58. #define MODER_IAM (1 << 4) /* individual address mode */
  59. #define MODER_PRO (1 << 5) /* promiscuous mode */
  60. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  61. #define MODER_LOOP (1 << 7) /* loopback */
  62. #define MODER_NBO (1 << 8) /* no back-off */
  63. #define MODER_EDE (1 << 9) /* excess defer enable */
  64. #define MODER_FULLD (1 << 10) /* full duplex */
  65. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  66. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  67. #define MODER_CRC (1 << 13) /* CRC enable */
  68. #define MODER_HUGE (1 << 14) /* huge packets enable */
  69. #define MODER_PAD (1 << 15) /* padding enabled */
  70. #define MODER_RSM (1 << 16) /* receive small packets */
  71. /* interrupt source and mask registers */
  72. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  73. #define INT_MASK_TXE (1 << 1) /* transmit error */
  74. #define INT_MASK_RXF (1 << 2) /* receive frame */
  75. #define INT_MASK_RXE (1 << 3) /* receive error */
  76. #define INT_MASK_BUSY (1 << 4)
  77. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  78. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  79. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  80. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  81. #define INT_MASK_ALL ( \
  82. INT_MASK_TXF | INT_MASK_TXE | \
  83. INT_MASK_RXF | INT_MASK_RXE | \
  84. INT_MASK_TXC | INT_MASK_RXC | \
  85. INT_MASK_BUSY \
  86. )
  87. /* packet length register */
  88. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  89. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  90. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  91. PACKETLEN_MAX(max))
  92. /* transmit buffer number register */
  93. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  94. /* control module mode register */
  95. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  96. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  97. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  98. /* MII mode register */
  99. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  100. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  101. /* MII command register */
  102. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  103. #define MIICOMMAND_READ (1 << 1) /* read status */
  104. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  105. /* MII address register */
  106. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  107. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  108. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  109. MIIADDRESS_RGAD(reg))
  110. /* MII transmit data register */
  111. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  112. /* MII receive data register */
  113. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  114. /* MII status register */
  115. #define MIISTATUS_LINKFAIL (1 << 0)
  116. #define MIISTATUS_BUSY (1 << 1)
  117. #define MIISTATUS_INVALID (1 << 2)
  118. /* TX buffer descriptor */
  119. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  120. #define TX_BD_DF (1 << 1) /* defer indication */
  121. #define TX_BD_LC (1 << 2) /* late collision */
  122. #define TX_BD_RL (1 << 3) /* retransmission limit */
  123. #define TX_BD_RETRY_MASK (0x00f0)
  124. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  125. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  126. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  127. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  128. #define TX_BD_WRAP (1 << 13)
  129. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  130. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  131. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  132. #define TX_BD_LEN_MASK (0xffff << 16)
  133. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  134. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  135. /* RX buffer descriptor */
  136. #define RX_BD_LC (1 << 0) /* late collision */
  137. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  138. #define RX_BD_SF (1 << 2) /* short frame */
  139. #define RX_BD_TL (1 << 3) /* too long */
  140. #define RX_BD_DN (1 << 4) /* dribble nibble */
  141. #define RX_BD_IS (1 << 5) /* invalid symbol */
  142. #define RX_BD_OR (1 << 6) /* receiver overrun */
  143. #define RX_BD_MISS (1 << 7)
  144. #define RX_BD_CF (1 << 8) /* control frame */
  145. #define RX_BD_WRAP (1 << 13)
  146. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  147. #define RX_BD_EMPTY (1 << 15)
  148. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  149. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  150. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  151. #define ETHOC_BUFSIZ 1536
  152. #define ETHOC_ZLEN 64
  153. #define ETHOC_BD_BASE 0x400
  154. #define ETHOC_TIMEOUT (HZ / 2)
  155. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  156. /**
  157. * struct ethoc - driver-private device structure
  158. * @iobase: pointer to I/O memory region
  159. * @membase: pointer to buffer memory region
  160. * @dma_alloc: dma allocated buffer size
  161. * @io_region_size: I/O memory region size
  162. * @num_bd: number of buffer descriptors
  163. * @num_tx: number of send buffers
  164. * @cur_tx: last send buffer written
  165. * @dty_tx: last buffer actually sent
  166. * @num_rx: number of receive buffers
  167. * @cur_rx: current receive buffer
  168. * @vma: pointer to array of virtual memory addresses for buffers
  169. * @netdev: pointer to network device structure
  170. * @napi: NAPI structure
  171. * @msg_enable: device state flags
  172. * @lock: device lock
  173. * @phy: attached PHY
  174. * @mdio: MDIO bus for PHY access
  175. * @phy_id: address of attached PHY
  176. */
  177. struct ethoc {
  178. void __iomem *iobase;
  179. void __iomem *membase;
  180. int dma_alloc;
  181. resource_size_t io_region_size;
  182. unsigned int num_bd;
  183. unsigned int num_tx;
  184. unsigned int cur_tx;
  185. unsigned int dty_tx;
  186. unsigned int num_rx;
  187. unsigned int cur_rx;
  188. void **vma;
  189. struct net_device *netdev;
  190. struct napi_struct napi;
  191. u32 msg_enable;
  192. spinlock_t lock;
  193. struct phy_device *phy;
  194. struct mii_bus *mdio;
  195. struct clk *clk;
  196. s8 phy_id;
  197. };
  198. /**
  199. * struct ethoc_bd - buffer descriptor
  200. * @stat: buffer statistics
  201. * @addr: physical memory address
  202. */
  203. struct ethoc_bd {
  204. u32 stat;
  205. u32 addr;
  206. };
  207. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  208. {
  209. return ioread32(dev->iobase + offset);
  210. }
  211. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  212. {
  213. iowrite32(data, dev->iobase + offset);
  214. }
  215. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  216. struct ethoc_bd *bd)
  217. {
  218. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  219. bd->stat = ethoc_read(dev, offset + 0);
  220. bd->addr = ethoc_read(dev, offset + 4);
  221. }
  222. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  223. const struct ethoc_bd *bd)
  224. {
  225. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  226. ethoc_write(dev, offset + 0, bd->stat);
  227. ethoc_write(dev, offset + 4, bd->addr);
  228. }
  229. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  230. {
  231. u32 imask = ethoc_read(dev, INT_MASK);
  232. imask |= mask;
  233. ethoc_write(dev, INT_MASK, imask);
  234. }
  235. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  236. {
  237. u32 imask = ethoc_read(dev, INT_MASK);
  238. imask &= ~mask;
  239. ethoc_write(dev, INT_MASK, imask);
  240. }
  241. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  242. {
  243. ethoc_write(dev, INT_SOURCE, mask);
  244. }
  245. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  246. {
  247. u32 mode = ethoc_read(dev, MODER);
  248. mode |= MODER_RXEN | MODER_TXEN;
  249. ethoc_write(dev, MODER, mode);
  250. }
  251. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  252. {
  253. u32 mode = ethoc_read(dev, MODER);
  254. mode &= ~(MODER_RXEN | MODER_TXEN);
  255. ethoc_write(dev, MODER, mode);
  256. }
  257. static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
  258. {
  259. struct ethoc_bd bd;
  260. int i;
  261. void *vma;
  262. dev->cur_tx = 0;
  263. dev->dty_tx = 0;
  264. dev->cur_rx = 0;
  265. ethoc_write(dev, TX_BD_NUM, dev->num_tx);
  266. /* setup transmission buffers */
  267. bd.addr = mem_start;
  268. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  269. vma = dev->membase;
  270. for (i = 0; i < dev->num_tx; i++) {
  271. if (i == dev->num_tx - 1)
  272. bd.stat |= TX_BD_WRAP;
  273. ethoc_write_bd(dev, i, &bd);
  274. bd.addr += ETHOC_BUFSIZ;
  275. dev->vma[i] = vma;
  276. vma += ETHOC_BUFSIZ;
  277. }
  278. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  279. for (i = 0; i < dev->num_rx; i++) {
  280. if (i == dev->num_rx - 1)
  281. bd.stat |= RX_BD_WRAP;
  282. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  283. bd.addr += ETHOC_BUFSIZ;
  284. dev->vma[dev->num_tx + i] = vma;
  285. vma += ETHOC_BUFSIZ;
  286. }
  287. return 0;
  288. }
  289. static int ethoc_reset(struct ethoc *dev)
  290. {
  291. u32 mode;
  292. /* TODO: reset controller? */
  293. ethoc_disable_rx_and_tx(dev);
  294. /* TODO: setup registers */
  295. /* enable FCS generation and automatic padding */
  296. mode = ethoc_read(dev, MODER);
  297. mode |= MODER_CRC | MODER_PAD;
  298. ethoc_write(dev, MODER, mode);
  299. /* set full-duplex mode */
  300. mode = ethoc_read(dev, MODER);
  301. mode |= MODER_FULLD;
  302. ethoc_write(dev, MODER, mode);
  303. ethoc_write(dev, IPGT, 0x15);
  304. ethoc_ack_irq(dev, INT_MASK_ALL);
  305. ethoc_enable_irq(dev, INT_MASK_ALL);
  306. ethoc_enable_rx_and_tx(dev);
  307. return 0;
  308. }
  309. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  310. struct ethoc_bd *bd)
  311. {
  312. struct net_device *netdev = dev->netdev;
  313. unsigned int ret = 0;
  314. if (bd->stat & RX_BD_TL) {
  315. dev_err(&netdev->dev, "RX: frame too long\n");
  316. netdev->stats.rx_length_errors++;
  317. ret++;
  318. }
  319. if (bd->stat & RX_BD_SF) {
  320. dev_err(&netdev->dev, "RX: frame too short\n");
  321. netdev->stats.rx_length_errors++;
  322. ret++;
  323. }
  324. if (bd->stat & RX_BD_DN) {
  325. dev_err(&netdev->dev, "RX: dribble nibble\n");
  326. netdev->stats.rx_frame_errors++;
  327. }
  328. if (bd->stat & RX_BD_CRC) {
  329. dev_err(&netdev->dev, "RX: wrong CRC\n");
  330. netdev->stats.rx_crc_errors++;
  331. ret++;
  332. }
  333. if (bd->stat & RX_BD_OR) {
  334. dev_err(&netdev->dev, "RX: overrun\n");
  335. netdev->stats.rx_over_errors++;
  336. ret++;
  337. }
  338. if (bd->stat & RX_BD_MISS)
  339. netdev->stats.rx_missed_errors++;
  340. if (bd->stat & RX_BD_LC) {
  341. dev_err(&netdev->dev, "RX: late collision\n");
  342. netdev->stats.collisions++;
  343. ret++;
  344. }
  345. return ret;
  346. }
  347. static int ethoc_rx(struct net_device *dev, int limit)
  348. {
  349. struct ethoc *priv = netdev_priv(dev);
  350. int count;
  351. for (count = 0; count < limit; ++count) {
  352. unsigned int entry;
  353. struct ethoc_bd bd;
  354. entry = priv->num_tx + priv->cur_rx;
  355. ethoc_read_bd(priv, entry, &bd);
  356. if (bd.stat & RX_BD_EMPTY) {
  357. ethoc_ack_irq(priv, INT_MASK_RX);
  358. /* If packet (interrupt) came in between checking
  359. * BD_EMTPY and clearing the interrupt source, then we
  360. * risk missing the packet as the RX interrupt won't
  361. * trigger right away when we reenable it; hence, check
  362. * BD_EMTPY here again to make sure there isn't such a
  363. * packet waiting for us...
  364. */
  365. ethoc_read_bd(priv, entry, &bd);
  366. if (bd.stat & RX_BD_EMPTY)
  367. break;
  368. }
  369. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  370. int size = bd.stat >> 16;
  371. struct sk_buff *skb;
  372. size -= 4; /* strip the CRC */
  373. skb = netdev_alloc_skb_ip_align(dev, size);
  374. if (likely(skb)) {
  375. void *src = priv->vma[entry];
  376. memcpy_fromio(skb_put(skb, size), src, size);
  377. skb->protocol = eth_type_trans(skb, dev);
  378. dev->stats.rx_packets++;
  379. dev->stats.rx_bytes += size;
  380. netif_receive_skb(skb);
  381. } else {
  382. if (net_ratelimit())
  383. dev_warn(&dev->dev,
  384. "low on memory - packet dropped\n");
  385. dev->stats.rx_dropped++;
  386. break;
  387. }
  388. }
  389. /* clear the buffer descriptor so it can be reused */
  390. bd.stat &= ~RX_BD_STATS;
  391. bd.stat |= RX_BD_EMPTY;
  392. ethoc_write_bd(priv, entry, &bd);
  393. if (++priv->cur_rx == priv->num_rx)
  394. priv->cur_rx = 0;
  395. }
  396. return count;
  397. }
  398. static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  399. {
  400. struct net_device *netdev = dev->netdev;
  401. if (bd->stat & TX_BD_LC) {
  402. dev_err(&netdev->dev, "TX: late collision\n");
  403. netdev->stats.tx_window_errors++;
  404. }
  405. if (bd->stat & TX_BD_RL) {
  406. dev_err(&netdev->dev, "TX: retransmit limit\n");
  407. netdev->stats.tx_aborted_errors++;
  408. }
  409. if (bd->stat & TX_BD_UR) {
  410. dev_err(&netdev->dev, "TX: underrun\n");
  411. netdev->stats.tx_fifo_errors++;
  412. }
  413. if (bd->stat & TX_BD_CS) {
  414. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  415. netdev->stats.tx_carrier_errors++;
  416. }
  417. if (bd->stat & TX_BD_STATS)
  418. netdev->stats.tx_errors++;
  419. netdev->stats.collisions += (bd->stat >> 4) & 0xf;
  420. netdev->stats.tx_bytes += bd->stat >> 16;
  421. netdev->stats.tx_packets++;
  422. }
  423. static int ethoc_tx(struct net_device *dev, int limit)
  424. {
  425. struct ethoc *priv = netdev_priv(dev);
  426. int count;
  427. struct ethoc_bd bd;
  428. for (count = 0; count < limit; ++count) {
  429. unsigned int entry;
  430. entry = priv->dty_tx & (priv->num_tx-1);
  431. ethoc_read_bd(priv, entry, &bd);
  432. if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
  433. ethoc_ack_irq(priv, INT_MASK_TX);
  434. /* If interrupt came in between reading in the BD
  435. * and clearing the interrupt source, then we risk
  436. * missing the event as the TX interrupt won't trigger
  437. * right away when we reenable it; hence, check
  438. * BD_EMPTY here again to make sure there isn't such an
  439. * event pending...
  440. */
  441. ethoc_read_bd(priv, entry, &bd);
  442. if (bd.stat & TX_BD_READY ||
  443. (priv->dty_tx == priv->cur_tx))
  444. break;
  445. }
  446. ethoc_update_tx_stats(priv, &bd);
  447. priv->dty_tx++;
  448. }
  449. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  450. netif_wake_queue(dev);
  451. return count;
  452. }
  453. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  454. {
  455. struct net_device *dev = dev_id;
  456. struct ethoc *priv = netdev_priv(dev);
  457. u32 pending;
  458. u32 mask;
  459. /* Figure out what triggered the interrupt...
  460. * The tricky bit here is that the interrupt source bits get
  461. * set in INT_SOURCE for an event regardless of whether that
  462. * event is masked or not. Thus, in order to figure out what
  463. * triggered the interrupt, we need to remove the sources
  464. * for all events that are currently masked. This behaviour
  465. * is not particularly well documented but reasonable...
  466. */
  467. mask = ethoc_read(priv, INT_MASK);
  468. pending = ethoc_read(priv, INT_SOURCE);
  469. pending &= mask;
  470. if (unlikely(pending == 0))
  471. return IRQ_NONE;
  472. ethoc_ack_irq(priv, pending);
  473. /* We always handle the dropped packet interrupt */
  474. if (pending & INT_MASK_BUSY) {
  475. dev_err(&dev->dev, "packet dropped\n");
  476. dev->stats.rx_dropped++;
  477. }
  478. /* Handle receive/transmit event by switching to polling */
  479. if (pending & (INT_MASK_TX | INT_MASK_RX)) {
  480. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  481. napi_schedule(&priv->napi);
  482. }
  483. return IRQ_HANDLED;
  484. }
  485. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  486. {
  487. struct ethoc *priv = netdev_priv(dev);
  488. u8 *mac = (u8 *)addr;
  489. u32 reg;
  490. reg = ethoc_read(priv, MAC_ADDR0);
  491. mac[2] = (reg >> 24) & 0xff;
  492. mac[3] = (reg >> 16) & 0xff;
  493. mac[4] = (reg >> 8) & 0xff;
  494. mac[5] = (reg >> 0) & 0xff;
  495. reg = ethoc_read(priv, MAC_ADDR1);
  496. mac[0] = (reg >> 8) & 0xff;
  497. mac[1] = (reg >> 0) & 0xff;
  498. return 0;
  499. }
  500. static int ethoc_poll(struct napi_struct *napi, int budget)
  501. {
  502. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  503. int rx_work_done = 0;
  504. int tx_work_done = 0;
  505. rx_work_done = ethoc_rx(priv->netdev, budget);
  506. tx_work_done = ethoc_tx(priv->netdev, budget);
  507. if (rx_work_done < budget && tx_work_done < budget) {
  508. napi_complete(napi);
  509. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  510. }
  511. return rx_work_done;
  512. }
  513. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  514. {
  515. struct ethoc *priv = bus->priv;
  516. int i;
  517. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  518. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  519. for (i = 0; i < 5; i++) {
  520. u32 status = ethoc_read(priv, MIISTATUS);
  521. if (!(status & MIISTATUS_BUSY)) {
  522. u32 data = ethoc_read(priv, MIIRX_DATA);
  523. /* reset MII command register */
  524. ethoc_write(priv, MIICOMMAND, 0);
  525. return data;
  526. }
  527. usleep_range(100, 200);
  528. }
  529. return -EBUSY;
  530. }
  531. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  532. {
  533. struct ethoc *priv = bus->priv;
  534. int i;
  535. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  536. ethoc_write(priv, MIITX_DATA, val);
  537. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  538. for (i = 0; i < 5; i++) {
  539. u32 stat = ethoc_read(priv, MIISTATUS);
  540. if (!(stat & MIISTATUS_BUSY)) {
  541. /* reset MII command register */
  542. ethoc_write(priv, MIICOMMAND, 0);
  543. return 0;
  544. }
  545. usleep_range(100, 200);
  546. }
  547. return -EBUSY;
  548. }
  549. static int ethoc_mdio_reset(struct mii_bus *bus)
  550. {
  551. return 0;
  552. }
  553. static void ethoc_mdio_poll(struct net_device *dev)
  554. {
  555. }
  556. static int ethoc_mdio_probe(struct net_device *dev)
  557. {
  558. struct ethoc *priv = netdev_priv(dev);
  559. struct phy_device *phy;
  560. int err;
  561. if (priv->phy_id != -1)
  562. phy = priv->mdio->phy_map[priv->phy_id];
  563. else
  564. phy = phy_find_first(priv->mdio);
  565. if (!phy) {
  566. dev_err(&dev->dev, "no PHY found\n");
  567. return -ENXIO;
  568. }
  569. err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
  570. PHY_INTERFACE_MODE_GMII);
  571. if (err) {
  572. dev_err(&dev->dev, "could not attach to PHY\n");
  573. return err;
  574. }
  575. priv->phy = phy;
  576. phy->advertising &= ~(ADVERTISED_1000baseT_Full |
  577. ADVERTISED_1000baseT_Half);
  578. phy->supported &= ~(SUPPORTED_1000baseT_Full |
  579. SUPPORTED_1000baseT_Half);
  580. return 0;
  581. }
  582. static int ethoc_open(struct net_device *dev)
  583. {
  584. struct ethoc *priv = netdev_priv(dev);
  585. int ret;
  586. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  587. dev->name, dev);
  588. if (ret)
  589. return ret;
  590. ethoc_init_ring(priv, dev->mem_start);
  591. ethoc_reset(priv);
  592. if (netif_queue_stopped(dev)) {
  593. dev_dbg(&dev->dev, " resuming queue\n");
  594. netif_wake_queue(dev);
  595. } else {
  596. dev_dbg(&dev->dev, " starting queue\n");
  597. netif_start_queue(dev);
  598. }
  599. phy_start(priv->phy);
  600. napi_enable(&priv->napi);
  601. if (netif_msg_ifup(priv)) {
  602. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  603. dev->base_addr, dev->mem_start, dev->mem_end);
  604. }
  605. return 0;
  606. }
  607. static int ethoc_stop(struct net_device *dev)
  608. {
  609. struct ethoc *priv = netdev_priv(dev);
  610. napi_disable(&priv->napi);
  611. if (priv->phy)
  612. phy_stop(priv->phy);
  613. ethoc_disable_rx_and_tx(priv);
  614. free_irq(dev->irq, dev);
  615. if (!netif_queue_stopped(dev))
  616. netif_stop_queue(dev);
  617. return 0;
  618. }
  619. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  620. {
  621. struct ethoc *priv = netdev_priv(dev);
  622. struct mii_ioctl_data *mdio = if_mii(ifr);
  623. struct phy_device *phy = NULL;
  624. if (!netif_running(dev))
  625. return -EINVAL;
  626. if (cmd != SIOCGMIIPHY) {
  627. if (mdio->phy_id >= PHY_MAX_ADDR)
  628. return -ERANGE;
  629. phy = priv->mdio->phy_map[mdio->phy_id];
  630. if (!phy)
  631. return -ENODEV;
  632. } else {
  633. phy = priv->phy;
  634. }
  635. return phy_mii_ioctl(phy, ifr, cmd);
  636. }
  637. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  638. {
  639. return -ENOSYS;
  640. }
  641. static void ethoc_do_set_mac_address(struct net_device *dev)
  642. {
  643. struct ethoc *priv = netdev_priv(dev);
  644. unsigned char *mac = dev->dev_addr;
  645. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  646. (mac[4] << 8) | (mac[5] << 0));
  647. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  648. }
  649. static int ethoc_set_mac_address(struct net_device *dev, void *p)
  650. {
  651. const struct sockaddr *addr = p;
  652. if (!is_valid_ether_addr(addr->sa_data))
  653. return -EADDRNOTAVAIL;
  654. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  655. ethoc_do_set_mac_address(dev);
  656. return 0;
  657. }
  658. static void ethoc_set_multicast_list(struct net_device *dev)
  659. {
  660. struct ethoc *priv = netdev_priv(dev);
  661. u32 mode = ethoc_read(priv, MODER);
  662. struct netdev_hw_addr *ha;
  663. u32 hash[2] = { 0, 0 };
  664. /* set loopback mode if requested */
  665. if (dev->flags & IFF_LOOPBACK)
  666. mode |= MODER_LOOP;
  667. else
  668. mode &= ~MODER_LOOP;
  669. /* receive broadcast frames if requested */
  670. if (dev->flags & IFF_BROADCAST)
  671. mode &= ~MODER_BRO;
  672. else
  673. mode |= MODER_BRO;
  674. /* enable promiscuous mode if requested */
  675. if (dev->flags & IFF_PROMISC)
  676. mode |= MODER_PRO;
  677. else
  678. mode &= ~MODER_PRO;
  679. ethoc_write(priv, MODER, mode);
  680. /* receive multicast frames */
  681. if (dev->flags & IFF_ALLMULTI) {
  682. hash[0] = 0xffffffff;
  683. hash[1] = 0xffffffff;
  684. } else {
  685. netdev_for_each_mc_addr(ha, dev) {
  686. u32 crc = ether_crc(ETH_ALEN, ha->addr);
  687. int bit = (crc >> 26) & 0x3f;
  688. hash[bit >> 5] |= 1 << (bit & 0x1f);
  689. }
  690. }
  691. ethoc_write(priv, ETH_HASH0, hash[0]);
  692. ethoc_write(priv, ETH_HASH1, hash[1]);
  693. }
  694. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  695. {
  696. return -ENOSYS;
  697. }
  698. static void ethoc_tx_timeout(struct net_device *dev)
  699. {
  700. struct ethoc *priv = netdev_priv(dev);
  701. u32 pending = ethoc_read(priv, INT_SOURCE);
  702. if (likely(pending))
  703. ethoc_interrupt(dev->irq, dev);
  704. }
  705. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  706. {
  707. struct ethoc *priv = netdev_priv(dev);
  708. struct ethoc_bd bd;
  709. unsigned int entry;
  710. void *dest;
  711. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  712. dev->stats.tx_errors++;
  713. goto out;
  714. }
  715. entry = priv->cur_tx % priv->num_tx;
  716. spin_lock_irq(&priv->lock);
  717. priv->cur_tx++;
  718. ethoc_read_bd(priv, entry, &bd);
  719. if (unlikely(skb->len < ETHOC_ZLEN))
  720. bd.stat |= TX_BD_PAD;
  721. else
  722. bd.stat &= ~TX_BD_PAD;
  723. dest = priv->vma[entry];
  724. memcpy_toio(dest, skb->data, skb->len);
  725. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  726. bd.stat |= TX_BD_LEN(skb->len);
  727. ethoc_write_bd(priv, entry, &bd);
  728. bd.stat |= TX_BD_READY;
  729. ethoc_write_bd(priv, entry, &bd);
  730. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  731. dev_dbg(&dev->dev, "stopping queue\n");
  732. netif_stop_queue(dev);
  733. }
  734. spin_unlock_irq(&priv->lock);
  735. skb_tx_timestamp(skb);
  736. out:
  737. dev_kfree_skb(skb);
  738. return NETDEV_TX_OK;
  739. }
  740. static int ethoc_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  741. {
  742. struct ethoc *priv = netdev_priv(dev);
  743. struct phy_device *phydev = priv->phy;
  744. if (!phydev)
  745. return -EOPNOTSUPP;
  746. return phy_ethtool_gset(phydev, cmd);
  747. }
  748. static int ethoc_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  749. {
  750. struct ethoc *priv = netdev_priv(dev);
  751. struct phy_device *phydev = priv->phy;
  752. if (!phydev)
  753. return -EOPNOTSUPP;
  754. return phy_ethtool_sset(phydev, cmd);
  755. }
  756. static int ethoc_get_regs_len(struct net_device *netdev)
  757. {
  758. return ETH_END;
  759. }
  760. static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  761. void *p)
  762. {
  763. struct ethoc *priv = netdev_priv(dev);
  764. u32 *regs_buff = p;
  765. unsigned i;
  766. regs->version = 0;
  767. for (i = 0; i < ETH_END / sizeof(u32); ++i)
  768. regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
  769. }
  770. static void ethoc_get_ringparam(struct net_device *dev,
  771. struct ethtool_ringparam *ring)
  772. {
  773. struct ethoc *priv = netdev_priv(dev);
  774. ring->rx_max_pending = priv->num_bd - 1;
  775. ring->rx_mini_max_pending = 0;
  776. ring->rx_jumbo_max_pending = 0;
  777. ring->tx_max_pending = priv->num_bd - 1;
  778. ring->rx_pending = priv->num_rx;
  779. ring->rx_mini_pending = 0;
  780. ring->rx_jumbo_pending = 0;
  781. ring->tx_pending = priv->num_tx;
  782. }
  783. static int ethoc_set_ringparam(struct net_device *dev,
  784. struct ethtool_ringparam *ring)
  785. {
  786. struct ethoc *priv = netdev_priv(dev);
  787. if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
  788. ring->tx_pending + ring->rx_pending > priv->num_bd)
  789. return -EINVAL;
  790. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  791. return -EINVAL;
  792. if (netif_running(dev)) {
  793. netif_tx_disable(dev);
  794. ethoc_disable_rx_and_tx(priv);
  795. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  796. synchronize_irq(dev->irq);
  797. }
  798. priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
  799. priv->num_rx = ring->rx_pending;
  800. ethoc_init_ring(priv, dev->mem_start);
  801. if (netif_running(dev)) {
  802. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  803. ethoc_enable_rx_and_tx(priv);
  804. netif_wake_queue(dev);
  805. }
  806. return 0;
  807. }
  808. const struct ethtool_ops ethoc_ethtool_ops = {
  809. .get_settings = ethoc_get_settings,
  810. .set_settings = ethoc_set_settings,
  811. .get_regs_len = ethoc_get_regs_len,
  812. .get_regs = ethoc_get_regs,
  813. .get_link = ethtool_op_get_link,
  814. .get_ringparam = ethoc_get_ringparam,
  815. .set_ringparam = ethoc_set_ringparam,
  816. .get_ts_info = ethtool_op_get_ts_info,
  817. };
  818. static const struct net_device_ops ethoc_netdev_ops = {
  819. .ndo_open = ethoc_open,
  820. .ndo_stop = ethoc_stop,
  821. .ndo_do_ioctl = ethoc_ioctl,
  822. .ndo_set_config = ethoc_config,
  823. .ndo_set_mac_address = ethoc_set_mac_address,
  824. .ndo_set_rx_mode = ethoc_set_multicast_list,
  825. .ndo_change_mtu = ethoc_change_mtu,
  826. .ndo_tx_timeout = ethoc_tx_timeout,
  827. .ndo_start_xmit = ethoc_start_xmit,
  828. };
  829. /**
  830. * ethoc_probe - initialize OpenCores ethernet MAC
  831. * pdev: platform device
  832. */
  833. static int ethoc_probe(struct platform_device *pdev)
  834. {
  835. struct net_device *netdev = NULL;
  836. struct resource *res = NULL;
  837. struct resource *mmio = NULL;
  838. struct resource *mem = NULL;
  839. struct ethoc *priv = NULL;
  840. unsigned int phy;
  841. int num_bd;
  842. int ret = 0;
  843. bool random_mac = false;
  844. struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  845. u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
  846. /* allocate networking device */
  847. netdev = alloc_etherdev(sizeof(struct ethoc));
  848. if (!netdev) {
  849. ret = -ENOMEM;
  850. goto out;
  851. }
  852. SET_NETDEV_DEV(netdev, &pdev->dev);
  853. platform_set_drvdata(pdev, netdev);
  854. /* obtain I/O memory space */
  855. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  856. if (!res) {
  857. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  858. ret = -ENXIO;
  859. goto free;
  860. }
  861. mmio = devm_request_mem_region(&pdev->dev, res->start,
  862. resource_size(res), res->name);
  863. if (!mmio) {
  864. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  865. ret = -ENXIO;
  866. goto free;
  867. }
  868. netdev->base_addr = mmio->start;
  869. /* obtain buffer memory space */
  870. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  871. if (res) {
  872. mem = devm_request_mem_region(&pdev->dev, res->start,
  873. resource_size(res), res->name);
  874. if (!mem) {
  875. dev_err(&pdev->dev, "cannot request memory space\n");
  876. ret = -ENXIO;
  877. goto free;
  878. }
  879. netdev->mem_start = mem->start;
  880. netdev->mem_end = mem->end;
  881. }
  882. /* obtain device IRQ number */
  883. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  884. if (!res) {
  885. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  886. ret = -ENXIO;
  887. goto free;
  888. }
  889. netdev->irq = res->start;
  890. /* setup driver-private data */
  891. priv = netdev_priv(netdev);
  892. priv->netdev = netdev;
  893. priv->dma_alloc = 0;
  894. priv->io_region_size = resource_size(mmio);
  895. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  896. resource_size(mmio));
  897. if (!priv->iobase) {
  898. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  899. ret = -ENXIO;
  900. goto error;
  901. }
  902. if (netdev->mem_end) {
  903. priv->membase = devm_ioremap_nocache(&pdev->dev,
  904. netdev->mem_start, resource_size(mem));
  905. if (!priv->membase) {
  906. dev_err(&pdev->dev, "cannot remap memory space\n");
  907. ret = -ENXIO;
  908. goto error;
  909. }
  910. } else {
  911. /* Allocate buffer memory */
  912. priv->membase = dmam_alloc_coherent(&pdev->dev,
  913. buffer_size, (void *)&netdev->mem_start,
  914. GFP_KERNEL);
  915. if (!priv->membase) {
  916. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  917. buffer_size);
  918. ret = -ENOMEM;
  919. goto error;
  920. }
  921. netdev->mem_end = netdev->mem_start + buffer_size;
  922. priv->dma_alloc = buffer_size;
  923. }
  924. /* calculate the number of TX/RX buffers, maximum 128 supported */
  925. num_bd = min_t(unsigned int,
  926. 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
  927. if (num_bd < 4) {
  928. ret = -ENODEV;
  929. goto error;
  930. }
  931. priv->num_bd = num_bd;
  932. /* num_tx must be a power of two */
  933. priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
  934. priv->num_rx = num_bd - priv->num_tx;
  935. dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
  936. priv->num_tx, priv->num_rx);
  937. priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
  938. if (!priv->vma) {
  939. ret = -ENOMEM;
  940. goto error;
  941. }
  942. /* Allow the platform setup code to pass in a MAC address. */
  943. if (pdata) {
  944. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  945. priv->phy_id = pdata->phy_id;
  946. } else {
  947. priv->phy_id = -1;
  948. #ifdef CONFIG_OF
  949. {
  950. const uint8_t *mac;
  951. mac = of_get_property(pdev->dev.of_node,
  952. "local-mac-address",
  953. NULL);
  954. if (mac)
  955. memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
  956. }
  957. #endif
  958. }
  959. /* Check that the given MAC address is valid. If it isn't, read the
  960. * current MAC from the controller.
  961. */
  962. if (!is_valid_ether_addr(netdev->dev_addr))
  963. ethoc_get_mac_address(netdev, netdev->dev_addr);
  964. /* Check the MAC again for validity, if it still isn't choose and
  965. * program a random one.
  966. */
  967. if (!is_valid_ether_addr(netdev->dev_addr)) {
  968. eth_random_addr(netdev->dev_addr);
  969. random_mac = true;
  970. }
  971. ethoc_do_set_mac_address(netdev);
  972. if (random_mac)
  973. netdev->addr_assign_type = NET_ADDR_RANDOM;
  974. /* Allow the platform setup code to adjust MII management bus clock. */
  975. if (!eth_clkfreq) {
  976. struct clk *clk = devm_clk_get(&pdev->dev, NULL);
  977. if (!IS_ERR(clk)) {
  978. priv->clk = clk;
  979. clk_prepare_enable(clk);
  980. eth_clkfreq = clk_get_rate(clk);
  981. }
  982. }
  983. if (eth_clkfreq) {
  984. u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
  985. if (!clkdiv)
  986. clkdiv = 2;
  987. dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
  988. ethoc_write(priv, MIIMODER,
  989. (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
  990. clkdiv);
  991. }
  992. /* register MII bus */
  993. priv->mdio = mdiobus_alloc();
  994. if (!priv->mdio) {
  995. ret = -ENOMEM;
  996. goto free;
  997. }
  998. priv->mdio->name = "ethoc-mdio";
  999. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  1000. priv->mdio->name, pdev->id);
  1001. priv->mdio->read = ethoc_mdio_read;
  1002. priv->mdio->write = ethoc_mdio_write;
  1003. priv->mdio->reset = ethoc_mdio_reset;
  1004. priv->mdio->priv = priv;
  1005. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  1006. if (!priv->mdio->irq) {
  1007. ret = -ENOMEM;
  1008. goto free_mdio;
  1009. }
  1010. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  1011. priv->mdio->irq[phy] = PHY_POLL;
  1012. ret = mdiobus_register(priv->mdio);
  1013. if (ret) {
  1014. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  1015. goto free_mdio;
  1016. }
  1017. ret = ethoc_mdio_probe(netdev);
  1018. if (ret) {
  1019. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  1020. goto error;
  1021. }
  1022. ether_setup(netdev);
  1023. /* setup the net_device structure */
  1024. netdev->netdev_ops = &ethoc_netdev_ops;
  1025. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  1026. netdev->features |= 0;
  1027. netdev->ethtool_ops = &ethoc_ethtool_ops;
  1028. /* setup NAPI */
  1029. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  1030. spin_lock_init(&priv->lock);
  1031. ret = register_netdev(netdev);
  1032. if (ret < 0) {
  1033. dev_err(&netdev->dev, "failed to register interface\n");
  1034. goto error2;
  1035. }
  1036. goto out;
  1037. error2:
  1038. netif_napi_del(&priv->napi);
  1039. error:
  1040. mdiobus_unregister(priv->mdio);
  1041. free_mdio:
  1042. kfree(priv->mdio->irq);
  1043. mdiobus_free(priv->mdio);
  1044. free:
  1045. if (priv->clk)
  1046. clk_disable_unprepare(priv->clk);
  1047. free_netdev(netdev);
  1048. out:
  1049. return ret;
  1050. }
  1051. /**
  1052. * ethoc_remove - shutdown OpenCores ethernet MAC
  1053. * @pdev: platform device
  1054. */
  1055. static int ethoc_remove(struct platform_device *pdev)
  1056. {
  1057. struct net_device *netdev = platform_get_drvdata(pdev);
  1058. struct ethoc *priv = netdev_priv(netdev);
  1059. if (netdev) {
  1060. netif_napi_del(&priv->napi);
  1061. phy_disconnect(priv->phy);
  1062. priv->phy = NULL;
  1063. if (priv->mdio) {
  1064. mdiobus_unregister(priv->mdio);
  1065. kfree(priv->mdio->irq);
  1066. mdiobus_free(priv->mdio);
  1067. }
  1068. if (priv->clk)
  1069. clk_disable_unprepare(priv->clk);
  1070. unregister_netdev(netdev);
  1071. free_netdev(netdev);
  1072. }
  1073. return 0;
  1074. }
  1075. #ifdef CONFIG_PM
  1076. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  1077. {
  1078. return -ENOSYS;
  1079. }
  1080. static int ethoc_resume(struct platform_device *pdev)
  1081. {
  1082. return -ENOSYS;
  1083. }
  1084. #else
  1085. # define ethoc_suspend NULL
  1086. # define ethoc_resume NULL
  1087. #endif
  1088. static struct of_device_id ethoc_match[] = {
  1089. { .compatible = "opencores,ethoc", },
  1090. {},
  1091. };
  1092. MODULE_DEVICE_TABLE(of, ethoc_match);
  1093. static struct platform_driver ethoc_driver = {
  1094. .probe = ethoc_probe,
  1095. .remove = ethoc_remove,
  1096. .suspend = ethoc_suspend,
  1097. .resume = ethoc_resume,
  1098. .driver = {
  1099. .name = "ethoc",
  1100. .owner = THIS_MODULE,
  1101. .of_match_table = ethoc_match,
  1102. },
  1103. };
  1104. module_platform_driver(ethoc_driver);
  1105. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  1106. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  1107. MODULE_LICENSE("GPL v2");