be_cmds.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  124. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  125. complete(&adapter->et_cmd_compl);
  126. return 0;
  127. }
  128. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  129. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  130. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  131. adapter->flash_status = compl_status;
  132. complete(&adapter->et_cmd_compl);
  133. }
  134. if (compl_status == MCC_STATUS_SUCCESS) {
  135. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  136. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  137. (subsystem == CMD_SUBSYSTEM_ETH)) {
  138. be_parse_stats(adapter);
  139. adapter->stats_cmd_sent = false;
  140. }
  141. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  142. subsystem == CMD_SUBSYSTEM_COMMON) {
  143. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  144. (void *)resp_hdr;
  145. adapter->drv_stats.be_on_die_temperature =
  146. resp->on_die_temperature;
  147. }
  148. } else {
  149. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  150. adapter->be_get_temp_freq = 0;
  151. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  152. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  153. goto done;
  154. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  155. dev_warn(&adapter->pdev->dev,
  156. "VF is not privileged to issue opcode %d-%d\n",
  157. opcode, subsystem);
  158. } else {
  159. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  160. CQE_STATUS_EXTD_MASK;
  161. dev_err(&adapter->pdev->dev,
  162. "opcode %d-%d failed:status %d-%d\n",
  163. opcode, subsystem, compl_status, extd_status);
  164. if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
  165. return extd_status;
  166. }
  167. }
  168. done:
  169. return compl_status;
  170. }
  171. /* Link state evt is a string of bytes; no need for endian swapping */
  172. static void be_async_link_state_process(struct be_adapter *adapter,
  173. struct be_async_event_link_state *evt)
  174. {
  175. /* When link status changes, link speed must be re-queried from FW */
  176. adapter->phy.link_speed = -1;
  177. /* Ignore physical link event */
  178. if (lancer_chip(adapter) &&
  179. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  180. return;
  181. /* For the initial link status do not rely on the ASYNC event as
  182. * it may not be received in some cases.
  183. */
  184. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  185. be_link_status_update(adapter, evt->port_link_status);
  186. }
  187. /* Grp5 CoS Priority evt */
  188. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  189. struct be_async_event_grp5_cos_priority *evt)
  190. {
  191. if (evt->valid) {
  192. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  193. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  194. adapter->recommended_prio =
  195. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  196. }
  197. }
  198. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  199. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  200. struct be_async_event_grp5_qos_link_speed *evt)
  201. {
  202. if (adapter->phy.link_speed >= 0 &&
  203. evt->physical_port == adapter->port_num)
  204. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  205. }
  206. /*Grp5 PVID evt*/
  207. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  208. struct be_async_event_grp5_pvid_state *evt)
  209. {
  210. if (evt->enabled)
  211. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  212. else
  213. adapter->pvid = 0;
  214. }
  215. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  216. u32 trailer, struct be_mcc_compl *evt)
  217. {
  218. u8 event_type = 0;
  219. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  220. ASYNC_TRAILER_EVENT_TYPE_MASK;
  221. switch (event_type) {
  222. case ASYNC_EVENT_COS_PRIORITY:
  223. be_async_grp5_cos_priority_process(adapter,
  224. (struct be_async_event_grp5_cos_priority *)evt);
  225. break;
  226. case ASYNC_EVENT_QOS_SPEED:
  227. be_async_grp5_qos_speed_process(adapter,
  228. (struct be_async_event_grp5_qos_link_speed *)evt);
  229. break;
  230. case ASYNC_EVENT_PVID_STATE:
  231. be_async_grp5_pvid_state_process(adapter,
  232. (struct be_async_event_grp5_pvid_state *)evt);
  233. break;
  234. default:
  235. dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
  236. event_type);
  237. break;
  238. }
  239. }
  240. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  241. u32 trailer, struct be_mcc_compl *cmp)
  242. {
  243. u8 event_type = 0;
  244. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  245. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  246. ASYNC_TRAILER_EVENT_TYPE_MASK;
  247. switch (event_type) {
  248. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  249. if (evt->valid)
  250. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  251. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  252. break;
  253. default:
  254. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  255. event_type);
  256. break;
  257. }
  258. }
  259. static inline bool is_link_state_evt(u32 trailer)
  260. {
  261. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  262. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  263. ASYNC_EVENT_CODE_LINK_STATE;
  264. }
  265. static inline bool is_grp5_evt(u32 trailer)
  266. {
  267. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  268. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  269. ASYNC_EVENT_CODE_GRP_5);
  270. }
  271. static inline bool is_dbg_evt(u32 trailer)
  272. {
  273. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  274. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  275. ASYNC_EVENT_CODE_QNQ);
  276. }
  277. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  278. {
  279. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  280. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  281. if (be_mcc_compl_is_new(compl)) {
  282. queue_tail_inc(mcc_cq);
  283. return compl;
  284. }
  285. return NULL;
  286. }
  287. void be_async_mcc_enable(struct be_adapter *adapter)
  288. {
  289. spin_lock_bh(&adapter->mcc_cq_lock);
  290. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  291. adapter->mcc_obj.rearm_cq = true;
  292. spin_unlock_bh(&adapter->mcc_cq_lock);
  293. }
  294. void be_async_mcc_disable(struct be_adapter *adapter)
  295. {
  296. spin_lock_bh(&adapter->mcc_cq_lock);
  297. adapter->mcc_obj.rearm_cq = false;
  298. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  299. spin_unlock_bh(&adapter->mcc_cq_lock);
  300. }
  301. int be_process_mcc(struct be_adapter *adapter)
  302. {
  303. struct be_mcc_compl *compl;
  304. int num = 0, status = 0;
  305. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  306. spin_lock(&adapter->mcc_cq_lock);
  307. while ((compl = be_mcc_compl_get(adapter))) {
  308. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  309. /* Interpret flags as an async trailer */
  310. if (is_link_state_evt(compl->flags))
  311. be_async_link_state_process(adapter,
  312. (struct be_async_event_link_state *) compl);
  313. else if (is_grp5_evt(compl->flags))
  314. be_async_grp5_evt_process(adapter,
  315. compl->flags, compl);
  316. else if (is_dbg_evt(compl->flags))
  317. be_async_dbg_evt_process(adapter,
  318. compl->flags, compl);
  319. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  320. status = be_mcc_compl_process(adapter, compl);
  321. atomic_dec(&mcc_obj->q.used);
  322. }
  323. be_mcc_compl_use(compl);
  324. num++;
  325. }
  326. if (num)
  327. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  328. spin_unlock(&adapter->mcc_cq_lock);
  329. return status;
  330. }
  331. /* Wait till no more pending mcc requests are present */
  332. static int be_mcc_wait_compl(struct be_adapter *adapter)
  333. {
  334. #define mcc_timeout 120000 /* 12s timeout */
  335. int i, status = 0;
  336. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  337. for (i = 0; i < mcc_timeout; i++) {
  338. if (be_error(adapter))
  339. return -EIO;
  340. local_bh_disable();
  341. status = be_process_mcc(adapter);
  342. local_bh_enable();
  343. if (atomic_read(&mcc_obj->q.used) == 0)
  344. break;
  345. udelay(100);
  346. }
  347. if (i == mcc_timeout) {
  348. dev_err(&adapter->pdev->dev, "FW not responding\n");
  349. adapter->fw_timeout = true;
  350. return -EIO;
  351. }
  352. return status;
  353. }
  354. /* Notify MCC requests and wait for completion */
  355. static int be_mcc_notify_wait(struct be_adapter *adapter)
  356. {
  357. int status;
  358. struct be_mcc_wrb *wrb;
  359. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  360. u16 index = mcc_obj->q.head;
  361. struct be_cmd_resp_hdr *resp;
  362. index_dec(&index, mcc_obj->q.len);
  363. wrb = queue_index_node(&mcc_obj->q, index);
  364. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  365. be_mcc_notify(adapter);
  366. status = be_mcc_wait_compl(adapter);
  367. if (status == -EIO)
  368. goto out;
  369. status = resp->status;
  370. out:
  371. return status;
  372. }
  373. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  374. {
  375. int msecs = 0;
  376. u32 ready;
  377. do {
  378. if (be_error(adapter))
  379. return -EIO;
  380. ready = ioread32(db);
  381. if (ready == 0xffffffff)
  382. return -1;
  383. ready &= MPU_MAILBOX_DB_RDY_MASK;
  384. if (ready)
  385. break;
  386. if (msecs > 4000) {
  387. dev_err(&adapter->pdev->dev, "FW not responding\n");
  388. adapter->fw_timeout = true;
  389. be_detect_error(adapter);
  390. return -1;
  391. }
  392. msleep(1);
  393. msecs++;
  394. } while (true);
  395. return 0;
  396. }
  397. /*
  398. * Insert the mailbox address into the doorbell in two steps
  399. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  400. */
  401. static int be_mbox_notify_wait(struct be_adapter *adapter)
  402. {
  403. int status;
  404. u32 val = 0;
  405. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  406. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  407. struct be_mcc_mailbox *mbox = mbox_mem->va;
  408. struct be_mcc_compl *compl = &mbox->compl;
  409. /* wait for ready to be set */
  410. status = be_mbox_db_ready_wait(adapter, db);
  411. if (status != 0)
  412. return status;
  413. val |= MPU_MAILBOX_DB_HI_MASK;
  414. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  415. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  416. iowrite32(val, db);
  417. /* wait for ready to be set */
  418. status = be_mbox_db_ready_wait(adapter, db);
  419. if (status != 0)
  420. return status;
  421. val = 0;
  422. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  423. val |= (u32)(mbox_mem->dma >> 4) << 2;
  424. iowrite32(val, db);
  425. status = be_mbox_db_ready_wait(adapter, db);
  426. if (status != 0)
  427. return status;
  428. /* A cq entry has been made now */
  429. if (be_mcc_compl_is_new(compl)) {
  430. status = be_mcc_compl_process(adapter, &mbox->compl);
  431. be_mcc_compl_use(compl);
  432. if (status)
  433. return status;
  434. } else {
  435. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  436. return -1;
  437. }
  438. return 0;
  439. }
  440. static u16 be_POST_stage_get(struct be_adapter *adapter)
  441. {
  442. u32 sem;
  443. if (BEx_chip(adapter))
  444. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  445. else
  446. pci_read_config_dword(adapter->pdev,
  447. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  448. return sem & POST_STAGE_MASK;
  449. }
  450. static int lancer_wait_ready(struct be_adapter *adapter)
  451. {
  452. #define SLIPORT_READY_TIMEOUT 30
  453. u32 sliport_status;
  454. int status = 0, i;
  455. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  456. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  457. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  458. break;
  459. msleep(1000);
  460. }
  461. if (i == SLIPORT_READY_TIMEOUT)
  462. status = -1;
  463. return status;
  464. }
  465. static bool lancer_provisioning_error(struct be_adapter *adapter)
  466. {
  467. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  468. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  469. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  470. sliport_err1 = ioread32(adapter->db +
  471. SLIPORT_ERROR1_OFFSET);
  472. sliport_err2 = ioread32(adapter->db +
  473. SLIPORT_ERROR2_OFFSET);
  474. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  475. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  476. return true;
  477. }
  478. return false;
  479. }
  480. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  481. {
  482. int status;
  483. u32 sliport_status, err, reset_needed;
  484. bool resource_error;
  485. resource_error = lancer_provisioning_error(adapter);
  486. if (resource_error)
  487. return -EAGAIN;
  488. status = lancer_wait_ready(adapter);
  489. if (!status) {
  490. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  491. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  492. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  493. if (err && reset_needed) {
  494. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  495. adapter->db + SLIPORT_CONTROL_OFFSET);
  496. /* check adapter has corrected the error */
  497. status = lancer_wait_ready(adapter);
  498. sliport_status = ioread32(adapter->db +
  499. SLIPORT_STATUS_OFFSET);
  500. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  501. SLIPORT_STATUS_RN_MASK);
  502. if (status || sliport_status)
  503. status = -1;
  504. } else if (err || reset_needed) {
  505. status = -1;
  506. }
  507. }
  508. /* Stop error recovery if error is not recoverable.
  509. * No resource error is temporary errors and will go away
  510. * when PF provisions resources.
  511. */
  512. resource_error = lancer_provisioning_error(adapter);
  513. if (resource_error)
  514. status = -EAGAIN;
  515. return status;
  516. }
  517. int be_fw_wait_ready(struct be_adapter *adapter)
  518. {
  519. u16 stage;
  520. int status, timeout = 0;
  521. struct device *dev = &adapter->pdev->dev;
  522. if (lancer_chip(adapter)) {
  523. status = lancer_wait_ready(adapter);
  524. return status;
  525. }
  526. do {
  527. stage = be_POST_stage_get(adapter);
  528. if (stage == POST_STAGE_ARMFW_RDY)
  529. return 0;
  530. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  531. timeout);
  532. if (msleep_interruptible(2000)) {
  533. dev_err(dev, "Waiting for POST aborted\n");
  534. return -EINTR;
  535. }
  536. timeout += 2;
  537. } while (timeout < 60);
  538. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  539. return -1;
  540. }
  541. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  542. {
  543. return &wrb->payload.sgl[0];
  544. }
  545. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
  546. unsigned long addr)
  547. {
  548. wrb->tag0 = addr & 0xFFFFFFFF;
  549. wrb->tag1 = upper_32_bits(addr);
  550. }
  551. /* Don't touch the hdr after it's prepared */
  552. /* mem will be NULL for embedded commands */
  553. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  554. u8 subsystem, u8 opcode, int cmd_len,
  555. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  556. {
  557. struct be_sge *sge;
  558. req_hdr->opcode = opcode;
  559. req_hdr->subsystem = subsystem;
  560. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  561. req_hdr->version = 0;
  562. fill_wrb_tags(wrb, (ulong) req_hdr);
  563. wrb->payload_length = cmd_len;
  564. if (mem) {
  565. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  566. MCC_WRB_SGE_CNT_SHIFT;
  567. sge = nonembedded_sgl(wrb);
  568. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  569. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  570. sge->len = cpu_to_le32(mem->size);
  571. } else
  572. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  573. be_dws_cpu_to_le(wrb, 8);
  574. }
  575. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  576. struct be_dma_mem *mem)
  577. {
  578. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  579. u64 dma = (u64)mem->dma;
  580. for (i = 0; i < buf_pages; i++) {
  581. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  582. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  583. dma += PAGE_SIZE_4K;
  584. }
  585. }
  586. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  587. {
  588. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  589. struct be_mcc_wrb *wrb
  590. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  591. memset(wrb, 0, sizeof(*wrb));
  592. return wrb;
  593. }
  594. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  595. {
  596. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  597. struct be_mcc_wrb *wrb;
  598. if (!mccq->created)
  599. return NULL;
  600. if (atomic_read(&mccq->used) >= mccq->len)
  601. return NULL;
  602. wrb = queue_head_node(mccq);
  603. queue_head_inc(mccq);
  604. atomic_inc(&mccq->used);
  605. memset(wrb, 0, sizeof(*wrb));
  606. return wrb;
  607. }
  608. static bool use_mcc(struct be_adapter *adapter)
  609. {
  610. return adapter->mcc_obj.q.created;
  611. }
  612. /* Must be used only in process context */
  613. static int be_cmd_lock(struct be_adapter *adapter)
  614. {
  615. if (use_mcc(adapter)) {
  616. spin_lock_bh(&adapter->mcc_lock);
  617. return 0;
  618. } else {
  619. return mutex_lock_interruptible(&adapter->mbox_lock);
  620. }
  621. }
  622. /* Must be used only in process context */
  623. static void be_cmd_unlock(struct be_adapter *adapter)
  624. {
  625. if (use_mcc(adapter))
  626. spin_unlock_bh(&adapter->mcc_lock);
  627. else
  628. return mutex_unlock(&adapter->mbox_lock);
  629. }
  630. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  631. struct be_mcc_wrb *wrb)
  632. {
  633. struct be_mcc_wrb *dest_wrb;
  634. if (use_mcc(adapter)) {
  635. dest_wrb = wrb_from_mccq(adapter);
  636. if (!dest_wrb)
  637. return NULL;
  638. } else {
  639. dest_wrb = wrb_from_mbox(adapter);
  640. }
  641. memcpy(dest_wrb, wrb, sizeof(*wrb));
  642. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  643. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  644. return dest_wrb;
  645. }
  646. /* Must be used only in process context */
  647. static int be_cmd_notify_wait(struct be_adapter *adapter,
  648. struct be_mcc_wrb *wrb)
  649. {
  650. struct be_mcc_wrb *dest_wrb;
  651. int status;
  652. status = be_cmd_lock(adapter);
  653. if (status)
  654. return status;
  655. dest_wrb = be_cmd_copy(adapter, wrb);
  656. if (!dest_wrb)
  657. return -EBUSY;
  658. if (use_mcc(adapter))
  659. status = be_mcc_notify_wait(adapter);
  660. else
  661. status = be_mbox_notify_wait(adapter);
  662. if (!status)
  663. memcpy(wrb, dest_wrb, sizeof(*wrb));
  664. be_cmd_unlock(adapter);
  665. return status;
  666. }
  667. /* Tell fw we're about to start firing cmds by writing a
  668. * special pattern across the wrb hdr; uses mbox
  669. */
  670. int be_cmd_fw_init(struct be_adapter *adapter)
  671. {
  672. u8 *wrb;
  673. int status;
  674. if (lancer_chip(adapter))
  675. return 0;
  676. if (mutex_lock_interruptible(&adapter->mbox_lock))
  677. return -1;
  678. wrb = (u8 *)wrb_from_mbox(adapter);
  679. *wrb++ = 0xFF;
  680. *wrb++ = 0x12;
  681. *wrb++ = 0x34;
  682. *wrb++ = 0xFF;
  683. *wrb++ = 0xFF;
  684. *wrb++ = 0x56;
  685. *wrb++ = 0x78;
  686. *wrb = 0xFF;
  687. status = be_mbox_notify_wait(adapter);
  688. mutex_unlock(&adapter->mbox_lock);
  689. return status;
  690. }
  691. /* Tell fw we're done with firing cmds by writing a
  692. * special pattern across the wrb hdr; uses mbox
  693. */
  694. int be_cmd_fw_clean(struct be_adapter *adapter)
  695. {
  696. u8 *wrb;
  697. int status;
  698. if (lancer_chip(adapter))
  699. return 0;
  700. if (mutex_lock_interruptible(&adapter->mbox_lock))
  701. return -1;
  702. wrb = (u8 *)wrb_from_mbox(adapter);
  703. *wrb++ = 0xFF;
  704. *wrb++ = 0xAA;
  705. *wrb++ = 0xBB;
  706. *wrb++ = 0xFF;
  707. *wrb++ = 0xFF;
  708. *wrb++ = 0xCC;
  709. *wrb++ = 0xDD;
  710. *wrb = 0xFF;
  711. status = be_mbox_notify_wait(adapter);
  712. mutex_unlock(&adapter->mbox_lock);
  713. return status;
  714. }
  715. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  716. {
  717. struct be_mcc_wrb *wrb;
  718. struct be_cmd_req_eq_create *req;
  719. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  720. int status, ver = 0;
  721. if (mutex_lock_interruptible(&adapter->mbox_lock))
  722. return -1;
  723. wrb = wrb_from_mbox(adapter);
  724. req = embedded_payload(wrb);
  725. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  726. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  727. /* Support for EQ_CREATEv2 available only SH-R onwards */
  728. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  729. ver = 2;
  730. req->hdr.version = ver;
  731. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  732. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  733. /* 4byte eqe*/
  734. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  735. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  736. __ilog2_u32(eqo->q.len / 256));
  737. be_dws_cpu_to_le(req->context, sizeof(req->context));
  738. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  739. status = be_mbox_notify_wait(adapter);
  740. if (!status) {
  741. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  742. eqo->q.id = le16_to_cpu(resp->eq_id);
  743. eqo->msix_idx =
  744. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  745. eqo->q.created = true;
  746. }
  747. mutex_unlock(&adapter->mbox_lock);
  748. return status;
  749. }
  750. /* Use MCC */
  751. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  752. bool permanent, u32 if_handle, u32 pmac_id)
  753. {
  754. struct be_mcc_wrb *wrb;
  755. struct be_cmd_req_mac_query *req;
  756. int status;
  757. spin_lock_bh(&adapter->mcc_lock);
  758. wrb = wrb_from_mccq(adapter);
  759. if (!wrb) {
  760. status = -EBUSY;
  761. goto err;
  762. }
  763. req = embedded_payload(wrb);
  764. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  765. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  766. req->type = MAC_ADDRESS_TYPE_NETWORK;
  767. if (permanent) {
  768. req->permanent = 1;
  769. } else {
  770. req->if_id = cpu_to_le16((u16) if_handle);
  771. req->pmac_id = cpu_to_le32(pmac_id);
  772. req->permanent = 0;
  773. }
  774. status = be_mcc_notify_wait(adapter);
  775. if (!status) {
  776. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  777. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  778. }
  779. err:
  780. spin_unlock_bh(&adapter->mcc_lock);
  781. return status;
  782. }
  783. /* Uses synchronous MCCQ */
  784. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  785. u32 if_id, u32 *pmac_id, u32 domain)
  786. {
  787. struct be_mcc_wrb *wrb;
  788. struct be_cmd_req_pmac_add *req;
  789. int status;
  790. spin_lock_bh(&adapter->mcc_lock);
  791. wrb = wrb_from_mccq(adapter);
  792. if (!wrb) {
  793. status = -EBUSY;
  794. goto err;
  795. }
  796. req = embedded_payload(wrb);
  797. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  798. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  799. req->hdr.domain = domain;
  800. req->if_id = cpu_to_le32(if_id);
  801. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  802. status = be_mcc_notify_wait(adapter);
  803. if (!status) {
  804. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  805. *pmac_id = le32_to_cpu(resp->pmac_id);
  806. }
  807. err:
  808. spin_unlock_bh(&adapter->mcc_lock);
  809. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  810. status = -EPERM;
  811. return status;
  812. }
  813. /* Uses synchronous MCCQ */
  814. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  815. {
  816. struct be_mcc_wrb *wrb;
  817. struct be_cmd_req_pmac_del *req;
  818. int status;
  819. if (pmac_id == -1)
  820. return 0;
  821. spin_lock_bh(&adapter->mcc_lock);
  822. wrb = wrb_from_mccq(adapter);
  823. if (!wrb) {
  824. status = -EBUSY;
  825. goto err;
  826. }
  827. req = embedded_payload(wrb);
  828. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  829. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  830. req->hdr.domain = dom;
  831. req->if_id = cpu_to_le32(if_id);
  832. req->pmac_id = cpu_to_le32(pmac_id);
  833. status = be_mcc_notify_wait(adapter);
  834. err:
  835. spin_unlock_bh(&adapter->mcc_lock);
  836. return status;
  837. }
  838. /* Uses Mbox */
  839. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  840. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  841. {
  842. struct be_mcc_wrb *wrb;
  843. struct be_cmd_req_cq_create *req;
  844. struct be_dma_mem *q_mem = &cq->dma_mem;
  845. void *ctxt;
  846. int status;
  847. if (mutex_lock_interruptible(&adapter->mbox_lock))
  848. return -1;
  849. wrb = wrb_from_mbox(adapter);
  850. req = embedded_payload(wrb);
  851. ctxt = &req->context;
  852. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  853. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  854. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  855. if (BEx_chip(adapter)) {
  856. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  857. coalesce_wm);
  858. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  859. ctxt, no_delay);
  860. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  861. __ilog2_u32(cq->len/256));
  862. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  863. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  864. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  865. } else {
  866. req->hdr.version = 2;
  867. req->page_size = 1; /* 1 for 4K */
  868. /* coalesce-wm field in this cmd is not relevant to Lancer.
  869. * Lancer uses COMMON_MODIFY_CQ to set this field
  870. */
  871. if (!lancer_chip(adapter))
  872. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  873. ctxt, coalesce_wm);
  874. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  875. no_delay);
  876. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  877. __ilog2_u32(cq->len/256));
  878. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  879. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  880. ctxt, 1);
  881. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  882. ctxt, eq->id);
  883. }
  884. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  885. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  886. status = be_mbox_notify_wait(adapter);
  887. if (!status) {
  888. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  889. cq->id = le16_to_cpu(resp->cq_id);
  890. cq->created = true;
  891. }
  892. mutex_unlock(&adapter->mbox_lock);
  893. return status;
  894. }
  895. static u32 be_encoded_q_len(int q_len)
  896. {
  897. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  898. if (len_encoded == 16)
  899. len_encoded = 0;
  900. return len_encoded;
  901. }
  902. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  903. struct be_queue_info *mccq,
  904. struct be_queue_info *cq)
  905. {
  906. struct be_mcc_wrb *wrb;
  907. struct be_cmd_req_mcc_ext_create *req;
  908. struct be_dma_mem *q_mem = &mccq->dma_mem;
  909. void *ctxt;
  910. int status;
  911. if (mutex_lock_interruptible(&adapter->mbox_lock))
  912. return -1;
  913. wrb = wrb_from_mbox(adapter);
  914. req = embedded_payload(wrb);
  915. ctxt = &req->context;
  916. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  917. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  918. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  919. if (BEx_chip(adapter)) {
  920. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  921. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  922. be_encoded_q_len(mccq->len));
  923. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  924. } else {
  925. req->hdr.version = 1;
  926. req->cq_id = cpu_to_le16(cq->id);
  927. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  928. be_encoded_q_len(mccq->len));
  929. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  930. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  931. ctxt, cq->id);
  932. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  933. ctxt, 1);
  934. }
  935. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  936. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  937. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  938. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  939. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  940. status = be_mbox_notify_wait(adapter);
  941. if (!status) {
  942. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  943. mccq->id = le16_to_cpu(resp->id);
  944. mccq->created = true;
  945. }
  946. mutex_unlock(&adapter->mbox_lock);
  947. return status;
  948. }
  949. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  950. struct be_queue_info *mccq,
  951. struct be_queue_info *cq)
  952. {
  953. struct be_mcc_wrb *wrb;
  954. struct be_cmd_req_mcc_create *req;
  955. struct be_dma_mem *q_mem = &mccq->dma_mem;
  956. void *ctxt;
  957. int status;
  958. if (mutex_lock_interruptible(&adapter->mbox_lock))
  959. return -1;
  960. wrb = wrb_from_mbox(adapter);
  961. req = embedded_payload(wrb);
  962. ctxt = &req->context;
  963. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  964. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  965. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  966. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  967. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  968. be_encoded_q_len(mccq->len));
  969. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  970. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  971. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  972. status = be_mbox_notify_wait(adapter);
  973. if (!status) {
  974. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  975. mccq->id = le16_to_cpu(resp->id);
  976. mccq->created = true;
  977. }
  978. mutex_unlock(&adapter->mbox_lock);
  979. return status;
  980. }
  981. int be_cmd_mccq_create(struct be_adapter *adapter,
  982. struct be_queue_info *mccq,
  983. struct be_queue_info *cq)
  984. {
  985. int status;
  986. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  987. if (status && BEx_chip(adapter)) {
  988. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  989. "or newer to avoid conflicting priorities between NIC "
  990. "and FCoE traffic");
  991. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  992. }
  993. return status;
  994. }
  995. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  996. {
  997. struct be_mcc_wrb wrb = {0};
  998. struct be_cmd_req_eth_tx_create *req;
  999. struct be_queue_info *txq = &txo->q;
  1000. struct be_queue_info *cq = &txo->cq;
  1001. struct be_dma_mem *q_mem = &txq->dma_mem;
  1002. int status, ver = 0;
  1003. req = embedded_payload(&wrb);
  1004. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1005. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1006. if (lancer_chip(adapter)) {
  1007. req->hdr.version = 1;
  1008. } else if (BEx_chip(adapter)) {
  1009. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1010. req->hdr.version = 2;
  1011. } else { /* For SH */
  1012. req->hdr.version = 2;
  1013. }
  1014. if (req->hdr.version > 0)
  1015. req->if_id = cpu_to_le16(adapter->if_handle);
  1016. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1017. req->ulp_num = BE_ULP1_NUM;
  1018. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1019. req->cq_id = cpu_to_le16(cq->id);
  1020. req->queue_size = be_encoded_q_len(txq->len);
  1021. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1022. ver = req->hdr.version;
  1023. status = be_cmd_notify_wait(adapter, &wrb);
  1024. if (!status) {
  1025. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1026. txq->id = le16_to_cpu(resp->cid);
  1027. if (ver == 2)
  1028. txo->db_offset = le32_to_cpu(resp->db_offset);
  1029. else
  1030. txo->db_offset = DB_TXULP1_OFFSET;
  1031. txq->created = true;
  1032. }
  1033. return status;
  1034. }
  1035. /* Uses MCC */
  1036. int be_cmd_rxq_create(struct be_adapter *adapter,
  1037. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1038. u32 if_id, u32 rss, u8 *rss_id)
  1039. {
  1040. struct be_mcc_wrb *wrb;
  1041. struct be_cmd_req_eth_rx_create *req;
  1042. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1043. int status;
  1044. spin_lock_bh(&adapter->mcc_lock);
  1045. wrb = wrb_from_mccq(adapter);
  1046. if (!wrb) {
  1047. status = -EBUSY;
  1048. goto err;
  1049. }
  1050. req = embedded_payload(wrb);
  1051. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1052. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1053. req->cq_id = cpu_to_le16(cq_id);
  1054. req->frag_size = fls(frag_size) - 1;
  1055. req->num_pages = 2;
  1056. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1057. req->interface_id = cpu_to_le32(if_id);
  1058. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1059. req->rss_queue = cpu_to_le32(rss);
  1060. status = be_mcc_notify_wait(adapter);
  1061. if (!status) {
  1062. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1063. rxq->id = le16_to_cpu(resp->id);
  1064. rxq->created = true;
  1065. *rss_id = resp->rss_id;
  1066. }
  1067. err:
  1068. spin_unlock_bh(&adapter->mcc_lock);
  1069. return status;
  1070. }
  1071. /* Generic destroyer function for all types of queues
  1072. * Uses Mbox
  1073. */
  1074. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1075. int queue_type)
  1076. {
  1077. struct be_mcc_wrb *wrb;
  1078. struct be_cmd_req_q_destroy *req;
  1079. u8 subsys = 0, opcode = 0;
  1080. int status;
  1081. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1082. return -1;
  1083. wrb = wrb_from_mbox(adapter);
  1084. req = embedded_payload(wrb);
  1085. switch (queue_type) {
  1086. case QTYPE_EQ:
  1087. subsys = CMD_SUBSYSTEM_COMMON;
  1088. opcode = OPCODE_COMMON_EQ_DESTROY;
  1089. break;
  1090. case QTYPE_CQ:
  1091. subsys = CMD_SUBSYSTEM_COMMON;
  1092. opcode = OPCODE_COMMON_CQ_DESTROY;
  1093. break;
  1094. case QTYPE_TXQ:
  1095. subsys = CMD_SUBSYSTEM_ETH;
  1096. opcode = OPCODE_ETH_TX_DESTROY;
  1097. break;
  1098. case QTYPE_RXQ:
  1099. subsys = CMD_SUBSYSTEM_ETH;
  1100. opcode = OPCODE_ETH_RX_DESTROY;
  1101. break;
  1102. case QTYPE_MCCQ:
  1103. subsys = CMD_SUBSYSTEM_COMMON;
  1104. opcode = OPCODE_COMMON_MCC_DESTROY;
  1105. break;
  1106. default:
  1107. BUG();
  1108. }
  1109. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1110. NULL);
  1111. req->id = cpu_to_le16(q->id);
  1112. status = be_mbox_notify_wait(adapter);
  1113. q->created = false;
  1114. mutex_unlock(&adapter->mbox_lock);
  1115. return status;
  1116. }
  1117. /* Uses MCC */
  1118. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1119. {
  1120. struct be_mcc_wrb *wrb;
  1121. struct be_cmd_req_q_destroy *req;
  1122. int status;
  1123. spin_lock_bh(&adapter->mcc_lock);
  1124. wrb = wrb_from_mccq(adapter);
  1125. if (!wrb) {
  1126. status = -EBUSY;
  1127. goto err;
  1128. }
  1129. req = embedded_payload(wrb);
  1130. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1131. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1132. req->id = cpu_to_le16(q->id);
  1133. status = be_mcc_notify_wait(adapter);
  1134. q->created = false;
  1135. err:
  1136. spin_unlock_bh(&adapter->mcc_lock);
  1137. return status;
  1138. }
  1139. /* Create an rx filtering policy configuration on an i/f
  1140. * Will use MBOX only if MCCQ has not been created.
  1141. */
  1142. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1143. u32 *if_handle, u32 domain)
  1144. {
  1145. struct be_mcc_wrb wrb = {0};
  1146. struct be_cmd_req_if_create *req;
  1147. int status;
  1148. req = embedded_payload(&wrb);
  1149. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1150. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
  1151. req->hdr.domain = domain;
  1152. req->capability_flags = cpu_to_le32(cap_flags);
  1153. req->enable_flags = cpu_to_le32(en_flags);
  1154. req->pmac_invalid = true;
  1155. status = be_cmd_notify_wait(adapter, &wrb);
  1156. if (!status) {
  1157. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1158. *if_handle = le32_to_cpu(resp->interface_id);
  1159. /* Hack to retrieve VF's pmac-id on BE3 */
  1160. if (BE3_chip(adapter) && !be_physfn(adapter))
  1161. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1162. }
  1163. return status;
  1164. }
  1165. /* Uses MCCQ */
  1166. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1167. {
  1168. struct be_mcc_wrb *wrb;
  1169. struct be_cmd_req_if_destroy *req;
  1170. int status;
  1171. if (interface_id == -1)
  1172. return 0;
  1173. spin_lock_bh(&adapter->mcc_lock);
  1174. wrb = wrb_from_mccq(adapter);
  1175. if (!wrb) {
  1176. status = -EBUSY;
  1177. goto err;
  1178. }
  1179. req = embedded_payload(wrb);
  1180. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1181. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1182. req->hdr.domain = domain;
  1183. req->interface_id = cpu_to_le32(interface_id);
  1184. status = be_mcc_notify_wait(adapter);
  1185. err:
  1186. spin_unlock_bh(&adapter->mcc_lock);
  1187. return status;
  1188. }
  1189. /* Get stats is a non embedded command: the request is not embedded inside
  1190. * WRB but is a separate dma memory block
  1191. * Uses asynchronous MCC
  1192. */
  1193. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1194. {
  1195. struct be_mcc_wrb *wrb;
  1196. struct be_cmd_req_hdr *hdr;
  1197. int status = 0;
  1198. spin_lock_bh(&adapter->mcc_lock);
  1199. wrb = wrb_from_mccq(adapter);
  1200. if (!wrb) {
  1201. status = -EBUSY;
  1202. goto err;
  1203. }
  1204. hdr = nonemb_cmd->va;
  1205. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1206. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1207. /* version 1 of the cmd is not supported only by BE2 */
  1208. if (BE2_chip(adapter))
  1209. hdr->version = 0;
  1210. if (BE3_chip(adapter) || lancer_chip(adapter))
  1211. hdr->version = 1;
  1212. else
  1213. hdr->version = 2;
  1214. be_mcc_notify(adapter);
  1215. adapter->stats_cmd_sent = true;
  1216. err:
  1217. spin_unlock_bh(&adapter->mcc_lock);
  1218. return status;
  1219. }
  1220. /* Lancer Stats */
  1221. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1222. struct be_dma_mem *nonemb_cmd)
  1223. {
  1224. struct be_mcc_wrb *wrb;
  1225. struct lancer_cmd_req_pport_stats *req;
  1226. int status = 0;
  1227. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1228. CMD_SUBSYSTEM_ETH))
  1229. return -EPERM;
  1230. spin_lock_bh(&adapter->mcc_lock);
  1231. wrb = wrb_from_mccq(adapter);
  1232. if (!wrb) {
  1233. status = -EBUSY;
  1234. goto err;
  1235. }
  1236. req = nonemb_cmd->va;
  1237. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1238. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1239. nonemb_cmd);
  1240. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1241. req->cmd_params.params.reset_stats = 0;
  1242. be_mcc_notify(adapter);
  1243. adapter->stats_cmd_sent = true;
  1244. err:
  1245. spin_unlock_bh(&adapter->mcc_lock);
  1246. return status;
  1247. }
  1248. static int be_mac_to_link_speed(int mac_speed)
  1249. {
  1250. switch (mac_speed) {
  1251. case PHY_LINK_SPEED_ZERO:
  1252. return 0;
  1253. case PHY_LINK_SPEED_10MBPS:
  1254. return 10;
  1255. case PHY_LINK_SPEED_100MBPS:
  1256. return 100;
  1257. case PHY_LINK_SPEED_1GBPS:
  1258. return 1000;
  1259. case PHY_LINK_SPEED_10GBPS:
  1260. return 10000;
  1261. case PHY_LINK_SPEED_20GBPS:
  1262. return 20000;
  1263. case PHY_LINK_SPEED_25GBPS:
  1264. return 25000;
  1265. case PHY_LINK_SPEED_40GBPS:
  1266. return 40000;
  1267. }
  1268. return 0;
  1269. }
  1270. /* Uses synchronous mcc
  1271. * Returns link_speed in Mbps
  1272. */
  1273. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1274. u8 *link_status, u32 dom)
  1275. {
  1276. struct be_mcc_wrb *wrb;
  1277. struct be_cmd_req_link_status *req;
  1278. int status;
  1279. spin_lock_bh(&adapter->mcc_lock);
  1280. if (link_status)
  1281. *link_status = LINK_DOWN;
  1282. wrb = wrb_from_mccq(adapter);
  1283. if (!wrb) {
  1284. status = -EBUSY;
  1285. goto err;
  1286. }
  1287. req = embedded_payload(wrb);
  1288. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1289. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1290. /* version 1 of the cmd is not supported only by BE2 */
  1291. if (!BE2_chip(adapter))
  1292. req->hdr.version = 1;
  1293. req->hdr.domain = dom;
  1294. status = be_mcc_notify_wait(adapter);
  1295. if (!status) {
  1296. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1297. if (link_speed) {
  1298. *link_speed = resp->link_speed ?
  1299. le16_to_cpu(resp->link_speed) * 10 :
  1300. be_mac_to_link_speed(resp->mac_speed);
  1301. if (!resp->logical_link_status)
  1302. *link_speed = 0;
  1303. }
  1304. if (link_status)
  1305. *link_status = resp->logical_link_status;
  1306. }
  1307. err:
  1308. spin_unlock_bh(&adapter->mcc_lock);
  1309. return status;
  1310. }
  1311. /* Uses synchronous mcc */
  1312. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1313. {
  1314. struct be_mcc_wrb *wrb;
  1315. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1316. int status = 0;
  1317. spin_lock_bh(&adapter->mcc_lock);
  1318. wrb = wrb_from_mccq(adapter);
  1319. if (!wrb) {
  1320. status = -EBUSY;
  1321. goto err;
  1322. }
  1323. req = embedded_payload(wrb);
  1324. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1325. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1326. wrb, NULL);
  1327. be_mcc_notify(adapter);
  1328. err:
  1329. spin_unlock_bh(&adapter->mcc_lock);
  1330. return status;
  1331. }
  1332. /* Uses synchronous mcc */
  1333. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1334. {
  1335. struct be_mcc_wrb *wrb;
  1336. struct be_cmd_req_get_fat *req;
  1337. int status;
  1338. spin_lock_bh(&adapter->mcc_lock);
  1339. wrb = wrb_from_mccq(adapter);
  1340. if (!wrb) {
  1341. status = -EBUSY;
  1342. goto err;
  1343. }
  1344. req = embedded_payload(wrb);
  1345. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1346. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1347. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1348. status = be_mcc_notify_wait(adapter);
  1349. if (!status) {
  1350. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1351. if (log_size && resp->log_size)
  1352. *log_size = le32_to_cpu(resp->log_size) -
  1353. sizeof(u32);
  1354. }
  1355. err:
  1356. spin_unlock_bh(&adapter->mcc_lock);
  1357. return status;
  1358. }
  1359. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1360. {
  1361. struct be_dma_mem get_fat_cmd;
  1362. struct be_mcc_wrb *wrb;
  1363. struct be_cmd_req_get_fat *req;
  1364. u32 offset = 0, total_size, buf_size,
  1365. log_offset = sizeof(u32), payload_len;
  1366. int status;
  1367. if (buf_len == 0)
  1368. return;
  1369. total_size = buf_len;
  1370. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1371. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1372. get_fat_cmd.size,
  1373. &get_fat_cmd.dma);
  1374. if (!get_fat_cmd.va) {
  1375. status = -ENOMEM;
  1376. dev_err(&adapter->pdev->dev,
  1377. "Memory allocation failure while retrieving FAT data\n");
  1378. return;
  1379. }
  1380. spin_lock_bh(&adapter->mcc_lock);
  1381. while (total_size) {
  1382. buf_size = min(total_size, (u32)60*1024);
  1383. total_size -= buf_size;
  1384. wrb = wrb_from_mccq(adapter);
  1385. if (!wrb) {
  1386. status = -EBUSY;
  1387. goto err;
  1388. }
  1389. req = get_fat_cmd.va;
  1390. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1391. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1392. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1393. &get_fat_cmd);
  1394. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1395. req->read_log_offset = cpu_to_le32(log_offset);
  1396. req->read_log_length = cpu_to_le32(buf_size);
  1397. req->data_buffer_size = cpu_to_le32(buf_size);
  1398. status = be_mcc_notify_wait(adapter);
  1399. if (!status) {
  1400. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1401. memcpy(buf + offset,
  1402. resp->data_buffer,
  1403. le32_to_cpu(resp->read_log_length));
  1404. } else {
  1405. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1406. goto err;
  1407. }
  1408. offset += buf_size;
  1409. log_offset += buf_size;
  1410. }
  1411. err:
  1412. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1413. get_fat_cmd.va,
  1414. get_fat_cmd.dma);
  1415. spin_unlock_bh(&adapter->mcc_lock);
  1416. }
  1417. /* Uses synchronous mcc */
  1418. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1419. char *fw_on_flash)
  1420. {
  1421. struct be_mcc_wrb *wrb;
  1422. struct be_cmd_req_get_fw_version *req;
  1423. int status;
  1424. spin_lock_bh(&adapter->mcc_lock);
  1425. wrb = wrb_from_mccq(adapter);
  1426. if (!wrb) {
  1427. status = -EBUSY;
  1428. goto err;
  1429. }
  1430. req = embedded_payload(wrb);
  1431. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1432. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1433. status = be_mcc_notify_wait(adapter);
  1434. if (!status) {
  1435. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1436. strcpy(fw_ver, resp->firmware_version_string);
  1437. if (fw_on_flash)
  1438. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1439. }
  1440. err:
  1441. spin_unlock_bh(&adapter->mcc_lock);
  1442. return status;
  1443. }
  1444. /* set the EQ delay interval of an EQ to specified value
  1445. * Uses async mcc
  1446. */
  1447. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1448. int num)
  1449. {
  1450. struct be_mcc_wrb *wrb;
  1451. struct be_cmd_req_modify_eq_delay *req;
  1452. int status = 0, i;
  1453. spin_lock_bh(&adapter->mcc_lock);
  1454. wrb = wrb_from_mccq(adapter);
  1455. if (!wrb) {
  1456. status = -EBUSY;
  1457. goto err;
  1458. }
  1459. req = embedded_payload(wrb);
  1460. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1461. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1462. req->num_eq = cpu_to_le32(num);
  1463. for (i = 0; i < num; i++) {
  1464. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1465. req->set_eqd[i].phase = 0;
  1466. req->set_eqd[i].delay_multiplier =
  1467. cpu_to_le32(set_eqd[i].delay_multiplier);
  1468. }
  1469. be_mcc_notify(adapter);
  1470. err:
  1471. spin_unlock_bh(&adapter->mcc_lock);
  1472. return status;
  1473. }
  1474. /* Uses sycnhronous mcc */
  1475. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1476. u32 num, bool promiscuous)
  1477. {
  1478. struct be_mcc_wrb *wrb;
  1479. struct be_cmd_req_vlan_config *req;
  1480. int status;
  1481. spin_lock_bh(&adapter->mcc_lock);
  1482. wrb = wrb_from_mccq(adapter);
  1483. if (!wrb) {
  1484. status = -EBUSY;
  1485. goto err;
  1486. }
  1487. req = embedded_payload(wrb);
  1488. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1489. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1490. req->interface_id = if_id;
  1491. req->promiscuous = promiscuous;
  1492. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1493. req->num_vlan = num;
  1494. if (!promiscuous) {
  1495. memcpy(req->normal_vlan, vtag_array,
  1496. req->num_vlan * sizeof(vtag_array[0]));
  1497. }
  1498. status = be_mcc_notify_wait(adapter);
  1499. err:
  1500. spin_unlock_bh(&adapter->mcc_lock);
  1501. return status;
  1502. }
  1503. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1504. {
  1505. struct be_mcc_wrb *wrb;
  1506. struct be_dma_mem *mem = &adapter->rx_filter;
  1507. struct be_cmd_req_rx_filter *req = mem->va;
  1508. int status;
  1509. spin_lock_bh(&adapter->mcc_lock);
  1510. wrb = wrb_from_mccq(adapter);
  1511. if (!wrb) {
  1512. status = -EBUSY;
  1513. goto err;
  1514. }
  1515. memset(req, 0, sizeof(*req));
  1516. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1517. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1518. wrb, mem);
  1519. req->if_id = cpu_to_le32(adapter->if_handle);
  1520. if (flags & IFF_PROMISC) {
  1521. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1522. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1523. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1524. if (value == ON)
  1525. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1526. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1527. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1528. } else if (flags & IFF_ALLMULTI) {
  1529. req->if_flags_mask = req->if_flags =
  1530. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1531. } else if (flags & BE_FLAGS_VLAN_PROMISC) {
  1532. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1533. if (value == ON)
  1534. req->if_flags =
  1535. cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1536. } else {
  1537. struct netdev_hw_addr *ha;
  1538. int i = 0;
  1539. req->if_flags_mask = req->if_flags =
  1540. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1541. /* Reset mcast promisc mode if already set by setting mask
  1542. * and not setting flags field
  1543. */
  1544. req->if_flags_mask |=
  1545. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1546. be_if_cap_flags(adapter));
  1547. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1548. netdev_for_each_mc_addr(ha, adapter->netdev)
  1549. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1550. }
  1551. if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
  1552. req->if_flags_mask) {
  1553. dev_warn(&adapter->pdev->dev,
  1554. "Cannot set rx filter flags 0x%x\n",
  1555. req->if_flags_mask);
  1556. dev_warn(&adapter->pdev->dev,
  1557. "Interface is capable of 0x%x flags only\n",
  1558. be_if_cap_flags(adapter));
  1559. }
  1560. req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
  1561. status = be_mcc_notify_wait(adapter);
  1562. err:
  1563. spin_unlock_bh(&adapter->mcc_lock);
  1564. return status;
  1565. }
  1566. /* Uses synchrounous mcc */
  1567. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1568. {
  1569. struct be_mcc_wrb *wrb;
  1570. struct be_cmd_req_set_flow_control *req;
  1571. int status;
  1572. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1573. CMD_SUBSYSTEM_COMMON))
  1574. return -EPERM;
  1575. spin_lock_bh(&adapter->mcc_lock);
  1576. wrb = wrb_from_mccq(adapter);
  1577. if (!wrb) {
  1578. status = -EBUSY;
  1579. goto err;
  1580. }
  1581. req = embedded_payload(wrb);
  1582. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1583. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1584. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1585. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1586. status = be_mcc_notify_wait(adapter);
  1587. err:
  1588. spin_unlock_bh(&adapter->mcc_lock);
  1589. return status;
  1590. }
  1591. /* Uses sycn mcc */
  1592. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1593. {
  1594. struct be_mcc_wrb *wrb;
  1595. struct be_cmd_req_get_flow_control *req;
  1596. int status;
  1597. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1598. CMD_SUBSYSTEM_COMMON))
  1599. return -EPERM;
  1600. spin_lock_bh(&adapter->mcc_lock);
  1601. wrb = wrb_from_mccq(adapter);
  1602. if (!wrb) {
  1603. status = -EBUSY;
  1604. goto err;
  1605. }
  1606. req = embedded_payload(wrb);
  1607. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1608. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1609. status = be_mcc_notify_wait(adapter);
  1610. if (!status) {
  1611. struct be_cmd_resp_get_flow_control *resp =
  1612. embedded_payload(wrb);
  1613. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1614. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1615. }
  1616. err:
  1617. spin_unlock_bh(&adapter->mcc_lock);
  1618. return status;
  1619. }
  1620. /* Uses mbox */
  1621. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1622. u32 *mode, u32 *caps, u16 *asic_rev)
  1623. {
  1624. struct be_mcc_wrb *wrb;
  1625. struct be_cmd_req_query_fw_cfg *req;
  1626. int status;
  1627. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1628. return -1;
  1629. wrb = wrb_from_mbox(adapter);
  1630. req = embedded_payload(wrb);
  1631. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1632. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1633. status = be_mbox_notify_wait(adapter);
  1634. if (!status) {
  1635. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1636. *port_num = le32_to_cpu(resp->phys_port);
  1637. *mode = le32_to_cpu(resp->function_mode);
  1638. *caps = le32_to_cpu(resp->function_caps);
  1639. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1640. }
  1641. mutex_unlock(&adapter->mbox_lock);
  1642. return status;
  1643. }
  1644. /* Uses mbox */
  1645. int be_cmd_reset_function(struct be_adapter *adapter)
  1646. {
  1647. struct be_mcc_wrb *wrb;
  1648. struct be_cmd_req_hdr *req;
  1649. int status;
  1650. if (lancer_chip(adapter)) {
  1651. status = lancer_wait_ready(adapter);
  1652. if (!status) {
  1653. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1654. adapter->db + SLIPORT_CONTROL_OFFSET);
  1655. status = lancer_test_and_set_rdy_state(adapter);
  1656. }
  1657. if (status) {
  1658. dev_err(&adapter->pdev->dev,
  1659. "Adapter in non recoverable error\n");
  1660. }
  1661. return status;
  1662. }
  1663. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1664. return -1;
  1665. wrb = wrb_from_mbox(adapter);
  1666. req = embedded_payload(wrb);
  1667. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1668. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1669. status = be_mbox_notify_wait(adapter);
  1670. mutex_unlock(&adapter->mbox_lock);
  1671. return status;
  1672. }
  1673. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1674. u32 rss_hash_opts, u16 table_size)
  1675. {
  1676. struct be_mcc_wrb *wrb;
  1677. struct be_cmd_req_rss_config *req;
  1678. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1679. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1680. 0x3ea83c02, 0x4a110304};
  1681. int status;
  1682. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1683. return 0;
  1684. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1685. return -1;
  1686. wrb = wrb_from_mbox(adapter);
  1687. req = embedded_payload(wrb);
  1688. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1689. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1690. req->if_id = cpu_to_le32(adapter->if_handle);
  1691. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1692. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1693. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1694. req->hdr.version = 1;
  1695. memcpy(req->cpu_table, rsstable, table_size);
  1696. memcpy(req->hash, myhash, sizeof(myhash));
  1697. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1698. status = be_mbox_notify_wait(adapter);
  1699. mutex_unlock(&adapter->mbox_lock);
  1700. return status;
  1701. }
  1702. /* Uses sync mcc */
  1703. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1704. u8 bcn, u8 sts, u8 state)
  1705. {
  1706. struct be_mcc_wrb *wrb;
  1707. struct be_cmd_req_enable_disable_beacon *req;
  1708. int status;
  1709. spin_lock_bh(&adapter->mcc_lock);
  1710. wrb = wrb_from_mccq(adapter);
  1711. if (!wrb) {
  1712. status = -EBUSY;
  1713. goto err;
  1714. }
  1715. req = embedded_payload(wrb);
  1716. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1717. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1718. req->port_num = port_num;
  1719. req->beacon_state = state;
  1720. req->beacon_duration = bcn;
  1721. req->status_duration = sts;
  1722. status = be_mcc_notify_wait(adapter);
  1723. err:
  1724. spin_unlock_bh(&adapter->mcc_lock);
  1725. return status;
  1726. }
  1727. /* Uses sync mcc */
  1728. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1729. {
  1730. struct be_mcc_wrb *wrb;
  1731. struct be_cmd_req_get_beacon_state *req;
  1732. int status;
  1733. spin_lock_bh(&adapter->mcc_lock);
  1734. wrb = wrb_from_mccq(adapter);
  1735. if (!wrb) {
  1736. status = -EBUSY;
  1737. goto err;
  1738. }
  1739. req = embedded_payload(wrb);
  1740. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1741. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1742. req->port_num = port_num;
  1743. status = be_mcc_notify_wait(adapter);
  1744. if (!status) {
  1745. struct be_cmd_resp_get_beacon_state *resp =
  1746. embedded_payload(wrb);
  1747. *state = resp->beacon_state;
  1748. }
  1749. err:
  1750. spin_unlock_bh(&adapter->mcc_lock);
  1751. return status;
  1752. }
  1753. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1754. u32 data_size, u32 data_offset,
  1755. const char *obj_name, u32 *data_written,
  1756. u8 *change_status, u8 *addn_status)
  1757. {
  1758. struct be_mcc_wrb *wrb;
  1759. struct lancer_cmd_req_write_object *req;
  1760. struct lancer_cmd_resp_write_object *resp;
  1761. void *ctxt = NULL;
  1762. int status;
  1763. spin_lock_bh(&adapter->mcc_lock);
  1764. adapter->flash_status = 0;
  1765. wrb = wrb_from_mccq(adapter);
  1766. if (!wrb) {
  1767. status = -EBUSY;
  1768. goto err_unlock;
  1769. }
  1770. req = embedded_payload(wrb);
  1771. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1772. OPCODE_COMMON_WRITE_OBJECT,
  1773. sizeof(struct lancer_cmd_req_write_object), wrb,
  1774. NULL);
  1775. ctxt = &req->context;
  1776. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1777. write_length, ctxt, data_size);
  1778. if (data_size == 0)
  1779. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1780. eof, ctxt, 1);
  1781. else
  1782. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1783. eof, ctxt, 0);
  1784. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1785. req->write_offset = cpu_to_le32(data_offset);
  1786. strcpy(req->object_name, obj_name);
  1787. req->descriptor_count = cpu_to_le32(1);
  1788. req->buf_len = cpu_to_le32(data_size);
  1789. req->addr_low = cpu_to_le32((cmd->dma +
  1790. sizeof(struct lancer_cmd_req_write_object))
  1791. & 0xFFFFFFFF);
  1792. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1793. sizeof(struct lancer_cmd_req_write_object)));
  1794. be_mcc_notify(adapter);
  1795. spin_unlock_bh(&adapter->mcc_lock);
  1796. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1797. msecs_to_jiffies(60000)))
  1798. status = -1;
  1799. else
  1800. status = adapter->flash_status;
  1801. resp = embedded_payload(wrb);
  1802. if (!status) {
  1803. *data_written = le32_to_cpu(resp->actual_write_len);
  1804. *change_status = resp->change_status;
  1805. } else {
  1806. *addn_status = resp->additional_status;
  1807. }
  1808. return status;
  1809. err_unlock:
  1810. spin_unlock_bh(&adapter->mcc_lock);
  1811. return status;
  1812. }
  1813. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1814. u32 data_size, u32 data_offset, const char *obj_name,
  1815. u32 *data_read, u32 *eof, u8 *addn_status)
  1816. {
  1817. struct be_mcc_wrb *wrb;
  1818. struct lancer_cmd_req_read_object *req;
  1819. struct lancer_cmd_resp_read_object *resp;
  1820. int status;
  1821. spin_lock_bh(&adapter->mcc_lock);
  1822. wrb = wrb_from_mccq(adapter);
  1823. if (!wrb) {
  1824. status = -EBUSY;
  1825. goto err_unlock;
  1826. }
  1827. req = embedded_payload(wrb);
  1828. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1829. OPCODE_COMMON_READ_OBJECT,
  1830. sizeof(struct lancer_cmd_req_read_object), wrb,
  1831. NULL);
  1832. req->desired_read_len = cpu_to_le32(data_size);
  1833. req->read_offset = cpu_to_le32(data_offset);
  1834. strcpy(req->object_name, obj_name);
  1835. req->descriptor_count = cpu_to_le32(1);
  1836. req->buf_len = cpu_to_le32(data_size);
  1837. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1838. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1839. status = be_mcc_notify_wait(adapter);
  1840. resp = embedded_payload(wrb);
  1841. if (!status) {
  1842. *data_read = le32_to_cpu(resp->actual_read_len);
  1843. *eof = le32_to_cpu(resp->eof);
  1844. } else {
  1845. *addn_status = resp->additional_status;
  1846. }
  1847. err_unlock:
  1848. spin_unlock_bh(&adapter->mcc_lock);
  1849. return status;
  1850. }
  1851. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1852. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1853. {
  1854. struct be_mcc_wrb *wrb;
  1855. struct be_cmd_write_flashrom *req;
  1856. int status;
  1857. spin_lock_bh(&adapter->mcc_lock);
  1858. adapter->flash_status = 0;
  1859. wrb = wrb_from_mccq(adapter);
  1860. if (!wrb) {
  1861. status = -EBUSY;
  1862. goto err_unlock;
  1863. }
  1864. req = cmd->va;
  1865. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1866. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1867. req->params.op_type = cpu_to_le32(flash_type);
  1868. req->params.op_code = cpu_to_le32(flash_opcode);
  1869. req->params.data_buf_size = cpu_to_le32(buf_size);
  1870. be_mcc_notify(adapter);
  1871. spin_unlock_bh(&adapter->mcc_lock);
  1872. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1873. msecs_to_jiffies(40000)))
  1874. status = -1;
  1875. else
  1876. status = adapter->flash_status;
  1877. return status;
  1878. err_unlock:
  1879. spin_unlock_bh(&adapter->mcc_lock);
  1880. return status;
  1881. }
  1882. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1883. int offset)
  1884. {
  1885. struct be_mcc_wrb *wrb;
  1886. struct be_cmd_read_flash_crc *req;
  1887. int status;
  1888. spin_lock_bh(&adapter->mcc_lock);
  1889. wrb = wrb_from_mccq(adapter);
  1890. if (!wrb) {
  1891. status = -EBUSY;
  1892. goto err;
  1893. }
  1894. req = embedded_payload(wrb);
  1895. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1896. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1897. wrb, NULL);
  1898. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1899. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1900. req->params.offset = cpu_to_le32(offset);
  1901. req->params.data_buf_size = cpu_to_le32(0x4);
  1902. status = be_mcc_notify_wait(adapter);
  1903. if (!status)
  1904. memcpy(flashed_crc, req->crc, 4);
  1905. err:
  1906. spin_unlock_bh(&adapter->mcc_lock);
  1907. return status;
  1908. }
  1909. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1910. struct be_dma_mem *nonemb_cmd)
  1911. {
  1912. struct be_mcc_wrb *wrb;
  1913. struct be_cmd_req_acpi_wol_magic_config *req;
  1914. int status;
  1915. spin_lock_bh(&adapter->mcc_lock);
  1916. wrb = wrb_from_mccq(adapter);
  1917. if (!wrb) {
  1918. status = -EBUSY;
  1919. goto err;
  1920. }
  1921. req = nonemb_cmd->va;
  1922. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1923. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1924. nonemb_cmd);
  1925. memcpy(req->magic_mac, mac, ETH_ALEN);
  1926. status = be_mcc_notify_wait(adapter);
  1927. err:
  1928. spin_unlock_bh(&adapter->mcc_lock);
  1929. return status;
  1930. }
  1931. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1932. u8 loopback_type, u8 enable)
  1933. {
  1934. struct be_mcc_wrb *wrb;
  1935. struct be_cmd_req_set_lmode *req;
  1936. int status;
  1937. spin_lock_bh(&adapter->mcc_lock);
  1938. wrb = wrb_from_mccq(adapter);
  1939. if (!wrb) {
  1940. status = -EBUSY;
  1941. goto err;
  1942. }
  1943. req = embedded_payload(wrb);
  1944. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1945. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1946. NULL);
  1947. req->src_port = port_num;
  1948. req->dest_port = port_num;
  1949. req->loopback_type = loopback_type;
  1950. req->loopback_state = enable;
  1951. status = be_mcc_notify_wait(adapter);
  1952. err:
  1953. spin_unlock_bh(&adapter->mcc_lock);
  1954. return status;
  1955. }
  1956. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1957. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1958. {
  1959. struct be_mcc_wrb *wrb;
  1960. struct be_cmd_req_loopback_test *req;
  1961. struct be_cmd_resp_loopback_test *resp;
  1962. int status;
  1963. spin_lock_bh(&adapter->mcc_lock);
  1964. wrb = wrb_from_mccq(adapter);
  1965. if (!wrb) {
  1966. status = -EBUSY;
  1967. goto err;
  1968. }
  1969. req = embedded_payload(wrb);
  1970. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1971. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1972. req->hdr.timeout = cpu_to_le32(15);
  1973. req->pattern = cpu_to_le64(pattern);
  1974. req->src_port = cpu_to_le32(port_num);
  1975. req->dest_port = cpu_to_le32(port_num);
  1976. req->pkt_size = cpu_to_le32(pkt_size);
  1977. req->num_pkts = cpu_to_le32(num_pkts);
  1978. req->loopback_type = cpu_to_le32(loopback_type);
  1979. be_mcc_notify(adapter);
  1980. spin_unlock_bh(&adapter->mcc_lock);
  1981. wait_for_completion(&adapter->et_cmd_compl);
  1982. resp = embedded_payload(wrb);
  1983. status = le32_to_cpu(resp->status);
  1984. return status;
  1985. err:
  1986. spin_unlock_bh(&adapter->mcc_lock);
  1987. return status;
  1988. }
  1989. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1990. u32 byte_cnt, struct be_dma_mem *cmd)
  1991. {
  1992. struct be_mcc_wrb *wrb;
  1993. struct be_cmd_req_ddrdma_test *req;
  1994. int status;
  1995. int i, j = 0;
  1996. spin_lock_bh(&adapter->mcc_lock);
  1997. wrb = wrb_from_mccq(adapter);
  1998. if (!wrb) {
  1999. status = -EBUSY;
  2000. goto err;
  2001. }
  2002. req = cmd->va;
  2003. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2004. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  2005. req->pattern = cpu_to_le64(pattern);
  2006. req->byte_count = cpu_to_le32(byte_cnt);
  2007. for (i = 0; i < byte_cnt; i++) {
  2008. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2009. j++;
  2010. if (j > 7)
  2011. j = 0;
  2012. }
  2013. status = be_mcc_notify_wait(adapter);
  2014. if (!status) {
  2015. struct be_cmd_resp_ddrdma_test *resp;
  2016. resp = cmd->va;
  2017. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2018. resp->snd_err) {
  2019. status = -1;
  2020. }
  2021. }
  2022. err:
  2023. spin_unlock_bh(&adapter->mcc_lock);
  2024. return status;
  2025. }
  2026. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2027. struct be_dma_mem *nonemb_cmd)
  2028. {
  2029. struct be_mcc_wrb *wrb;
  2030. struct be_cmd_req_seeprom_read *req;
  2031. int status;
  2032. spin_lock_bh(&adapter->mcc_lock);
  2033. wrb = wrb_from_mccq(adapter);
  2034. if (!wrb) {
  2035. status = -EBUSY;
  2036. goto err;
  2037. }
  2038. req = nonemb_cmd->va;
  2039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2040. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2041. nonemb_cmd);
  2042. status = be_mcc_notify_wait(adapter);
  2043. err:
  2044. spin_unlock_bh(&adapter->mcc_lock);
  2045. return status;
  2046. }
  2047. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2048. {
  2049. struct be_mcc_wrb *wrb;
  2050. struct be_cmd_req_get_phy_info *req;
  2051. struct be_dma_mem cmd;
  2052. int status;
  2053. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2054. CMD_SUBSYSTEM_COMMON))
  2055. return -EPERM;
  2056. spin_lock_bh(&adapter->mcc_lock);
  2057. wrb = wrb_from_mccq(adapter);
  2058. if (!wrb) {
  2059. status = -EBUSY;
  2060. goto err;
  2061. }
  2062. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2063. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2064. &cmd.dma);
  2065. if (!cmd.va) {
  2066. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2067. status = -ENOMEM;
  2068. goto err;
  2069. }
  2070. req = cmd.va;
  2071. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2072. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2073. wrb, &cmd);
  2074. status = be_mcc_notify_wait(adapter);
  2075. if (!status) {
  2076. struct be_phy_info *resp_phy_info =
  2077. cmd.va + sizeof(struct be_cmd_req_hdr);
  2078. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2079. adapter->phy.interface_type =
  2080. le16_to_cpu(resp_phy_info->interface_type);
  2081. adapter->phy.auto_speeds_supported =
  2082. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2083. adapter->phy.fixed_speeds_supported =
  2084. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2085. adapter->phy.misc_params =
  2086. le32_to_cpu(resp_phy_info->misc_params);
  2087. if (BE2_chip(adapter)) {
  2088. adapter->phy.fixed_speeds_supported =
  2089. BE_SUPPORTED_SPEED_10GBPS |
  2090. BE_SUPPORTED_SPEED_1GBPS;
  2091. }
  2092. }
  2093. pci_free_consistent(adapter->pdev, cmd.size,
  2094. cmd.va, cmd.dma);
  2095. err:
  2096. spin_unlock_bh(&adapter->mcc_lock);
  2097. return status;
  2098. }
  2099. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2100. {
  2101. struct be_mcc_wrb *wrb;
  2102. struct be_cmd_req_set_qos *req;
  2103. int status;
  2104. spin_lock_bh(&adapter->mcc_lock);
  2105. wrb = wrb_from_mccq(adapter);
  2106. if (!wrb) {
  2107. status = -EBUSY;
  2108. goto err;
  2109. }
  2110. req = embedded_payload(wrb);
  2111. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2112. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2113. req->hdr.domain = domain;
  2114. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2115. req->max_bps_nic = cpu_to_le32(bps);
  2116. status = be_mcc_notify_wait(adapter);
  2117. err:
  2118. spin_unlock_bh(&adapter->mcc_lock);
  2119. return status;
  2120. }
  2121. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2122. {
  2123. struct be_mcc_wrb *wrb;
  2124. struct be_cmd_req_cntl_attribs *req;
  2125. struct be_cmd_resp_cntl_attribs *resp;
  2126. int status;
  2127. int payload_len = max(sizeof(*req), sizeof(*resp));
  2128. struct mgmt_controller_attrib *attribs;
  2129. struct be_dma_mem attribs_cmd;
  2130. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2131. return -1;
  2132. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2133. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2134. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2135. &attribs_cmd.dma);
  2136. if (!attribs_cmd.va) {
  2137. dev_err(&adapter->pdev->dev,
  2138. "Memory allocation failure\n");
  2139. status = -ENOMEM;
  2140. goto err;
  2141. }
  2142. wrb = wrb_from_mbox(adapter);
  2143. if (!wrb) {
  2144. status = -EBUSY;
  2145. goto err;
  2146. }
  2147. req = attribs_cmd.va;
  2148. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2149. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2150. &attribs_cmd);
  2151. status = be_mbox_notify_wait(adapter);
  2152. if (!status) {
  2153. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2154. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2155. }
  2156. err:
  2157. mutex_unlock(&adapter->mbox_lock);
  2158. if (attribs_cmd.va)
  2159. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2160. attribs_cmd.va, attribs_cmd.dma);
  2161. return status;
  2162. }
  2163. /* Uses mbox */
  2164. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2165. {
  2166. struct be_mcc_wrb *wrb;
  2167. struct be_cmd_req_set_func_cap *req;
  2168. int status;
  2169. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2170. return -1;
  2171. wrb = wrb_from_mbox(adapter);
  2172. if (!wrb) {
  2173. status = -EBUSY;
  2174. goto err;
  2175. }
  2176. req = embedded_payload(wrb);
  2177. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2178. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2179. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2180. CAPABILITY_BE3_NATIVE_ERX_API);
  2181. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2182. status = be_mbox_notify_wait(adapter);
  2183. if (!status) {
  2184. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2185. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2186. CAPABILITY_BE3_NATIVE_ERX_API;
  2187. if (!adapter->be3_native)
  2188. dev_warn(&adapter->pdev->dev,
  2189. "adapter not in advanced mode\n");
  2190. }
  2191. err:
  2192. mutex_unlock(&adapter->mbox_lock);
  2193. return status;
  2194. }
  2195. /* Get privilege(s) for a function */
  2196. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2197. u32 domain)
  2198. {
  2199. struct be_mcc_wrb *wrb;
  2200. struct be_cmd_req_get_fn_privileges *req;
  2201. int status;
  2202. spin_lock_bh(&adapter->mcc_lock);
  2203. wrb = wrb_from_mccq(adapter);
  2204. if (!wrb) {
  2205. status = -EBUSY;
  2206. goto err;
  2207. }
  2208. req = embedded_payload(wrb);
  2209. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2210. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2211. wrb, NULL);
  2212. req->hdr.domain = domain;
  2213. status = be_mcc_notify_wait(adapter);
  2214. if (!status) {
  2215. struct be_cmd_resp_get_fn_privileges *resp =
  2216. embedded_payload(wrb);
  2217. *privilege = le32_to_cpu(resp->privilege_mask);
  2218. /* In UMC mode FW does not return right privileges.
  2219. * Override with correct privilege equivalent to PF.
  2220. */
  2221. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2222. be_physfn(adapter))
  2223. *privilege = MAX_PRIVILEGES;
  2224. }
  2225. err:
  2226. spin_unlock_bh(&adapter->mcc_lock);
  2227. return status;
  2228. }
  2229. /* Set privilege(s) for a function */
  2230. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2231. u32 domain)
  2232. {
  2233. struct be_mcc_wrb *wrb;
  2234. struct be_cmd_req_set_fn_privileges *req;
  2235. int status;
  2236. spin_lock_bh(&adapter->mcc_lock);
  2237. wrb = wrb_from_mccq(adapter);
  2238. if (!wrb) {
  2239. status = -EBUSY;
  2240. goto err;
  2241. }
  2242. req = embedded_payload(wrb);
  2243. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2244. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2245. wrb, NULL);
  2246. req->hdr.domain = domain;
  2247. if (lancer_chip(adapter))
  2248. req->privileges_lancer = cpu_to_le32(privileges);
  2249. else
  2250. req->privileges = cpu_to_le32(privileges);
  2251. status = be_mcc_notify_wait(adapter);
  2252. err:
  2253. spin_unlock_bh(&adapter->mcc_lock);
  2254. return status;
  2255. }
  2256. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2257. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2258. * If pmac_id is returned, pmac_id_valid is returned as true
  2259. */
  2260. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2261. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2262. u8 domain)
  2263. {
  2264. struct be_mcc_wrb *wrb;
  2265. struct be_cmd_req_get_mac_list *req;
  2266. int status;
  2267. int mac_count;
  2268. struct be_dma_mem get_mac_list_cmd;
  2269. int i;
  2270. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2271. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2272. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2273. get_mac_list_cmd.size,
  2274. &get_mac_list_cmd.dma);
  2275. if (!get_mac_list_cmd.va) {
  2276. dev_err(&adapter->pdev->dev,
  2277. "Memory allocation failure during GET_MAC_LIST\n");
  2278. return -ENOMEM;
  2279. }
  2280. spin_lock_bh(&adapter->mcc_lock);
  2281. wrb = wrb_from_mccq(adapter);
  2282. if (!wrb) {
  2283. status = -EBUSY;
  2284. goto out;
  2285. }
  2286. req = get_mac_list_cmd.va;
  2287. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2288. OPCODE_COMMON_GET_MAC_LIST,
  2289. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2290. req->hdr.domain = domain;
  2291. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2292. if (*pmac_id_valid) {
  2293. req->mac_id = cpu_to_le32(*pmac_id);
  2294. req->iface_id = cpu_to_le16(if_handle);
  2295. req->perm_override = 0;
  2296. } else {
  2297. req->perm_override = 1;
  2298. }
  2299. status = be_mcc_notify_wait(adapter);
  2300. if (!status) {
  2301. struct be_cmd_resp_get_mac_list *resp =
  2302. get_mac_list_cmd.va;
  2303. if (*pmac_id_valid) {
  2304. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2305. ETH_ALEN);
  2306. goto out;
  2307. }
  2308. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2309. /* Mac list returned could contain one or more active mac_ids
  2310. * or one or more true or pseudo permanant mac addresses.
  2311. * If an active mac_id is present, return first active mac_id
  2312. * found.
  2313. */
  2314. for (i = 0; i < mac_count; i++) {
  2315. struct get_list_macaddr *mac_entry;
  2316. u16 mac_addr_size;
  2317. u32 mac_id;
  2318. mac_entry = &resp->macaddr_list[i];
  2319. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2320. /* mac_id is a 32 bit value and mac_addr size
  2321. * is 6 bytes
  2322. */
  2323. if (mac_addr_size == sizeof(u32)) {
  2324. *pmac_id_valid = true;
  2325. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2326. *pmac_id = le32_to_cpu(mac_id);
  2327. goto out;
  2328. }
  2329. }
  2330. /* If no active mac_id found, return first mac addr */
  2331. *pmac_id_valid = false;
  2332. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2333. ETH_ALEN);
  2334. }
  2335. out:
  2336. spin_unlock_bh(&adapter->mcc_lock);
  2337. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2338. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2339. return status;
  2340. }
  2341. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac,
  2342. u32 if_handle, bool active, u32 domain)
  2343. {
  2344. if (!active)
  2345. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2346. if_handle, domain);
  2347. if (BEx_chip(adapter))
  2348. return be_cmd_mac_addr_query(adapter, mac, false,
  2349. if_handle, curr_pmac_id);
  2350. else
  2351. /* Fetch the MAC address using pmac_id */
  2352. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2353. &curr_pmac_id,
  2354. if_handle, domain);
  2355. }
  2356. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2357. {
  2358. int status;
  2359. bool pmac_valid = false;
  2360. memset(mac, 0, ETH_ALEN);
  2361. if (BEx_chip(adapter)) {
  2362. if (be_physfn(adapter))
  2363. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2364. 0);
  2365. else
  2366. status = be_cmd_mac_addr_query(adapter, mac, false,
  2367. adapter->if_handle, 0);
  2368. } else {
  2369. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2370. NULL, adapter->if_handle, 0);
  2371. }
  2372. return status;
  2373. }
  2374. /* Uses synchronous MCCQ */
  2375. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2376. u8 mac_count, u32 domain)
  2377. {
  2378. struct be_mcc_wrb *wrb;
  2379. struct be_cmd_req_set_mac_list *req;
  2380. int status;
  2381. struct be_dma_mem cmd;
  2382. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2383. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2384. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2385. &cmd.dma, GFP_KERNEL);
  2386. if (!cmd.va)
  2387. return -ENOMEM;
  2388. spin_lock_bh(&adapter->mcc_lock);
  2389. wrb = wrb_from_mccq(adapter);
  2390. if (!wrb) {
  2391. status = -EBUSY;
  2392. goto err;
  2393. }
  2394. req = cmd.va;
  2395. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2396. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2397. wrb, &cmd);
  2398. req->hdr.domain = domain;
  2399. req->mac_count = mac_count;
  2400. if (mac_count)
  2401. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2402. status = be_mcc_notify_wait(adapter);
  2403. err:
  2404. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2405. cmd.va, cmd.dma);
  2406. spin_unlock_bh(&adapter->mcc_lock);
  2407. return status;
  2408. }
  2409. /* Wrapper to delete any active MACs and provision the new mac.
  2410. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2411. * current list are active.
  2412. */
  2413. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2414. {
  2415. bool active_mac = false;
  2416. u8 old_mac[ETH_ALEN];
  2417. u32 pmac_id;
  2418. int status;
  2419. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2420. &pmac_id, if_id, dom);
  2421. if (!status && active_mac)
  2422. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2423. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2424. }
  2425. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2426. u32 domain, u16 intf_id, u16 hsw_mode)
  2427. {
  2428. struct be_mcc_wrb *wrb;
  2429. struct be_cmd_req_set_hsw_config *req;
  2430. void *ctxt;
  2431. int status;
  2432. spin_lock_bh(&adapter->mcc_lock);
  2433. wrb = wrb_from_mccq(adapter);
  2434. if (!wrb) {
  2435. status = -EBUSY;
  2436. goto err;
  2437. }
  2438. req = embedded_payload(wrb);
  2439. ctxt = &req->context;
  2440. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2441. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2442. req->hdr.domain = domain;
  2443. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2444. if (pvid) {
  2445. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2446. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2447. }
  2448. if (!BEx_chip(adapter) && hsw_mode) {
  2449. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2450. ctxt, adapter->hba_port_num);
  2451. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2452. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2453. ctxt, hsw_mode);
  2454. }
  2455. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2456. status = be_mcc_notify_wait(adapter);
  2457. err:
  2458. spin_unlock_bh(&adapter->mcc_lock);
  2459. return status;
  2460. }
  2461. /* Get Hyper switch config */
  2462. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2463. u32 domain, u16 intf_id, u8 *mode)
  2464. {
  2465. struct be_mcc_wrb *wrb;
  2466. struct be_cmd_req_get_hsw_config *req;
  2467. void *ctxt;
  2468. int status;
  2469. u16 vid;
  2470. spin_lock_bh(&adapter->mcc_lock);
  2471. wrb = wrb_from_mccq(adapter);
  2472. if (!wrb) {
  2473. status = -EBUSY;
  2474. goto err;
  2475. }
  2476. req = embedded_payload(wrb);
  2477. ctxt = &req->context;
  2478. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2479. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2480. req->hdr.domain = domain;
  2481. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2482. ctxt, intf_id);
  2483. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2484. if (!BEx_chip(adapter) && mode) {
  2485. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2486. ctxt, adapter->hba_port_num);
  2487. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2488. }
  2489. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2490. status = be_mcc_notify_wait(adapter);
  2491. if (!status) {
  2492. struct be_cmd_resp_get_hsw_config *resp =
  2493. embedded_payload(wrb);
  2494. be_dws_le_to_cpu(&resp->context,
  2495. sizeof(resp->context));
  2496. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2497. pvid, &resp->context);
  2498. if (pvid)
  2499. *pvid = le16_to_cpu(vid);
  2500. if (mode)
  2501. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2502. port_fwd_type, &resp->context);
  2503. }
  2504. err:
  2505. spin_unlock_bh(&adapter->mcc_lock);
  2506. return status;
  2507. }
  2508. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2509. {
  2510. struct be_mcc_wrb *wrb;
  2511. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2512. int status = 0;
  2513. struct be_dma_mem cmd;
  2514. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2515. CMD_SUBSYSTEM_ETH))
  2516. return -EPERM;
  2517. if (be_is_wol_excluded(adapter))
  2518. return status;
  2519. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2520. return -1;
  2521. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2522. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2523. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2524. &cmd.dma);
  2525. if (!cmd.va) {
  2526. dev_err(&adapter->pdev->dev,
  2527. "Memory allocation failure\n");
  2528. status = -ENOMEM;
  2529. goto err;
  2530. }
  2531. wrb = wrb_from_mbox(adapter);
  2532. if (!wrb) {
  2533. status = -EBUSY;
  2534. goto err;
  2535. }
  2536. req = cmd.va;
  2537. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2538. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2539. sizeof(*req), wrb, &cmd);
  2540. req->hdr.version = 1;
  2541. req->query_options = BE_GET_WOL_CAP;
  2542. status = be_mbox_notify_wait(adapter);
  2543. if (!status) {
  2544. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2545. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2546. adapter->wol_cap = resp->wol_settings;
  2547. if (adapter->wol_cap & BE_WOL_CAP)
  2548. adapter->wol_en = true;
  2549. }
  2550. err:
  2551. mutex_unlock(&adapter->mbox_lock);
  2552. if (cmd.va)
  2553. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2554. return status;
  2555. }
  2556. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2557. {
  2558. struct be_dma_mem extfat_cmd;
  2559. struct be_fat_conf_params *cfgs;
  2560. int status;
  2561. int i, j;
  2562. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2563. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2564. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2565. &extfat_cmd.dma);
  2566. if (!extfat_cmd.va)
  2567. return -ENOMEM;
  2568. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2569. if (status)
  2570. goto err;
  2571. cfgs = (struct be_fat_conf_params *)
  2572. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2573. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2574. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2575. for (j = 0; j < num_modes; j++) {
  2576. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2577. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2578. cpu_to_le32(level);
  2579. }
  2580. }
  2581. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2582. err:
  2583. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2584. extfat_cmd.dma);
  2585. return status;
  2586. }
  2587. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2588. {
  2589. struct be_dma_mem extfat_cmd;
  2590. struct be_fat_conf_params *cfgs;
  2591. int status, j;
  2592. int level = 0;
  2593. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2594. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2595. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2596. &extfat_cmd.dma);
  2597. if (!extfat_cmd.va) {
  2598. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2599. __func__);
  2600. goto err;
  2601. }
  2602. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2603. if (!status) {
  2604. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2605. sizeof(struct be_cmd_resp_hdr));
  2606. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2607. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2608. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2609. }
  2610. }
  2611. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2612. extfat_cmd.dma);
  2613. err:
  2614. return level;
  2615. }
  2616. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2617. struct be_dma_mem *cmd)
  2618. {
  2619. struct be_mcc_wrb *wrb;
  2620. struct be_cmd_req_get_ext_fat_caps *req;
  2621. int status;
  2622. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2623. return -1;
  2624. wrb = wrb_from_mbox(adapter);
  2625. if (!wrb) {
  2626. status = -EBUSY;
  2627. goto err;
  2628. }
  2629. req = cmd->va;
  2630. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2631. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2632. cmd->size, wrb, cmd);
  2633. req->parameter_type = cpu_to_le32(1);
  2634. status = be_mbox_notify_wait(adapter);
  2635. err:
  2636. mutex_unlock(&adapter->mbox_lock);
  2637. return status;
  2638. }
  2639. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2640. struct be_dma_mem *cmd,
  2641. struct be_fat_conf_params *configs)
  2642. {
  2643. struct be_mcc_wrb *wrb;
  2644. struct be_cmd_req_set_ext_fat_caps *req;
  2645. int status;
  2646. spin_lock_bh(&adapter->mcc_lock);
  2647. wrb = wrb_from_mccq(adapter);
  2648. if (!wrb) {
  2649. status = -EBUSY;
  2650. goto err;
  2651. }
  2652. req = cmd->va;
  2653. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2654. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2655. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2656. cmd->size, wrb, cmd);
  2657. status = be_mcc_notify_wait(adapter);
  2658. err:
  2659. spin_unlock_bh(&adapter->mcc_lock);
  2660. return status;
  2661. }
  2662. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2663. {
  2664. struct be_mcc_wrb *wrb;
  2665. struct be_cmd_req_get_port_name *req;
  2666. int status;
  2667. if (!lancer_chip(adapter)) {
  2668. *port_name = adapter->hba_port_num + '0';
  2669. return 0;
  2670. }
  2671. spin_lock_bh(&adapter->mcc_lock);
  2672. wrb = wrb_from_mccq(adapter);
  2673. if (!wrb) {
  2674. status = -EBUSY;
  2675. goto err;
  2676. }
  2677. req = embedded_payload(wrb);
  2678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2679. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2680. NULL);
  2681. req->hdr.version = 1;
  2682. status = be_mcc_notify_wait(adapter);
  2683. if (!status) {
  2684. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2685. *port_name = resp->port_name[adapter->hba_port_num];
  2686. } else {
  2687. *port_name = adapter->hba_port_num + '0';
  2688. }
  2689. err:
  2690. spin_unlock_bh(&adapter->mcc_lock);
  2691. return status;
  2692. }
  2693. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
  2694. {
  2695. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2696. int i;
  2697. for (i = 0; i < desc_count; i++) {
  2698. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2699. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2700. return (struct be_nic_res_desc *)hdr;
  2701. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2702. hdr = (void *)hdr + hdr->desc_len;
  2703. }
  2704. return NULL;
  2705. }
  2706. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2707. u32 desc_count)
  2708. {
  2709. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2710. struct be_pcie_res_desc *pcie;
  2711. int i;
  2712. for (i = 0; i < desc_count; i++) {
  2713. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2714. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2715. pcie = (struct be_pcie_res_desc *)hdr;
  2716. if (pcie->pf_num == devfn)
  2717. return pcie;
  2718. }
  2719. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2720. hdr = (void *)hdr + hdr->desc_len;
  2721. }
  2722. return NULL;
  2723. }
  2724. static void be_copy_nic_desc(struct be_resources *res,
  2725. struct be_nic_res_desc *desc)
  2726. {
  2727. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2728. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2729. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2730. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2731. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2732. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2733. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2734. /* Clear flags that driver is not interested in */
  2735. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2736. BE_IF_CAP_FLAGS_WANT;
  2737. /* Need 1 RXQ as the default RXQ */
  2738. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2739. res->max_rss_qs -= 1;
  2740. }
  2741. /* Uses Mbox */
  2742. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2743. {
  2744. struct be_mcc_wrb *wrb;
  2745. struct be_cmd_req_get_func_config *req;
  2746. int status;
  2747. struct be_dma_mem cmd;
  2748. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2749. return -1;
  2750. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2751. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2752. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2753. &cmd.dma);
  2754. if (!cmd.va) {
  2755. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2756. status = -ENOMEM;
  2757. goto err;
  2758. }
  2759. wrb = wrb_from_mbox(adapter);
  2760. if (!wrb) {
  2761. status = -EBUSY;
  2762. goto err;
  2763. }
  2764. req = cmd.va;
  2765. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2766. OPCODE_COMMON_GET_FUNC_CONFIG,
  2767. cmd.size, wrb, &cmd);
  2768. if (skyhawk_chip(adapter))
  2769. req->hdr.version = 1;
  2770. status = be_mbox_notify_wait(adapter);
  2771. if (!status) {
  2772. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2773. u32 desc_count = le32_to_cpu(resp->desc_count);
  2774. struct be_nic_res_desc *desc;
  2775. desc = be_get_nic_desc(resp->func_param, desc_count);
  2776. if (!desc) {
  2777. status = -EINVAL;
  2778. goto err;
  2779. }
  2780. adapter->pf_number = desc->pf_num;
  2781. be_copy_nic_desc(res, desc);
  2782. }
  2783. err:
  2784. mutex_unlock(&adapter->mbox_lock);
  2785. if (cmd.va)
  2786. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2787. return status;
  2788. }
  2789. /* Uses mbox */
  2790. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2791. u8 domain, struct be_dma_mem *cmd)
  2792. {
  2793. struct be_mcc_wrb *wrb;
  2794. struct be_cmd_req_get_profile_config *req;
  2795. int status;
  2796. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2797. return -1;
  2798. wrb = wrb_from_mbox(adapter);
  2799. req = cmd->va;
  2800. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2801. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2802. cmd->size, wrb, cmd);
  2803. req->type = ACTIVE_PROFILE_TYPE;
  2804. req->hdr.domain = domain;
  2805. if (!lancer_chip(adapter))
  2806. req->hdr.version = 1;
  2807. status = be_mbox_notify_wait(adapter);
  2808. mutex_unlock(&adapter->mbox_lock);
  2809. return status;
  2810. }
  2811. /* Uses sync mcc */
  2812. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2813. u8 domain, struct be_dma_mem *cmd)
  2814. {
  2815. struct be_mcc_wrb *wrb;
  2816. struct be_cmd_req_get_profile_config *req;
  2817. int status;
  2818. spin_lock_bh(&adapter->mcc_lock);
  2819. wrb = wrb_from_mccq(adapter);
  2820. if (!wrb) {
  2821. status = -EBUSY;
  2822. goto err;
  2823. }
  2824. req = cmd->va;
  2825. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2826. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2827. cmd->size, wrb, cmd);
  2828. req->type = ACTIVE_PROFILE_TYPE;
  2829. req->hdr.domain = domain;
  2830. if (!lancer_chip(adapter))
  2831. req->hdr.version = 1;
  2832. status = be_mcc_notify_wait(adapter);
  2833. err:
  2834. spin_unlock_bh(&adapter->mcc_lock);
  2835. return status;
  2836. }
  2837. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2838. int be_cmd_get_profile_config(struct be_adapter *adapter,
  2839. struct be_resources *res, u8 domain)
  2840. {
  2841. struct be_cmd_resp_get_profile_config *resp;
  2842. struct be_pcie_res_desc *pcie;
  2843. struct be_nic_res_desc *nic;
  2844. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2845. struct be_dma_mem cmd;
  2846. u32 desc_count;
  2847. int status;
  2848. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2849. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2850. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2851. if (!cmd.va)
  2852. return -ENOMEM;
  2853. if (!mccq->created)
  2854. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2855. else
  2856. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2857. if (status)
  2858. goto err;
  2859. resp = cmd.va;
  2860. desc_count = le32_to_cpu(resp->desc_count);
  2861. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  2862. desc_count);
  2863. if (pcie)
  2864. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  2865. nic = be_get_nic_desc(resp->func_param, desc_count);
  2866. if (nic)
  2867. be_copy_nic_desc(res, nic);
  2868. err:
  2869. if (cmd.va)
  2870. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2871. return status;
  2872. }
  2873. /* Currently only Lancer uses this command and it supports version 0 only
  2874. * Uses sync mcc
  2875. */
  2876. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2877. u8 domain)
  2878. {
  2879. struct be_mcc_wrb *wrb;
  2880. struct be_cmd_req_set_profile_config *req;
  2881. int status;
  2882. spin_lock_bh(&adapter->mcc_lock);
  2883. wrb = wrb_from_mccq(adapter);
  2884. if (!wrb) {
  2885. status = -EBUSY;
  2886. goto err;
  2887. }
  2888. req = embedded_payload(wrb);
  2889. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2890. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2891. wrb, NULL);
  2892. req->hdr.domain = domain;
  2893. req->desc_count = cpu_to_le32(1);
  2894. req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2895. req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  2896. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2897. req->nic_desc.pf_num = adapter->pf_number;
  2898. req->nic_desc.vf_num = domain;
  2899. /* Mark fields invalid */
  2900. req->nic_desc.unicast_mac_count = 0xFFFF;
  2901. req->nic_desc.mcc_count = 0xFFFF;
  2902. req->nic_desc.vlan_count = 0xFFFF;
  2903. req->nic_desc.mcast_mac_count = 0xFFFF;
  2904. req->nic_desc.txq_count = 0xFFFF;
  2905. req->nic_desc.rq_count = 0xFFFF;
  2906. req->nic_desc.rssq_count = 0xFFFF;
  2907. req->nic_desc.lro_count = 0xFFFF;
  2908. req->nic_desc.cq_count = 0xFFFF;
  2909. req->nic_desc.toe_conn_count = 0xFFFF;
  2910. req->nic_desc.eq_count = 0xFFFF;
  2911. req->nic_desc.link_param = 0xFF;
  2912. req->nic_desc.bw_min = 0xFFFFFFFF;
  2913. req->nic_desc.acpi_params = 0xFF;
  2914. req->nic_desc.wol_param = 0x0F;
  2915. /* Change BW */
  2916. req->nic_desc.bw_min = cpu_to_le32(bps);
  2917. req->nic_desc.bw_max = cpu_to_le32(bps);
  2918. status = be_mcc_notify_wait(adapter);
  2919. err:
  2920. spin_unlock_bh(&adapter->mcc_lock);
  2921. return status;
  2922. }
  2923. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2924. int vf_num)
  2925. {
  2926. struct be_mcc_wrb *wrb;
  2927. struct be_cmd_req_get_iface_list *req;
  2928. struct be_cmd_resp_get_iface_list *resp;
  2929. int status;
  2930. spin_lock_bh(&adapter->mcc_lock);
  2931. wrb = wrb_from_mccq(adapter);
  2932. if (!wrb) {
  2933. status = -EBUSY;
  2934. goto err;
  2935. }
  2936. req = embedded_payload(wrb);
  2937. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2938. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2939. wrb, NULL);
  2940. req->hdr.domain = vf_num + 1;
  2941. status = be_mcc_notify_wait(adapter);
  2942. if (!status) {
  2943. resp = (struct be_cmd_resp_get_iface_list *)req;
  2944. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2945. }
  2946. err:
  2947. spin_unlock_bh(&adapter->mcc_lock);
  2948. return status;
  2949. }
  2950. static int lancer_wait_idle(struct be_adapter *adapter)
  2951. {
  2952. #define SLIPORT_IDLE_TIMEOUT 30
  2953. u32 reg_val;
  2954. int status = 0, i;
  2955. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2956. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2957. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2958. break;
  2959. ssleep(1);
  2960. }
  2961. if (i == SLIPORT_IDLE_TIMEOUT)
  2962. status = -1;
  2963. return status;
  2964. }
  2965. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2966. {
  2967. int status = 0;
  2968. status = lancer_wait_idle(adapter);
  2969. if (status)
  2970. return status;
  2971. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2972. return status;
  2973. }
  2974. /* Routine to check whether dump image is present or not */
  2975. bool dump_present(struct be_adapter *adapter)
  2976. {
  2977. u32 sliport_status = 0;
  2978. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2979. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2980. }
  2981. int lancer_initiate_dump(struct be_adapter *adapter)
  2982. {
  2983. int status;
  2984. /* give firmware reset and diagnostic dump */
  2985. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2986. PHYSDEV_CONTROL_DD_MASK);
  2987. if (status < 0) {
  2988. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2989. return status;
  2990. }
  2991. status = lancer_wait_idle(adapter);
  2992. if (status)
  2993. return status;
  2994. if (!dump_present(adapter)) {
  2995. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2996. return -1;
  2997. }
  2998. return 0;
  2999. }
  3000. /* Uses sync mcc */
  3001. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3002. {
  3003. struct be_mcc_wrb *wrb;
  3004. struct be_cmd_enable_disable_vf *req;
  3005. int status;
  3006. if (BEx_chip(adapter))
  3007. return 0;
  3008. spin_lock_bh(&adapter->mcc_lock);
  3009. wrb = wrb_from_mccq(adapter);
  3010. if (!wrb) {
  3011. status = -EBUSY;
  3012. goto err;
  3013. }
  3014. req = embedded_payload(wrb);
  3015. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3016. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3017. wrb, NULL);
  3018. req->hdr.domain = domain;
  3019. req->enable = 1;
  3020. status = be_mcc_notify_wait(adapter);
  3021. err:
  3022. spin_unlock_bh(&adapter->mcc_lock);
  3023. return status;
  3024. }
  3025. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3026. {
  3027. struct be_mcc_wrb *wrb;
  3028. struct be_cmd_req_intr_set *req;
  3029. int status;
  3030. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3031. return -1;
  3032. wrb = wrb_from_mbox(adapter);
  3033. req = embedded_payload(wrb);
  3034. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3035. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3036. wrb, NULL);
  3037. req->intr_enabled = intr_enable;
  3038. status = be_mbox_notify_wait(adapter);
  3039. mutex_unlock(&adapter->mbox_lock);
  3040. return status;
  3041. }
  3042. /* Uses MBOX */
  3043. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3044. {
  3045. struct be_cmd_req_get_active_profile *req;
  3046. struct be_mcc_wrb *wrb;
  3047. int status;
  3048. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3049. return -1;
  3050. wrb = wrb_from_mbox(adapter);
  3051. if (!wrb) {
  3052. status = -EBUSY;
  3053. goto err;
  3054. }
  3055. req = embedded_payload(wrb);
  3056. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3057. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3058. wrb, NULL);
  3059. status = be_mbox_notify_wait(adapter);
  3060. if (!status) {
  3061. struct be_cmd_resp_get_active_profile *resp =
  3062. embedded_payload(wrb);
  3063. *profile_id = le16_to_cpu(resp->active_profile_id);
  3064. }
  3065. err:
  3066. mutex_unlock(&adapter->mbox_lock);
  3067. return status;
  3068. }
  3069. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3070. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3071. {
  3072. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3073. struct be_mcc_wrb *wrb;
  3074. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  3075. struct be_cmd_req_hdr *req;
  3076. struct be_cmd_resp_hdr *resp;
  3077. int status;
  3078. spin_lock_bh(&adapter->mcc_lock);
  3079. wrb = wrb_from_mccq(adapter);
  3080. if (!wrb) {
  3081. status = -EBUSY;
  3082. goto err;
  3083. }
  3084. req = embedded_payload(wrb);
  3085. resp = embedded_payload(wrb);
  3086. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3087. hdr->opcode, wrb_payload_size, wrb, NULL);
  3088. memcpy(req, wrb_payload, wrb_payload_size);
  3089. be_dws_cpu_to_le(req, wrb_payload_size);
  3090. status = be_mcc_notify_wait(adapter);
  3091. if (cmd_status)
  3092. *cmd_status = (status & 0xffff);
  3093. if (ext_status)
  3094. *ext_status = 0;
  3095. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3096. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3097. err:
  3098. spin_unlock_bh(&adapter->mcc_lock);
  3099. return status;
  3100. }
  3101. EXPORT_SYMBOL(be_roce_mcc_cmd);