be.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/delay.h>
  22. #include <net/tcp.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include <linux/if_vlan.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/firmware.h>
  29. #include <linux/slab.h>
  30. #include <linux/u64_stats_sync.h>
  31. #include "be_hw.h"
  32. #include "be_roce.h"
  33. #define DRV_VER "10.0.600.0u"
  34. #define DRV_NAME "be2net"
  35. #define BE_NAME "Emulex BladeEngine2"
  36. #define BE3_NAME "Emulex BladeEngine3"
  37. #define OC_NAME "Emulex OneConnect"
  38. #define OC_NAME_BE OC_NAME "(be3)"
  39. #define OC_NAME_LANCER OC_NAME "(Lancer)"
  40. #define OC_NAME_SH OC_NAME "(Skyhawk)"
  41. #define DRV_DESC "Emulex OneConnect NIC Driver"
  42. #define BE_VENDOR_ID 0x19a2
  43. #define EMULEX_VENDOR_ID 0x10df
  44. #define BE_DEVICE_ID1 0x211
  45. #define BE_DEVICE_ID2 0x221
  46. #define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
  47. #define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
  48. #define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
  49. #define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
  50. #define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
  51. #define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
  52. #define OC_SUBSYS_DEVICE_ID1 0xE602
  53. #define OC_SUBSYS_DEVICE_ID2 0xE642
  54. #define OC_SUBSYS_DEVICE_ID3 0xE612
  55. #define OC_SUBSYS_DEVICE_ID4 0xE652
  56. static inline char *nic_name(struct pci_dev *pdev)
  57. {
  58. switch (pdev->device) {
  59. case OC_DEVICE_ID1:
  60. return OC_NAME;
  61. case OC_DEVICE_ID2:
  62. return OC_NAME_BE;
  63. case OC_DEVICE_ID3:
  64. case OC_DEVICE_ID4:
  65. return OC_NAME_LANCER;
  66. case BE_DEVICE_ID2:
  67. return BE3_NAME;
  68. case OC_DEVICE_ID5:
  69. case OC_DEVICE_ID6:
  70. return OC_NAME_SH;
  71. default:
  72. return BE_NAME;
  73. }
  74. }
  75. /* Number of bytes of an RX frame that are copied to skb->data */
  76. #define BE_HDR_LEN ((u16) 64)
  77. /* allocate extra space to allow tunneling decapsulation without head reallocation */
  78. #define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
  79. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  80. #define BE_MIN_MTU 256
  81. #define BE_NUM_VLANS_SUPPORTED 64
  82. #define BE_UMC_NUM_VLANS_SUPPORTED 15
  83. #define BE_MAX_EQD 128u
  84. #define BE_MAX_TX_FRAG_COUNT 30
  85. #define EVNT_Q_LEN 1024
  86. #define TX_Q_LEN 2048
  87. #define TX_CQ_LEN 1024
  88. #define RX_Q_LEN 1024 /* Does not support any other value */
  89. #define RX_CQ_LEN 1024
  90. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  91. #define MCC_CQ_LEN 256
  92. #define BE2_MAX_RSS_QS 4
  93. #define BE3_MAX_RSS_QS 16
  94. #define BE3_MAX_TX_QS 16
  95. #define BE3_MAX_EVT_QS 16
  96. #define BE3_SRIOV_MAX_EVT_QS 8
  97. #define MAX_RX_QS 32
  98. #define MAX_EVT_QS 32
  99. #define MAX_TX_QS 32
  100. #define MAX_ROCE_EQS 5
  101. #define MAX_MSIX_VECTORS 32
  102. #define MIN_MSIX_VECTORS 1
  103. #define BE_TX_BUDGET 256
  104. #define BE_NAPI_WEIGHT 64
  105. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  106. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  107. #define MAX_VFS 30 /* Max VFs supported by BE3 FW */
  108. #define FW_VER_LEN 32
  109. struct be_dma_mem {
  110. void *va;
  111. dma_addr_t dma;
  112. u32 size;
  113. };
  114. struct be_queue_info {
  115. struct be_dma_mem dma_mem;
  116. u16 len;
  117. u16 entry_size; /* Size of an element in the queue */
  118. u16 id;
  119. u16 tail, head;
  120. bool created;
  121. atomic_t used; /* Number of valid elements in the queue */
  122. };
  123. static inline u32 MODULO(u16 val, u16 limit)
  124. {
  125. BUG_ON(limit & (limit - 1));
  126. return val & (limit - 1);
  127. }
  128. static inline void index_adv(u16 *index, u16 val, u16 limit)
  129. {
  130. *index = MODULO((*index + val), limit);
  131. }
  132. static inline void index_inc(u16 *index, u16 limit)
  133. {
  134. *index = MODULO((*index + 1), limit);
  135. }
  136. static inline void *queue_head_node(struct be_queue_info *q)
  137. {
  138. return q->dma_mem.va + q->head * q->entry_size;
  139. }
  140. static inline void *queue_tail_node(struct be_queue_info *q)
  141. {
  142. return q->dma_mem.va + q->tail * q->entry_size;
  143. }
  144. static inline void *queue_index_node(struct be_queue_info *q, u16 index)
  145. {
  146. return q->dma_mem.va + index * q->entry_size;
  147. }
  148. static inline void queue_head_inc(struct be_queue_info *q)
  149. {
  150. index_inc(&q->head, q->len);
  151. }
  152. static inline void index_dec(u16 *index, u16 limit)
  153. {
  154. *index = MODULO((*index - 1), limit);
  155. }
  156. static inline void queue_tail_inc(struct be_queue_info *q)
  157. {
  158. index_inc(&q->tail, q->len);
  159. }
  160. struct be_eq_obj {
  161. struct be_queue_info q;
  162. char desc[32];
  163. /* Adaptive interrupt coalescing (AIC) info */
  164. bool enable_aic;
  165. u32 min_eqd; /* in usecs */
  166. u32 max_eqd; /* in usecs */
  167. u32 eqd; /* configured val when aic is off */
  168. u32 cur_eqd; /* in usecs */
  169. u8 idx; /* array index */
  170. u8 msix_idx;
  171. u16 tx_budget;
  172. u16 spurious_intr;
  173. struct napi_struct napi;
  174. struct be_adapter *adapter;
  175. #ifdef CONFIG_NET_RX_BUSY_POLL
  176. #define BE_EQ_IDLE 0
  177. #define BE_EQ_NAPI 1 /* napi owns this EQ */
  178. #define BE_EQ_POLL 2 /* poll owns this EQ */
  179. #define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
  180. #define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
  181. #define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
  182. #define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
  183. #define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
  184. unsigned int state;
  185. spinlock_t lock; /* lock to serialize napi and busy-poll */
  186. #endif /* CONFIG_NET_RX_BUSY_POLL */
  187. } ____cacheline_aligned_in_smp;
  188. struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
  189. bool enable;
  190. u32 min_eqd; /* in usecs */
  191. u32 max_eqd; /* in usecs */
  192. u32 prev_eqd; /* in usecs */
  193. u32 et_eqd; /* configured val when aic is off */
  194. ulong jiffies;
  195. u64 rx_pkts_prev; /* Used to calculate RX pps */
  196. u64 tx_reqs_prev; /* Used to calculate TX pps */
  197. };
  198. enum {
  199. NAPI_POLLING,
  200. BUSY_POLLING
  201. };
  202. struct be_mcc_obj {
  203. struct be_queue_info q;
  204. struct be_queue_info cq;
  205. bool rearm_cq;
  206. };
  207. struct be_tx_stats {
  208. u64 tx_bytes;
  209. u64 tx_pkts;
  210. u64 tx_reqs;
  211. u64 tx_wrbs;
  212. u64 tx_compl;
  213. ulong tx_jiffies;
  214. u32 tx_stops;
  215. u32 tx_drv_drops; /* pkts dropped by driver */
  216. struct u64_stats_sync sync;
  217. struct u64_stats_sync sync_compl;
  218. };
  219. struct be_tx_obj {
  220. u32 db_offset;
  221. struct be_queue_info q;
  222. struct be_queue_info cq;
  223. /* Remember the skbs that were transmitted */
  224. struct sk_buff *sent_skb_list[TX_Q_LEN];
  225. struct be_tx_stats stats;
  226. } ____cacheline_aligned_in_smp;
  227. /* Struct to remember the pages posted for rx frags */
  228. struct be_rx_page_info {
  229. struct page *page;
  230. DEFINE_DMA_UNMAP_ADDR(bus);
  231. u16 page_offset;
  232. bool last_page_user;
  233. };
  234. struct be_rx_stats {
  235. u64 rx_bytes;
  236. u64 rx_pkts;
  237. u32 rx_drops_no_skbs; /* skb allocation errors */
  238. u32 rx_drops_no_frags; /* HW has no fetched frags */
  239. u32 rx_post_fail; /* page post alloc failures */
  240. u32 rx_compl;
  241. u32 rx_mcast_pkts;
  242. u32 rx_compl_err; /* completions with err set */
  243. struct u64_stats_sync sync;
  244. };
  245. struct be_rx_compl_info {
  246. u32 rss_hash;
  247. u16 vlan_tag;
  248. u16 pkt_size;
  249. u16 port;
  250. u8 vlanf;
  251. u8 num_rcvd;
  252. u8 err;
  253. u8 ipf;
  254. u8 tcpf;
  255. u8 udpf;
  256. u8 ip_csum;
  257. u8 l4_csum;
  258. u8 ipv6;
  259. u8 vtm;
  260. u8 pkt_type;
  261. u8 ip_frag;
  262. };
  263. struct be_rx_obj {
  264. struct be_adapter *adapter;
  265. struct be_queue_info q;
  266. struct be_queue_info cq;
  267. struct be_rx_compl_info rxcp;
  268. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  269. struct be_rx_stats stats;
  270. u8 rss_id;
  271. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  272. } ____cacheline_aligned_in_smp;
  273. struct be_drv_stats {
  274. u32 be_on_die_temperature;
  275. u32 eth_red_drops;
  276. u32 rx_drops_no_pbuf;
  277. u32 rx_drops_no_txpb;
  278. u32 rx_drops_no_erx_descr;
  279. u32 rx_drops_no_tpre_descr;
  280. u32 rx_drops_too_many_frags;
  281. u32 forwarded_packets;
  282. u32 rx_drops_mtu;
  283. u32 rx_crc_errors;
  284. u32 rx_alignment_symbol_errors;
  285. u32 rx_pause_frames;
  286. u32 rx_priority_pause_frames;
  287. u32 rx_control_frames;
  288. u32 rx_in_range_errors;
  289. u32 rx_out_range_errors;
  290. u32 rx_frame_too_long;
  291. u32 rx_address_filtered;
  292. u32 rx_dropped_too_small;
  293. u32 rx_dropped_too_short;
  294. u32 rx_dropped_header_too_small;
  295. u32 rx_dropped_tcp_length;
  296. u32 rx_dropped_runt;
  297. u32 rx_ip_checksum_errs;
  298. u32 rx_tcp_checksum_errs;
  299. u32 rx_udp_checksum_errs;
  300. u32 tx_pauseframes;
  301. u32 tx_priority_pauseframes;
  302. u32 tx_controlframes;
  303. u32 rxpp_fifo_overflow_drop;
  304. u32 rx_input_fifo_overflow_drop;
  305. u32 pmem_fifo_overflow_drop;
  306. u32 jabber_events;
  307. u32 rx_roce_bytes_lsd;
  308. u32 rx_roce_bytes_msd;
  309. u32 rx_roce_frames;
  310. u32 roce_drops_payload_len;
  311. u32 roce_drops_crc;
  312. };
  313. /* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
  314. #define BE_RESET_VLAN_TAG_ID 0xFFFF
  315. struct be_vf_cfg {
  316. unsigned char mac_addr[ETH_ALEN];
  317. int if_handle;
  318. int pmac_id;
  319. u16 vlan_tag;
  320. u32 tx_rate;
  321. };
  322. enum vf_state {
  323. ENABLED = 0,
  324. ASSIGNED = 1
  325. };
  326. #define BE_FLAGS_LINK_STATUS_INIT 1
  327. #define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
  328. #define BE_FLAGS_VLAN_PROMISC (1 << 4)
  329. #define BE_FLAGS_NAPI_ENABLED (1 << 9)
  330. #define BE_UC_PMAC_COUNT 30
  331. #define BE_VF_UC_PMAC_COUNT 2
  332. #define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11)
  333. /* Ethtool set_dump flags */
  334. #define LANCER_INITIATE_FW_DUMP 0x1
  335. struct phy_info {
  336. u8 transceiver;
  337. u8 autoneg;
  338. u8 fc_autoneg;
  339. u8 port_type;
  340. u16 phy_type;
  341. u16 interface_type;
  342. u32 misc_params;
  343. u16 auto_speeds_supported;
  344. u16 fixed_speeds_supported;
  345. int link_speed;
  346. u32 dac_cable_len;
  347. u32 advertising;
  348. u32 supported;
  349. };
  350. struct be_resources {
  351. u16 max_vfs; /* Total VFs "really" supported by FW/HW */
  352. u16 max_mcast_mac;
  353. u16 max_tx_qs;
  354. u16 max_rss_qs;
  355. u16 max_rx_qs;
  356. u16 max_uc_mac; /* Max UC MACs programmable */
  357. u16 max_vlans; /* Number of vlans supported */
  358. u16 max_evt_qs;
  359. u32 if_cap_flags;
  360. };
  361. struct be_adapter {
  362. struct pci_dev *pdev;
  363. struct net_device *netdev;
  364. u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
  365. u8 __iomem *db; /* Door Bell */
  366. struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
  367. struct be_dma_mem mbox_mem;
  368. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  369. * is stored for freeing purpose */
  370. struct be_dma_mem mbox_mem_alloced;
  371. struct be_mcc_obj mcc_obj;
  372. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  373. spinlock_t mcc_cq_lock;
  374. u16 cfg_num_qs; /* configured via set-channels */
  375. u16 num_evt_qs;
  376. u16 num_msix_vec;
  377. struct be_eq_obj eq_obj[MAX_EVT_QS];
  378. struct msix_entry msix_entries[MAX_MSIX_VECTORS];
  379. bool isr_registered;
  380. /* TX Rings */
  381. u16 num_tx_qs;
  382. struct be_tx_obj tx_obj[MAX_TX_QS];
  383. /* Rx rings */
  384. u16 num_rx_qs;
  385. struct be_rx_obj rx_obj[MAX_RX_QS];
  386. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  387. struct be_drv_stats drv_stats;
  388. struct be_aic_obj aic_obj[MAX_EVT_QS];
  389. u16 vlans_added;
  390. u8 vlan_tag[VLAN_N_VID];
  391. u8 vlan_prio_bmap; /* Available Priority BitMap */
  392. u16 recommended_prio; /* Recommended Priority */
  393. struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
  394. struct be_dma_mem stats_cmd;
  395. /* Work queue used to perform periodic tasks like getting statistics */
  396. struct delayed_work work;
  397. u16 work_counter;
  398. struct delayed_work func_recovery_work;
  399. u32 flags;
  400. u32 cmd_privileges;
  401. /* Ethtool knobs and info */
  402. char fw_ver[FW_VER_LEN];
  403. char fw_on_flash[FW_VER_LEN];
  404. int if_handle; /* Used to configure filtering */
  405. u32 *pmac_id; /* MAC addr handle used by BE card */
  406. u32 beacon_state; /* for set_phys_id */
  407. bool eeh_error;
  408. bool fw_timeout;
  409. bool hw_error;
  410. u32 port_num;
  411. bool promiscuous;
  412. u32 function_mode;
  413. u32 function_caps;
  414. u32 rx_fc; /* Rx flow control */
  415. u32 tx_fc; /* Tx flow control */
  416. bool stats_cmd_sent;
  417. struct {
  418. u32 size;
  419. u32 total_size;
  420. u64 io_addr;
  421. } roce_db;
  422. u32 num_msix_roce_vec;
  423. struct ocrdma_dev *ocrdma_dev;
  424. struct list_head entry;
  425. u32 flash_status;
  426. struct completion et_cmd_compl;
  427. struct be_resources res; /* resources available for the func */
  428. u16 num_vfs; /* Number of VFs provisioned by PF */
  429. u8 virtfn;
  430. struct be_vf_cfg *vf_cfg;
  431. bool be3_native;
  432. u32 sli_family;
  433. u8 hba_port_num;
  434. u16 pvid;
  435. struct phy_info phy;
  436. u8 wol_cap;
  437. bool wol_en;
  438. u32 uc_macs; /* Count of secondary UC MAC programmed */
  439. u16 asic_rev;
  440. u16 qnq_vid;
  441. u32 msg_enable;
  442. int be_get_temp_freq;
  443. u8 pf_number;
  444. u64 rss_flags;
  445. };
  446. #define be_physfn(adapter) (!adapter->virtfn)
  447. #define be_virtfn(adapter) (adapter->virtfn)
  448. #define sriov_enabled(adapter) (adapter->num_vfs > 0)
  449. #define sriov_want(adapter) (be_physfn(adapter) && \
  450. (num_vfs || pci_num_vf(adapter->pdev)))
  451. #define for_all_vfs(adapter, vf_cfg, i) \
  452. for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
  453. i++, vf_cfg++)
  454. #define ON 1
  455. #define OFF 0
  456. #define be_max_vlans(adapter) (adapter->res.max_vlans)
  457. #define be_max_uc(adapter) (adapter->res.max_uc_mac)
  458. #define be_max_mc(adapter) (adapter->res.max_mcast_mac)
  459. #define be_max_vfs(adapter) (adapter->res.max_vfs)
  460. #define be_max_rss(adapter) (adapter->res.max_rss_qs)
  461. #define be_max_txqs(adapter) (adapter->res.max_tx_qs)
  462. #define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
  463. #define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
  464. #define be_max_eqs(adapter) (adapter->res.max_evt_qs)
  465. #define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
  466. static inline u16 be_max_qs(struct be_adapter *adapter)
  467. {
  468. /* If no RSS, need atleast the one def RXQ */
  469. u16 num = max_t(u16, be_max_rss(adapter), 1);
  470. num = min(num, be_max_eqs(adapter));
  471. return min_t(u16, num, num_online_cpus());
  472. }
  473. #define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
  474. adapter->pdev->device == OC_DEVICE_ID4)
  475. #define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
  476. adapter->pdev->device == OC_DEVICE_ID6)
  477. #define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
  478. adapter->pdev->device == OC_DEVICE_ID2)
  479. #define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
  480. adapter->pdev->device == OC_DEVICE_ID1)
  481. #define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
  482. #define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
  483. (adapter->function_mode & RDMA_ENABLED))
  484. extern const struct ethtool_ops be_ethtool_ops;
  485. #define msix_enabled(adapter) (adapter->num_msix_vec > 0)
  486. #define num_irqs(adapter) (msix_enabled(adapter) ? \
  487. adapter->num_msix_vec : 1)
  488. #define tx_stats(txo) (&(txo)->stats)
  489. #define rx_stats(rxo) (&(rxo)->stats)
  490. /* The default RXQ is the last RXQ */
  491. #define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
  492. #define for_all_rx_queues(adapter, rxo, i) \
  493. for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
  494. i++, rxo++)
  495. /* Skip the default non-rss queue (last one)*/
  496. #define for_all_rss_queues(adapter, rxo, i) \
  497. for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
  498. i++, rxo++)
  499. #define for_all_tx_queues(adapter, txo, i) \
  500. for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
  501. i++, txo++)
  502. #define for_all_evt_queues(adapter, eqo, i) \
  503. for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
  504. i++, eqo++)
  505. #define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
  506. for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
  507. i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
  508. #define is_mcc_eqo(eqo) (eqo->idx == 0)
  509. #define mcc_eqo(adapter) (&adapter->eq_obj[0])
  510. #define PAGE_SHIFT_4K 12
  511. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  512. /* Returns number of pages spanned by the data starting at the given addr */
  513. #define PAGES_4K_SPANNED(_address, size) \
  514. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  515. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  516. /* Returns bit offset within a DWORD of a bitfield */
  517. #define AMAP_BIT_OFFSET(_struct, field) \
  518. (((size_t)&(((_struct *)0)->field))%32)
  519. /* Returns the bit mask of the field that is NOT shifted into location. */
  520. static inline u32 amap_mask(u32 bitsize)
  521. {
  522. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  523. }
  524. static inline void
  525. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  526. {
  527. u32 *dw = (u32 *) ptr + dw_offset;
  528. *dw &= ~(mask << offset);
  529. *dw |= (mask & value) << offset;
  530. }
  531. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  532. amap_set(ptr, \
  533. offsetof(_struct, field)/32, \
  534. amap_mask(sizeof(((_struct *)0)->field)), \
  535. AMAP_BIT_OFFSET(_struct, field), \
  536. val)
  537. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  538. {
  539. u32 *dw = (u32 *) ptr;
  540. return mask & (*(dw + dw_offset) >> offset);
  541. }
  542. #define AMAP_GET_BITS(_struct, field, ptr) \
  543. amap_get(ptr, \
  544. offsetof(_struct, field)/32, \
  545. amap_mask(sizeof(((_struct *)0)->field)), \
  546. AMAP_BIT_OFFSET(_struct, field))
  547. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  548. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  549. static inline void swap_dws(void *wrb, int len)
  550. {
  551. #ifdef __BIG_ENDIAN
  552. u32 *dw = wrb;
  553. BUG_ON(len % 4);
  554. do {
  555. *dw = cpu_to_le32(*dw);
  556. dw++;
  557. len -= 4;
  558. } while (len);
  559. #endif /* __BIG_ENDIAN */
  560. }
  561. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  562. {
  563. u8 val = 0;
  564. if (ip_hdr(skb)->version == 4)
  565. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  566. else if (ip_hdr(skb)->version == 6)
  567. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  568. return val;
  569. }
  570. static inline u8 is_udp_pkt(struct sk_buff *skb)
  571. {
  572. u8 val = 0;
  573. if (ip_hdr(skb)->version == 4)
  574. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  575. else if (ip_hdr(skb)->version == 6)
  576. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  577. return val;
  578. }
  579. static inline bool is_ipv4_pkt(struct sk_buff *skb)
  580. {
  581. return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
  582. }
  583. static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
  584. {
  585. u32 addr;
  586. addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
  587. mac[5] = (u8)(addr & 0xFF);
  588. mac[4] = (u8)((addr >> 8) & 0xFF);
  589. mac[3] = (u8)((addr >> 16) & 0xFF);
  590. /* Use the OUI from the current MAC address */
  591. memcpy(mac, adapter->netdev->dev_addr, 3);
  592. }
  593. static inline bool be_multi_rxq(const struct be_adapter *adapter)
  594. {
  595. return adapter->num_rx_qs > 1;
  596. }
  597. static inline bool be_error(struct be_adapter *adapter)
  598. {
  599. return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
  600. }
  601. static inline bool be_hw_error(struct be_adapter *adapter)
  602. {
  603. return adapter->eeh_error || adapter->hw_error;
  604. }
  605. static inline void be_clear_all_error(struct be_adapter *adapter)
  606. {
  607. adapter->eeh_error = false;
  608. adapter->hw_error = false;
  609. adapter->fw_timeout = false;
  610. }
  611. static inline bool be_is_wol_excluded(struct be_adapter *adapter)
  612. {
  613. struct pci_dev *pdev = adapter->pdev;
  614. if (!be_physfn(adapter))
  615. return true;
  616. switch (pdev->subsystem_device) {
  617. case OC_SUBSYS_DEVICE_ID1:
  618. case OC_SUBSYS_DEVICE_ID2:
  619. case OC_SUBSYS_DEVICE_ID3:
  620. case OC_SUBSYS_DEVICE_ID4:
  621. return true;
  622. default:
  623. return false;
  624. }
  625. }
  626. static inline int qnq_async_evt_rcvd(struct be_adapter *adapter)
  627. {
  628. return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  629. }
  630. #ifdef CONFIG_NET_RX_BUSY_POLL
  631. static inline bool be_lock_napi(struct be_eq_obj *eqo)
  632. {
  633. bool status = true;
  634. spin_lock(&eqo->lock); /* BH is already disabled */
  635. if (eqo->state & BE_EQ_LOCKED) {
  636. WARN_ON(eqo->state & BE_EQ_NAPI);
  637. eqo->state |= BE_EQ_NAPI_YIELD;
  638. status = false;
  639. } else {
  640. eqo->state = BE_EQ_NAPI;
  641. }
  642. spin_unlock(&eqo->lock);
  643. return status;
  644. }
  645. static inline void be_unlock_napi(struct be_eq_obj *eqo)
  646. {
  647. spin_lock(&eqo->lock); /* BH is already disabled */
  648. WARN_ON(eqo->state & (BE_EQ_POLL | BE_EQ_NAPI_YIELD));
  649. eqo->state = BE_EQ_IDLE;
  650. spin_unlock(&eqo->lock);
  651. }
  652. static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
  653. {
  654. bool status = true;
  655. spin_lock_bh(&eqo->lock);
  656. if (eqo->state & BE_EQ_LOCKED) {
  657. eqo->state |= BE_EQ_POLL_YIELD;
  658. status = false;
  659. } else {
  660. eqo->state |= BE_EQ_POLL;
  661. }
  662. spin_unlock_bh(&eqo->lock);
  663. return status;
  664. }
  665. static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
  666. {
  667. spin_lock_bh(&eqo->lock);
  668. WARN_ON(eqo->state & (BE_EQ_NAPI));
  669. eqo->state = BE_EQ_IDLE;
  670. spin_unlock_bh(&eqo->lock);
  671. }
  672. static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
  673. {
  674. spin_lock_init(&eqo->lock);
  675. eqo->state = BE_EQ_IDLE;
  676. }
  677. static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
  678. {
  679. local_bh_disable();
  680. /* It's enough to just acquire napi lock on the eqo to stop
  681. * be_busy_poll() from processing any queueus.
  682. */
  683. while (!be_lock_napi(eqo))
  684. mdelay(1);
  685. local_bh_enable();
  686. }
  687. #else /* CONFIG_NET_RX_BUSY_POLL */
  688. static inline bool be_lock_napi(struct be_eq_obj *eqo)
  689. {
  690. return true;
  691. }
  692. static inline void be_unlock_napi(struct be_eq_obj *eqo)
  693. {
  694. }
  695. static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
  696. {
  697. return false;
  698. }
  699. static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
  700. {
  701. }
  702. static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
  703. {
  704. }
  705. static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
  706. {
  707. }
  708. #endif /* CONFIG_NET_RX_BUSY_POLL */
  709. void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  710. u16 num_popped);
  711. void be_link_status_update(struct be_adapter *adapter, u8 link_status);
  712. void be_parse_stats(struct be_adapter *adapter);
  713. int be_load_fw(struct be_adapter *adapter, u8 *func);
  714. bool be_is_wol_supported(struct be_adapter *adapter);
  715. bool be_pause_supported(struct be_adapter *adapter);
  716. u32 be_get_fw_log_level(struct be_adapter *adapter);
  717. static inline int fw_major_num(const char *fw_ver)
  718. {
  719. int fw_major = 0;
  720. sscanf(fw_ver, "%d.", &fw_major);
  721. return fw_major;
  722. }
  723. int be_update_queues(struct be_adapter *adapter);
  724. int be_poll(struct napi_struct *napi, int budget);
  725. /*
  726. * internal function to initialize-cleanup roce device.
  727. */
  728. void be_roce_dev_add(struct be_adapter *);
  729. void be_roce_dev_remove(struct be_adapter *);
  730. /*
  731. * internal function to open-close roce device during ifup-ifdown.
  732. */
  733. void be_roce_dev_open(struct be_adapter *);
  734. void be_roce_dev_close(struct be_adapter *);
  735. #endif /* BE_H */