sun4i-emac.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. /*
  2. * Allwinner EMAC Fast Ethernet driver for Linux.
  3. *
  4. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  5. * Copyright 2013 Maxime Ripard <maxime.ripard@free-electrons.com>
  6. *
  7. * Based on the Linux driver provided by Allwinner:
  8. * Copyright (C) 1997 Sten Wang
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/gpio.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/mii.h>
  21. #include <linux/module.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/phy.h>
  30. #include "sun4i-emac.h"
  31. #define DRV_NAME "sun4i-emac"
  32. #define DRV_VERSION "1.02"
  33. #define EMAC_MAX_FRAME_LEN 0x0600
  34. /* Transmit timeout, default 5 seconds. */
  35. static int watchdog = 5000;
  36. module_param(watchdog, int, 0400);
  37. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  38. /* EMAC register address locking.
  39. *
  40. * The EMAC uses an address register to control where data written
  41. * to the data register goes. This means that the address register
  42. * must be preserved over interrupts or similar calls.
  43. *
  44. * During interrupt and other critical calls, a spinlock is used to
  45. * protect the system, but the calls themselves save the address
  46. * in the address register in case they are interrupting another
  47. * access to the device.
  48. *
  49. * For general accesses a lock is provided so that calls which are
  50. * allowed to sleep are serialised so that the address register does
  51. * not need to be saved. This lock also serves to serialise access
  52. * to the EEPROM and PHY access registers which are shared between
  53. * these two devices.
  54. */
  55. /* The driver supports the original EMACE, and now the two newer
  56. * devices, EMACA and EMACB.
  57. */
  58. struct emac_board_info {
  59. struct clk *clk;
  60. struct device *dev;
  61. struct platform_device *pdev;
  62. spinlock_t lock;
  63. void __iomem *membase;
  64. u32 msg_enable;
  65. struct net_device *ndev;
  66. struct sk_buff *skb_last;
  67. u16 tx_fifo_stat;
  68. int emacrx_completed_flag;
  69. struct phy_device *phy_dev;
  70. struct device_node *phy_node;
  71. unsigned int link;
  72. unsigned int speed;
  73. unsigned int duplex;
  74. phy_interface_t phy_interface;
  75. };
  76. static void emac_update_speed(struct net_device *dev)
  77. {
  78. struct emac_board_info *db = netdev_priv(dev);
  79. unsigned int reg_val;
  80. /* set EMAC SPEED, depend on PHY */
  81. reg_val = readl(db->membase + EMAC_MAC_SUPP_REG);
  82. reg_val &= ~(0x1 << 8);
  83. if (db->speed == SPEED_100)
  84. reg_val |= 1 << 8;
  85. writel(reg_val, db->membase + EMAC_MAC_SUPP_REG);
  86. }
  87. static void emac_update_duplex(struct net_device *dev)
  88. {
  89. struct emac_board_info *db = netdev_priv(dev);
  90. unsigned int reg_val;
  91. /* set duplex depend on phy */
  92. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  93. reg_val &= ~EMAC_MAC_CTL1_DUPLEX_EN;
  94. if (db->duplex)
  95. reg_val |= EMAC_MAC_CTL1_DUPLEX_EN;
  96. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  97. }
  98. static void emac_handle_link_change(struct net_device *dev)
  99. {
  100. struct emac_board_info *db = netdev_priv(dev);
  101. struct phy_device *phydev = db->phy_dev;
  102. unsigned long flags;
  103. int status_change = 0;
  104. if (phydev->link) {
  105. if (db->speed != phydev->speed) {
  106. spin_lock_irqsave(&db->lock, flags);
  107. db->speed = phydev->speed;
  108. emac_update_speed(dev);
  109. spin_unlock_irqrestore(&db->lock, flags);
  110. status_change = 1;
  111. }
  112. if (db->duplex != phydev->duplex) {
  113. spin_lock_irqsave(&db->lock, flags);
  114. db->duplex = phydev->duplex;
  115. emac_update_duplex(dev);
  116. spin_unlock_irqrestore(&db->lock, flags);
  117. status_change = 1;
  118. }
  119. }
  120. if (phydev->link != db->link) {
  121. if (!phydev->link) {
  122. db->speed = 0;
  123. db->duplex = -1;
  124. }
  125. db->link = phydev->link;
  126. status_change = 1;
  127. }
  128. if (status_change)
  129. phy_print_status(phydev);
  130. }
  131. static int emac_mdio_probe(struct net_device *dev)
  132. {
  133. struct emac_board_info *db = netdev_priv(dev);
  134. /* to-do: PHY interrupts are currently not supported */
  135. /* attach the mac to the phy */
  136. db->phy_dev = of_phy_connect(db->ndev, db->phy_node,
  137. &emac_handle_link_change, 0,
  138. db->phy_interface);
  139. if (!db->phy_dev) {
  140. netdev_err(db->ndev, "could not find the PHY\n");
  141. return -ENODEV;
  142. }
  143. /* mask with MAC supported features */
  144. db->phy_dev->supported &= PHY_BASIC_FEATURES;
  145. db->phy_dev->advertising = db->phy_dev->supported;
  146. db->link = 0;
  147. db->speed = 0;
  148. db->duplex = -1;
  149. return 0;
  150. }
  151. static void emac_mdio_remove(struct net_device *dev)
  152. {
  153. struct emac_board_info *db = netdev_priv(dev);
  154. phy_disconnect(db->phy_dev);
  155. db->phy_dev = NULL;
  156. }
  157. static void emac_reset(struct emac_board_info *db)
  158. {
  159. dev_dbg(db->dev, "resetting device\n");
  160. /* RESET device */
  161. writel(0, db->membase + EMAC_CTL_REG);
  162. udelay(200);
  163. writel(EMAC_CTL_RESET, db->membase + EMAC_CTL_REG);
  164. udelay(200);
  165. }
  166. static void emac_outblk_32bit(void __iomem *reg, void *data, int count)
  167. {
  168. writesl(reg, data, round_up(count, 4) / 4);
  169. }
  170. static void emac_inblk_32bit(void __iomem *reg, void *data, int count)
  171. {
  172. readsl(reg, data, round_up(count, 4) / 4);
  173. }
  174. static int emac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  175. {
  176. struct emac_board_info *dm = netdev_priv(dev);
  177. struct phy_device *phydev = dm->phy_dev;
  178. if (!netif_running(dev))
  179. return -EINVAL;
  180. if (!phydev)
  181. return -ENODEV;
  182. return phy_mii_ioctl(phydev, rq, cmd);
  183. }
  184. /* ethtool ops */
  185. static void emac_get_drvinfo(struct net_device *dev,
  186. struct ethtool_drvinfo *info)
  187. {
  188. strlcpy(info->driver, DRV_NAME, sizeof(DRV_NAME));
  189. strlcpy(info->version, DRV_VERSION, sizeof(DRV_VERSION));
  190. strlcpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  191. }
  192. static int emac_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  193. {
  194. struct emac_board_info *dm = netdev_priv(dev);
  195. struct phy_device *phydev = dm->phy_dev;
  196. if (!phydev)
  197. return -ENODEV;
  198. return phy_ethtool_gset(phydev, cmd);
  199. }
  200. static int emac_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  201. {
  202. struct emac_board_info *dm = netdev_priv(dev);
  203. struct phy_device *phydev = dm->phy_dev;
  204. if (!phydev)
  205. return -ENODEV;
  206. return phy_ethtool_sset(phydev, cmd);
  207. }
  208. static const struct ethtool_ops emac_ethtool_ops = {
  209. .get_drvinfo = emac_get_drvinfo,
  210. .get_settings = emac_get_settings,
  211. .set_settings = emac_set_settings,
  212. .get_link = ethtool_op_get_link,
  213. };
  214. static unsigned int emac_setup(struct net_device *ndev)
  215. {
  216. struct emac_board_info *db = netdev_priv(ndev);
  217. unsigned int reg_val;
  218. /* set up TX */
  219. reg_val = readl(db->membase + EMAC_TX_MODE_REG);
  220. writel(reg_val | EMAC_TX_MODE_ABORTED_FRAME_EN,
  221. db->membase + EMAC_TX_MODE_REG);
  222. /* set up RX */
  223. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  224. writel(reg_val | EMAC_RX_CTL_PASS_LEN_OOR_EN |
  225. EMAC_RX_CTL_ACCEPT_UNICAST_EN | EMAC_RX_CTL_DA_FILTER_EN |
  226. EMAC_RX_CTL_ACCEPT_MULTICAST_EN |
  227. EMAC_RX_CTL_ACCEPT_BROADCAST_EN,
  228. db->membase + EMAC_RX_CTL_REG);
  229. /* set MAC */
  230. /* set MAC CTL0 */
  231. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  232. writel(reg_val | EMAC_MAC_CTL0_RX_FLOW_CTL_EN |
  233. EMAC_MAC_CTL0_TX_FLOW_CTL_EN,
  234. db->membase + EMAC_MAC_CTL0_REG);
  235. /* set MAC CTL1 */
  236. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  237. reg_val |= EMAC_MAC_CTL1_LEN_CHECK_EN;
  238. reg_val |= EMAC_MAC_CTL1_CRC_EN;
  239. reg_val |= EMAC_MAC_CTL1_PAD_EN;
  240. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  241. /* set up IPGT */
  242. writel(EMAC_MAC_IPGT_FULL_DUPLEX, db->membase + EMAC_MAC_IPGT_REG);
  243. /* set up IPGR */
  244. writel((EMAC_MAC_IPGR_IPG1 << 8) | EMAC_MAC_IPGR_IPG2,
  245. db->membase + EMAC_MAC_IPGR_REG);
  246. /* set up Collison window */
  247. writel((EMAC_MAC_CLRT_COLLISION_WINDOW << 8) | EMAC_MAC_CLRT_RM,
  248. db->membase + EMAC_MAC_CLRT_REG);
  249. /* set up Max Frame Length */
  250. writel(EMAC_MAX_FRAME_LEN,
  251. db->membase + EMAC_MAC_MAXF_REG);
  252. return 0;
  253. }
  254. static unsigned int emac_powerup(struct net_device *ndev)
  255. {
  256. struct emac_board_info *db = netdev_priv(ndev);
  257. unsigned int reg_val;
  258. /* initial EMAC */
  259. /* flush RX FIFO */
  260. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  261. reg_val |= 0x8;
  262. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  263. udelay(1);
  264. /* initial MAC */
  265. /* soft reset MAC */
  266. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  267. reg_val &= ~EMAC_MAC_CTL0_SOFT_RESET;
  268. writel(reg_val, db->membase + EMAC_MAC_CTL0_REG);
  269. /* set MII clock */
  270. reg_val = readl(db->membase + EMAC_MAC_MCFG_REG);
  271. reg_val &= (~(0xf << 2));
  272. reg_val |= (0xD << 2);
  273. writel(reg_val, db->membase + EMAC_MAC_MCFG_REG);
  274. /* clear RX counter */
  275. writel(0x0, db->membase + EMAC_RX_FBC_REG);
  276. /* disable all interrupt and clear interrupt status */
  277. writel(0, db->membase + EMAC_INT_CTL_REG);
  278. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  279. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  280. udelay(1);
  281. /* set up EMAC */
  282. emac_setup(ndev);
  283. /* set mac_address to chip */
  284. writel(ndev->dev_addr[0] << 16 | ndev->dev_addr[1] << 8 | ndev->
  285. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  286. writel(ndev->dev_addr[3] << 16 | ndev->dev_addr[4] << 8 | ndev->
  287. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  288. mdelay(1);
  289. return 0;
  290. }
  291. static int emac_set_mac_address(struct net_device *dev, void *p)
  292. {
  293. struct sockaddr *addr = p;
  294. struct emac_board_info *db = netdev_priv(dev);
  295. if (netif_running(dev))
  296. return -EBUSY;
  297. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  298. writel(dev->dev_addr[0] << 16 | dev->dev_addr[1] << 8 | dev->
  299. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  300. writel(dev->dev_addr[3] << 16 | dev->dev_addr[4] << 8 | dev->
  301. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  302. return 0;
  303. }
  304. /* Initialize emac board */
  305. static void emac_init_device(struct net_device *dev)
  306. {
  307. struct emac_board_info *db = netdev_priv(dev);
  308. unsigned long flags;
  309. unsigned int reg_val;
  310. spin_lock_irqsave(&db->lock, flags);
  311. emac_update_speed(dev);
  312. emac_update_duplex(dev);
  313. /* enable RX/TX */
  314. reg_val = readl(db->membase + EMAC_CTL_REG);
  315. writel(reg_val | EMAC_CTL_RESET | EMAC_CTL_TX_EN | EMAC_CTL_RX_EN,
  316. db->membase + EMAC_CTL_REG);
  317. /* enable RX/TX0/RX Hlevel interrup */
  318. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  319. reg_val |= (0xf << 0) | (0x01 << 8);
  320. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  321. spin_unlock_irqrestore(&db->lock, flags);
  322. }
  323. /* Our watchdog timed out. Called by the networking layer */
  324. static void emac_timeout(struct net_device *dev)
  325. {
  326. struct emac_board_info *db = netdev_priv(dev);
  327. unsigned long flags;
  328. if (netif_msg_timer(db))
  329. dev_err(db->dev, "tx time out.\n");
  330. /* Save previous register address */
  331. spin_lock_irqsave(&db->lock, flags);
  332. netif_stop_queue(dev);
  333. emac_reset(db);
  334. emac_init_device(dev);
  335. /* We can accept TX packets again */
  336. dev->trans_start = jiffies;
  337. netif_wake_queue(dev);
  338. /* Restore previous register address */
  339. spin_unlock_irqrestore(&db->lock, flags);
  340. }
  341. /* Hardware start transmission.
  342. * Send a packet to media from the upper layer.
  343. */
  344. static int emac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  345. {
  346. struct emac_board_info *db = netdev_priv(dev);
  347. unsigned long channel;
  348. unsigned long flags;
  349. channel = db->tx_fifo_stat & 3;
  350. if (channel == 3)
  351. return 1;
  352. channel = (channel == 1 ? 1 : 0);
  353. spin_lock_irqsave(&db->lock, flags);
  354. writel(channel, db->membase + EMAC_TX_INS_REG);
  355. emac_outblk_32bit(db->membase + EMAC_TX_IO_DATA_REG,
  356. skb->data, skb->len);
  357. dev->stats.tx_bytes += skb->len;
  358. db->tx_fifo_stat |= 1 << channel;
  359. /* TX control: First packet immediately send, second packet queue */
  360. if (channel == 0) {
  361. /* set TX len */
  362. writel(skb->len, db->membase + EMAC_TX_PL0_REG);
  363. /* start translate from fifo to phy */
  364. writel(readl(db->membase + EMAC_TX_CTL0_REG) | 1,
  365. db->membase + EMAC_TX_CTL0_REG);
  366. /* save the time stamp */
  367. dev->trans_start = jiffies;
  368. } else if (channel == 1) {
  369. /* set TX len */
  370. writel(skb->len, db->membase + EMAC_TX_PL1_REG);
  371. /* start translate from fifo to phy */
  372. writel(readl(db->membase + EMAC_TX_CTL1_REG) | 1,
  373. db->membase + EMAC_TX_CTL1_REG);
  374. /* save the time stamp */
  375. dev->trans_start = jiffies;
  376. }
  377. if ((db->tx_fifo_stat & 3) == 3) {
  378. /* Second packet */
  379. netif_stop_queue(dev);
  380. }
  381. spin_unlock_irqrestore(&db->lock, flags);
  382. /* free this SKB */
  383. dev_kfree_skb(skb);
  384. return NETDEV_TX_OK;
  385. }
  386. /* EMAC interrupt handler
  387. * receive the packet to upper layer, free the transmitted packet
  388. */
  389. static void emac_tx_done(struct net_device *dev, struct emac_board_info *db,
  390. unsigned int tx_status)
  391. {
  392. /* One packet sent complete */
  393. db->tx_fifo_stat &= ~(tx_status & 3);
  394. if (3 == (tx_status & 3))
  395. dev->stats.tx_packets += 2;
  396. else
  397. dev->stats.tx_packets++;
  398. if (netif_msg_tx_done(db))
  399. dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
  400. netif_wake_queue(dev);
  401. }
  402. /* Received a packet and pass to upper layer
  403. */
  404. static void emac_rx(struct net_device *dev)
  405. {
  406. struct emac_board_info *db = netdev_priv(dev);
  407. struct sk_buff *skb;
  408. u8 *rdptr;
  409. bool good_packet;
  410. static int rxlen_last;
  411. unsigned int reg_val;
  412. u32 rxhdr, rxstatus, rxcount, rxlen;
  413. /* Check packet ready or not */
  414. while (1) {
  415. /* race warning: the first packet might arrive with
  416. * the interrupts disabled, but the second will fix
  417. * it
  418. */
  419. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  420. if (netif_msg_rx_status(db))
  421. dev_dbg(db->dev, "RXCount: %x\n", rxcount);
  422. if ((db->skb_last != NULL) && (rxlen_last > 0)) {
  423. dev->stats.rx_bytes += rxlen_last;
  424. /* Pass to upper layer */
  425. db->skb_last->protocol = eth_type_trans(db->skb_last,
  426. dev);
  427. netif_rx(db->skb_last);
  428. dev->stats.rx_packets++;
  429. db->skb_last = NULL;
  430. rxlen_last = 0;
  431. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  432. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  433. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  434. }
  435. if (!rxcount) {
  436. db->emacrx_completed_flag = 1;
  437. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  438. reg_val |= (0xf << 0) | (0x01 << 8);
  439. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  440. /* had one stuck? */
  441. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  442. if (!rxcount)
  443. return;
  444. }
  445. reg_val = readl(db->membase + EMAC_RX_IO_DATA_REG);
  446. if (netif_msg_rx_status(db))
  447. dev_dbg(db->dev, "receive header: %x\n", reg_val);
  448. if (reg_val != EMAC_UNDOCUMENTED_MAGIC) {
  449. /* disable RX */
  450. reg_val = readl(db->membase + EMAC_CTL_REG);
  451. writel(reg_val & ~EMAC_CTL_RX_EN,
  452. db->membase + EMAC_CTL_REG);
  453. /* Flush RX FIFO */
  454. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  455. writel(reg_val | (1 << 3),
  456. db->membase + EMAC_RX_CTL_REG);
  457. do {
  458. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  459. } while (reg_val & (1 << 3));
  460. /* enable RX */
  461. reg_val = readl(db->membase + EMAC_CTL_REG);
  462. writel(reg_val | EMAC_CTL_RX_EN,
  463. db->membase + EMAC_CTL_REG);
  464. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  465. reg_val |= (0xf << 0) | (0x01 << 8);
  466. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  467. db->emacrx_completed_flag = 1;
  468. return;
  469. }
  470. /* A packet ready now & Get status/length */
  471. good_packet = true;
  472. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  473. &rxhdr, sizeof(rxhdr));
  474. if (netif_msg_rx_status(db))
  475. dev_dbg(db->dev, "rxhdr: %x\n", *((int *)(&rxhdr)));
  476. rxlen = EMAC_RX_IO_DATA_LEN(rxhdr);
  477. rxstatus = EMAC_RX_IO_DATA_STATUS(rxhdr);
  478. if (netif_msg_rx_status(db))
  479. dev_dbg(db->dev, "RX: status %02x, length %04x\n",
  480. rxstatus, rxlen);
  481. /* Packet Status check */
  482. if (rxlen < 0x40) {
  483. good_packet = false;
  484. if (netif_msg_rx_err(db))
  485. dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
  486. }
  487. if (unlikely(!(rxstatus & EMAC_RX_IO_DATA_STATUS_OK))) {
  488. good_packet = false;
  489. if (rxstatus & EMAC_RX_IO_DATA_STATUS_CRC_ERR) {
  490. if (netif_msg_rx_err(db))
  491. dev_dbg(db->dev, "crc error\n");
  492. dev->stats.rx_crc_errors++;
  493. }
  494. if (rxstatus & EMAC_RX_IO_DATA_STATUS_LEN_ERR) {
  495. if (netif_msg_rx_err(db))
  496. dev_dbg(db->dev, "length error\n");
  497. dev->stats.rx_length_errors++;
  498. }
  499. }
  500. /* Move data from EMAC */
  501. skb = dev_alloc_skb(rxlen + 4);
  502. if (good_packet && skb) {
  503. skb_reserve(skb, 2);
  504. rdptr = (u8 *) skb_put(skb, rxlen - 4);
  505. /* Read received packet from RX SRAM */
  506. if (netif_msg_rx_status(db))
  507. dev_dbg(db->dev, "RxLen %x\n", rxlen);
  508. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  509. rdptr, rxlen);
  510. dev->stats.rx_bytes += rxlen;
  511. /* Pass to upper layer */
  512. skb->protocol = eth_type_trans(skb, dev);
  513. netif_rx(skb);
  514. dev->stats.rx_packets++;
  515. }
  516. }
  517. }
  518. static irqreturn_t emac_interrupt(int irq, void *dev_id)
  519. {
  520. struct net_device *dev = dev_id;
  521. struct emac_board_info *db = netdev_priv(dev);
  522. int int_status;
  523. unsigned long flags;
  524. unsigned int reg_val;
  525. /* A real interrupt coming */
  526. /* holders of db->lock must always block IRQs */
  527. spin_lock_irqsave(&db->lock, flags);
  528. /* Disable all interrupts */
  529. writel(0, db->membase + EMAC_INT_CTL_REG);
  530. /* Got EMAC interrupt status */
  531. /* Got ISR */
  532. int_status = readl(db->membase + EMAC_INT_STA_REG);
  533. /* Clear ISR status */
  534. writel(int_status, db->membase + EMAC_INT_STA_REG);
  535. if (netif_msg_intr(db))
  536. dev_dbg(db->dev, "emac interrupt %02x\n", int_status);
  537. /* Received the coming packet */
  538. if ((int_status & 0x100) && (db->emacrx_completed_flag == 1)) {
  539. /* carrier lost */
  540. db->emacrx_completed_flag = 0;
  541. emac_rx(dev);
  542. }
  543. /* Transmit Interrupt check */
  544. if (int_status & (0x01 | 0x02))
  545. emac_tx_done(dev, db, int_status);
  546. if (int_status & (0x04 | 0x08))
  547. netdev_info(dev, " ab : %x\n", int_status);
  548. /* Re-enable interrupt mask */
  549. if (db->emacrx_completed_flag == 1) {
  550. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  551. reg_val |= (0xf << 0) | (0x01 << 8);
  552. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  553. }
  554. spin_unlock_irqrestore(&db->lock, flags);
  555. return IRQ_HANDLED;
  556. }
  557. #ifdef CONFIG_NET_POLL_CONTROLLER
  558. /*
  559. * Used by netconsole
  560. */
  561. static void emac_poll_controller(struct net_device *dev)
  562. {
  563. disable_irq(dev->irq);
  564. emac_interrupt(dev->irq, dev);
  565. enable_irq(dev->irq);
  566. }
  567. #endif
  568. /* Open the interface.
  569. * The interface is opened whenever "ifconfig" actives it.
  570. */
  571. static int emac_open(struct net_device *dev)
  572. {
  573. struct emac_board_info *db = netdev_priv(dev);
  574. int ret;
  575. if (netif_msg_ifup(db))
  576. dev_dbg(db->dev, "enabling %s\n", dev->name);
  577. if (request_irq(dev->irq, &emac_interrupt, 0, dev->name, dev))
  578. return -EAGAIN;
  579. /* Initialize EMAC board */
  580. emac_reset(db);
  581. emac_init_device(dev);
  582. ret = emac_mdio_probe(dev);
  583. if (ret < 0) {
  584. netdev_err(dev, "cannot probe MDIO bus\n");
  585. return ret;
  586. }
  587. phy_start(db->phy_dev);
  588. netif_start_queue(dev);
  589. return 0;
  590. }
  591. static void emac_shutdown(struct net_device *dev)
  592. {
  593. unsigned int reg_val;
  594. struct emac_board_info *db = netdev_priv(dev);
  595. /* Disable all interrupt */
  596. writel(0, db->membase + EMAC_INT_CTL_REG);
  597. /* clear interupt status */
  598. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  599. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  600. /* Disable RX/TX */
  601. reg_val = readl(db->membase + EMAC_CTL_REG);
  602. reg_val &= ~(EMAC_CTL_TX_EN | EMAC_CTL_RX_EN | EMAC_CTL_RESET);
  603. writel(reg_val, db->membase + EMAC_CTL_REG);
  604. }
  605. /* Stop the interface.
  606. * The interface is stopped when it is brought.
  607. */
  608. static int emac_stop(struct net_device *ndev)
  609. {
  610. struct emac_board_info *db = netdev_priv(ndev);
  611. if (netif_msg_ifdown(db))
  612. dev_dbg(db->dev, "shutting down %s\n", ndev->name);
  613. netif_stop_queue(ndev);
  614. netif_carrier_off(ndev);
  615. phy_stop(db->phy_dev);
  616. emac_mdio_remove(ndev);
  617. emac_shutdown(ndev);
  618. free_irq(ndev->irq, ndev);
  619. return 0;
  620. }
  621. static const struct net_device_ops emac_netdev_ops = {
  622. .ndo_open = emac_open,
  623. .ndo_stop = emac_stop,
  624. .ndo_start_xmit = emac_start_xmit,
  625. .ndo_tx_timeout = emac_timeout,
  626. .ndo_do_ioctl = emac_ioctl,
  627. .ndo_change_mtu = eth_change_mtu,
  628. .ndo_validate_addr = eth_validate_addr,
  629. .ndo_set_mac_address = emac_set_mac_address,
  630. #ifdef CONFIG_NET_POLL_CONTROLLER
  631. .ndo_poll_controller = emac_poll_controller,
  632. #endif
  633. };
  634. /* Search EMAC board, allocate space and register it
  635. */
  636. static int emac_probe(struct platform_device *pdev)
  637. {
  638. struct device_node *np = pdev->dev.of_node;
  639. struct emac_board_info *db;
  640. struct net_device *ndev;
  641. int ret = 0;
  642. const char *mac_addr;
  643. ndev = alloc_etherdev(sizeof(struct emac_board_info));
  644. if (!ndev) {
  645. dev_err(&pdev->dev, "could not allocate device.\n");
  646. return -ENOMEM;
  647. }
  648. SET_NETDEV_DEV(ndev, &pdev->dev);
  649. db = netdev_priv(ndev);
  650. memset(db, 0, sizeof(*db));
  651. db->dev = &pdev->dev;
  652. db->ndev = ndev;
  653. db->pdev = pdev;
  654. spin_lock_init(&db->lock);
  655. db->membase = of_iomap(np, 0);
  656. if (!db->membase) {
  657. dev_err(&pdev->dev, "failed to remap registers\n");
  658. ret = -ENOMEM;
  659. goto out;
  660. }
  661. /* fill in parameters for net-dev structure */
  662. ndev->base_addr = (unsigned long)db->membase;
  663. ndev->irq = irq_of_parse_and_map(np, 0);
  664. if (ndev->irq == -ENXIO) {
  665. netdev_err(ndev, "No irq resource\n");
  666. ret = ndev->irq;
  667. goto out;
  668. }
  669. db->clk = devm_clk_get(&pdev->dev, NULL);
  670. if (IS_ERR(db->clk))
  671. goto out;
  672. clk_prepare_enable(db->clk);
  673. db->phy_node = of_parse_phandle(np, "phy", 0);
  674. if (!db->phy_node) {
  675. dev_err(&pdev->dev, "no associated PHY\n");
  676. ret = -ENODEV;
  677. goto out;
  678. }
  679. /* Read MAC-address from DT */
  680. mac_addr = of_get_mac_address(np);
  681. if (mac_addr)
  682. memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
  683. /* Check if the MAC address is valid, if not get a random one */
  684. if (!is_valid_ether_addr(ndev->dev_addr)) {
  685. eth_hw_addr_random(ndev);
  686. dev_warn(&pdev->dev, "using random MAC address %pM\n",
  687. ndev->dev_addr);
  688. }
  689. db->emacrx_completed_flag = 1;
  690. emac_powerup(ndev);
  691. emac_reset(db);
  692. ether_setup(ndev);
  693. ndev->netdev_ops = &emac_netdev_ops;
  694. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  695. ndev->ethtool_ops = &emac_ethtool_ops;
  696. platform_set_drvdata(pdev, ndev);
  697. /* Carrier starts down, phylib will bring it up */
  698. netif_carrier_off(ndev);
  699. ret = register_netdev(ndev);
  700. if (ret) {
  701. dev_err(&pdev->dev, "Registering netdev failed!\n");
  702. ret = -ENODEV;
  703. goto out;
  704. }
  705. dev_info(&pdev->dev, "%s: at %p, IRQ %d MAC: %pM\n",
  706. ndev->name, db->membase, ndev->irq, ndev->dev_addr);
  707. return 0;
  708. out:
  709. dev_err(db->dev, "not found (%d).\n", ret);
  710. free_netdev(ndev);
  711. return ret;
  712. }
  713. static int emac_remove(struct platform_device *pdev)
  714. {
  715. struct net_device *ndev = platform_get_drvdata(pdev);
  716. unregister_netdev(ndev);
  717. free_netdev(ndev);
  718. dev_dbg(&pdev->dev, "released and freed device\n");
  719. return 0;
  720. }
  721. static int emac_suspend(struct platform_device *dev, pm_message_t state)
  722. {
  723. struct net_device *ndev = platform_get_drvdata(dev);
  724. netif_carrier_off(ndev);
  725. netif_device_detach(ndev);
  726. emac_shutdown(ndev);
  727. return 0;
  728. }
  729. static int emac_resume(struct platform_device *dev)
  730. {
  731. struct net_device *ndev = platform_get_drvdata(dev);
  732. struct emac_board_info *db = netdev_priv(ndev);
  733. emac_reset(db);
  734. emac_init_device(ndev);
  735. netif_device_attach(ndev);
  736. return 0;
  737. }
  738. static const struct of_device_id emac_of_match[] = {
  739. {.compatible = "allwinner,sun4i-a10-emac",},
  740. /* Deprecated */
  741. {.compatible = "allwinner,sun4i-emac",},
  742. {},
  743. };
  744. MODULE_DEVICE_TABLE(of, emac_of_match);
  745. static struct platform_driver emac_driver = {
  746. .driver = {
  747. .name = "sun4i-emac",
  748. .of_match_table = emac_of_match,
  749. },
  750. .probe = emac_probe,
  751. .remove = emac_remove,
  752. .suspend = emac_suspend,
  753. .resume = emac_resume,
  754. };
  755. module_platform_driver(emac_driver);
  756. MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
  757. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  758. MODULE_DESCRIPTION("Allwinner A10 emac network driver");
  759. MODULE_LICENSE("GPL");