mxs-mmc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
  3. * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
  4. *
  5. * Copyright 2008 Embedded Alley Solutions, Inc.
  6. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/of.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_gpio.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/delay.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/dmaengine.h>
  33. #include <linux/highmem.h>
  34. #include <linux/clk.h>
  35. #include <linux/err.h>
  36. #include <linux/completion.h>
  37. #include <linux/mmc/host.h>
  38. #include <linux/mmc/mmc.h>
  39. #include <linux/mmc/sdio.h>
  40. #include <linux/mmc/slot-gpio.h>
  41. #include <linux/gpio.h>
  42. #include <linux/regulator/consumer.h>
  43. #include <linux/module.h>
  44. #include <linux/stmp_device.h>
  45. #include <linux/spi/mxs-spi.h>
  46. #define DRIVER_NAME "mxs-mmc"
  47. #define MXS_MMC_IRQ_BITS (BM_SSP_CTRL1_SDIO_IRQ | \
  48. BM_SSP_CTRL1_RESP_ERR_IRQ | \
  49. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ | \
  50. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ | \
  51. BM_SSP_CTRL1_DATA_CRC_IRQ | \
  52. BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ | \
  53. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ | \
  54. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ)
  55. /* card detect polling timeout */
  56. #define MXS_MMC_DETECT_TIMEOUT (HZ/2)
  57. struct mxs_mmc_host {
  58. struct mxs_ssp ssp;
  59. struct mmc_host *mmc;
  60. struct mmc_request *mrq;
  61. struct mmc_command *cmd;
  62. struct mmc_data *data;
  63. unsigned char bus_width;
  64. spinlock_t lock;
  65. int sdio_irq_en;
  66. };
  67. static int mxs_mmc_get_cd(struct mmc_host *mmc)
  68. {
  69. struct mxs_mmc_host *host = mmc_priv(mmc);
  70. struct mxs_ssp *ssp = &host->ssp;
  71. int present, ret;
  72. ret = mmc_gpio_get_cd(mmc);
  73. if (ret >= 0)
  74. return ret;
  75. present = !(readl(ssp->base + HW_SSP_STATUS(ssp)) &
  76. BM_SSP_STATUS_CARD_DETECT);
  77. if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
  78. present = !present;
  79. return present;
  80. }
  81. static int mxs_mmc_reset(struct mxs_mmc_host *host)
  82. {
  83. struct mxs_ssp *ssp = &host->ssp;
  84. u32 ctrl0, ctrl1;
  85. int ret;
  86. ret = stmp_reset_block(ssp->base);
  87. if (ret)
  88. return ret;
  89. ctrl0 = BM_SSP_CTRL0_IGNORE_CRC;
  90. ctrl1 = BF_SSP(0x3, CTRL1_SSP_MODE) |
  91. BF_SSP(0x7, CTRL1_WORD_LENGTH) |
  92. BM_SSP_CTRL1_DMA_ENABLE |
  93. BM_SSP_CTRL1_POLARITY |
  94. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
  95. BM_SSP_CTRL1_DATA_CRC_IRQ_EN |
  96. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
  97. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
  98. BM_SSP_CTRL1_RESP_ERR_IRQ_EN;
  99. writel(BF_SSP(0xffff, TIMING_TIMEOUT) |
  100. BF_SSP(2, TIMING_CLOCK_DIVIDE) |
  101. BF_SSP(0, TIMING_CLOCK_RATE),
  102. ssp->base + HW_SSP_TIMING(ssp));
  103. if (host->sdio_irq_en) {
  104. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  105. ctrl1 |= BM_SSP_CTRL1_SDIO_IRQ_EN;
  106. }
  107. writel(ctrl0, ssp->base + HW_SSP_CTRL0);
  108. writel(ctrl1, ssp->base + HW_SSP_CTRL1(ssp));
  109. return 0;
  110. }
  111. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  112. struct mmc_command *cmd);
  113. static void mxs_mmc_request_done(struct mxs_mmc_host *host)
  114. {
  115. struct mmc_command *cmd = host->cmd;
  116. struct mmc_data *data = host->data;
  117. struct mmc_request *mrq = host->mrq;
  118. struct mxs_ssp *ssp = &host->ssp;
  119. if (mmc_resp_type(cmd) & MMC_RSP_PRESENT) {
  120. if (mmc_resp_type(cmd) & MMC_RSP_136) {
  121. cmd->resp[3] = readl(ssp->base + HW_SSP_SDRESP0(ssp));
  122. cmd->resp[2] = readl(ssp->base + HW_SSP_SDRESP1(ssp));
  123. cmd->resp[1] = readl(ssp->base + HW_SSP_SDRESP2(ssp));
  124. cmd->resp[0] = readl(ssp->base + HW_SSP_SDRESP3(ssp));
  125. } else {
  126. cmd->resp[0] = readl(ssp->base + HW_SSP_SDRESP0(ssp));
  127. }
  128. }
  129. if (data) {
  130. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  131. data->sg_len, ssp->dma_dir);
  132. /*
  133. * If there was an error on any block, we mark all
  134. * data blocks as being in error.
  135. */
  136. if (!data->error)
  137. data->bytes_xfered = data->blocks * data->blksz;
  138. else
  139. data->bytes_xfered = 0;
  140. host->data = NULL;
  141. if (mrq->stop) {
  142. mxs_mmc_start_cmd(host, mrq->stop);
  143. return;
  144. }
  145. }
  146. host->mrq = NULL;
  147. mmc_request_done(host->mmc, mrq);
  148. }
  149. static void mxs_mmc_dma_irq_callback(void *param)
  150. {
  151. struct mxs_mmc_host *host = param;
  152. mxs_mmc_request_done(host);
  153. }
  154. static irqreturn_t mxs_mmc_irq_handler(int irq, void *dev_id)
  155. {
  156. struct mxs_mmc_host *host = dev_id;
  157. struct mmc_command *cmd = host->cmd;
  158. struct mmc_data *data = host->data;
  159. struct mxs_ssp *ssp = &host->ssp;
  160. u32 stat;
  161. spin_lock(&host->lock);
  162. stat = readl(ssp->base + HW_SSP_CTRL1(ssp));
  163. writel(stat & MXS_MMC_IRQ_BITS,
  164. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_CLR);
  165. spin_unlock(&host->lock);
  166. if ((stat & BM_SSP_CTRL1_SDIO_IRQ) && (stat & BM_SSP_CTRL1_SDIO_IRQ_EN))
  167. mmc_signal_sdio_irq(host->mmc);
  168. if (stat & BM_SSP_CTRL1_RESP_TIMEOUT_IRQ)
  169. cmd->error = -ETIMEDOUT;
  170. else if (stat & BM_SSP_CTRL1_RESP_ERR_IRQ)
  171. cmd->error = -EIO;
  172. if (data) {
  173. if (stat & (BM_SSP_CTRL1_DATA_TIMEOUT_IRQ |
  174. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ))
  175. data->error = -ETIMEDOUT;
  176. else if (stat & BM_SSP_CTRL1_DATA_CRC_IRQ)
  177. data->error = -EILSEQ;
  178. else if (stat & (BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ |
  179. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ))
  180. data->error = -EIO;
  181. }
  182. return IRQ_HANDLED;
  183. }
  184. static struct dma_async_tx_descriptor *mxs_mmc_prep_dma(
  185. struct mxs_mmc_host *host, unsigned long flags)
  186. {
  187. struct mxs_ssp *ssp = &host->ssp;
  188. struct dma_async_tx_descriptor *desc;
  189. struct mmc_data *data = host->data;
  190. struct scatterlist * sgl;
  191. unsigned int sg_len;
  192. if (data) {
  193. /* data */
  194. dma_map_sg(mmc_dev(host->mmc), data->sg,
  195. data->sg_len, ssp->dma_dir);
  196. sgl = data->sg;
  197. sg_len = data->sg_len;
  198. } else {
  199. /* pio */
  200. sgl = (struct scatterlist *) ssp->ssp_pio_words;
  201. sg_len = SSP_PIO_NUM;
  202. }
  203. desc = dmaengine_prep_slave_sg(ssp->dmach,
  204. sgl, sg_len, ssp->slave_dirn, flags);
  205. if (desc) {
  206. desc->callback = mxs_mmc_dma_irq_callback;
  207. desc->callback_param = host;
  208. } else {
  209. if (data)
  210. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  211. data->sg_len, ssp->dma_dir);
  212. }
  213. return desc;
  214. }
  215. static void mxs_mmc_bc(struct mxs_mmc_host *host)
  216. {
  217. struct mxs_ssp *ssp = &host->ssp;
  218. struct mmc_command *cmd = host->cmd;
  219. struct dma_async_tx_descriptor *desc;
  220. u32 ctrl0, cmd0, cmd1;
  221. ctrl0 = BM_SSP_CTRL0_ENABLE | BM_SSP_CTRL0_IGNORE_CRC;
  222. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD) | BM_SSP_CMD0_APPEND_8CYC;
  223. cmd1 = cmd->arg;
  224. if (host->sdio_irq_en) {
  225. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  226. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  227. }
  228. ssp->ssp_pio_words[0] = ctrl0;
  229. ssp->ssp_pio_words[1] = cmd0;
  230. ssp->ssp_pio_words[2] = cmd1;
  231. ssp->dma_dir = DMA_NONE;
  232. ssp->slave_dirn = DMA_TRANS_NONE;
  233. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  234. if (!desc)
  235. goto out;
  236. dmaengine_submit(desc);
  237. dma_async_issue_pending(ssp->dmach);
  238. return;
  239. out:
  240. dev_warn(mmc_dev(host->mmc),
  241. "%s: failed to prep dma\n", __func__);
  242. }
  243. static void mxs_mmc_ac(struct mxs_mmc_host *host)
  244. {
  245. struct mxs_ssp *ssp = &host->ssp;
  246. struct mmc_command *cmd = host->cmd;
  247. struct dma_async_tx_descriptor *desc;
  248. u32 ignore_crc, get_resp, long_resp;
  249. u32 ctrl0, cmd0, cmd1;
  250. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  251. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  252. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  253. BM_SSP_CTRL0_GET_RESP : 0;
  254. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  255. BM_SSP_CTRL0_LONG_RESP : 0;
  256. ctrl0 = BM_SSP_CTRL0_ENABLE | ignore_crc | get_resp | long_resp;
  257. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  258. cmd1 = cmd->arg;
  259. if (host->sdio_irq_en) {
  260. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  261. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  262. }
  263. ssp->ssp_pio_words[0] = ctrl0;
  264. ssp->ssp_pio_words[1] = cmd0;
  265. ssp->ssp_pio_words[2] = cmd1;
  266. ssp->dma_dir = DMA_NONE;
  267. ssp->slave_dirn = DMA_TRANS_NONE;
  268. desc = mxs_mmc_prep_dma(host, DMA_CTRL_ACK);
  269. if (!desc)
  270. goto out;
  271. dmaengine_submit(desc);
  272. dma_async_issue_pending(ssp->dmach);
  273. return;
  274. out:
  275. dev_warn(mmc_dev(host->mmc),
  276. "%s: failed to prep dma\n", __func__);
  277. }
  278. static unsigned short mxs_ns_to_ssp_ticks(unsigned clock_rate, unsigned ns)
  279. {
  280. const unsigned int ssp_timeout_mul = 4096;
  281. /*
  282. * Calculate ticks in ms since ns are large numbers
  283. * and might overflow
  284. */
  285. const unsigned int clock_per_ms = clock_rate / 1000;
  286. const unsigned int ms = ns / 1000;
  287. const unsigned int ticks = ms * clock_per_ms;
  288. const unsigned int ssp_ticks = ticks / ssp_timeout_mul;
  289. WARN_ON(ssp_ticks == 0);
  290. return ssp_ticks;
  291. }
  292. static void mxs_mmc_adtc(struct mxs_mmc_host *host)
  293. {
  294. struct mmc_command *cmd = host->cmd;
  295. struct mmc_data *data = cmd->data;
  296. struct dma_async_tx_descriptor *desc;
  297. struct scatterlist *sgl = data->sg, *sg;
  298. unsigned int sg_len = data->sg_len;
  299. unsigned int i;
  300. unsigned short dma_data_dir, timeout;
  301. enum dma_transfer_direction slave_dirn;
  302. unsigned int data_size = 0, log2_blksz;
  303. unsigned int blocks = data->blocks;
  304. struct mxs_ssp *ssp = &host->ssp;
  305. u32 ignore_crc, get_resp, long_resp, read;
  306. u32 ctrl0, cmd0, cmd1, val;
  307. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  308. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  309. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  310. BM_SSP_CTRL0_GET_RESP : 0;
  311. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  312. BM_SSP_CTRL0_LONG_RESP : 0;
  313. if (data->flags & MMC_DATA_WRITE) {
  314. dma_data_dir = DMA_TO_DEVICE;
  315. slave_dirn = DMA_MEM_TO_DEV;
  316. read = 0;
  317. } else {
  318. dma_data_dir = DMA_FROM_DEVICE;
  319. slave_dirn = DMA_DEV_TO_MEM;
  320. read = BM_SSP_CTRL0_READ;
  321. }
  322. ctrl0 = BF_SSP(host->bus_width, CTRL0_BUS_WIDTH) |
  323. ignore_crc | get_resp | long_resp |
  324. BM_SSP_CTRL0_DATA_XFER | read |
  325. BM_SSP_CTRL0_WAIT_FOR_IRQ |
  326. BM_SSP_CTRL0_ENABLE;
  327. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  328. /* get logarithm to base 2 of block size for setting register */
  329. log2_blksz = ilog2(data->blksz);
  330. /*
  331. * take special care of the case that data size from data->sg
  332. * is not equal to blocks x blksz
  333. */
  334. for_each_sg(sgl, sg, sg_len, i)
  335. data_size += sg->length;
  336. if (data_size != data->blocks * data->blksz)
  337. blocks = 1;
  338. /* xfer count, block size and count need to be set differently */
  339. if (ssp_is_old(ssp)) {
  340. ctrl0 |= BF_SSP(data_size, CTRL0_XFER_COUNT);
  341. cmd0 |= BF_SSP(log2_blksz, CMD0_BLOCK_SIZE) |
  342. BF_SSP(blocks - 1, CMD0_BLOCK_COUNT);
  343. } else {
  344. writel(data_size, ssp->base + HW_SSP_XFER_SIZE);
  345. writel(BF_SSP(log2_blksz, BLOCK_SIZE_BLOCK_SIZE) |
  346. BF_SSP(blocks - 1, BLOCK_SIZE_BLOCK_COUNT),
  347. ssp->base + HW_SSP_BLOCK_SIZE);
  348. }
  349. if ((cmd->opcode == MMC_STOP_TRANSMISSION) ||
  350. (cmd->opcode == SD_IO_RW_EXTENDED))
  351. cmd0 |= BM_SSP_CMD0_APPEND_8CYC;
  352. cmd1 = cmd->arg;
  353. if (host->sdio_irq_en) {
  354. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  355. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  356. }
  357. /* set the timeout count */
  358. timeout = mxs_ns_to_ssp_ticks(ssp->clk_rate, data->timeout_ns);
  359. val = readl(ssp->base + HW_SSP_TIMING(ssp));
  360. val &= ~(BM_SSP_TIMING_TIMEOUT);
  361. val |= BF_SSP(timeout, TIMING_TIMEOUT);
  362. writel(val, ssp->base + HW_SSP_TIMING(ssp));
  363. /* pio */
  364. ssp->ssp_pio_words[0] = ctrl0;
  365. ssp->ssp_pio_words[1] = cmd0;
  366. ssp->ssp_pio_words[2] = cmd1;
  367. ssp->dma_dir = DMA_NONE;
  368. ssp->slave_dirn = DMA_TRANS_NONE;
  369. desc = mxs_mmc_prep_dma(host, 0);
  370. if (!desc)
  371. goto out;
  372. /* append data sg */
  373. WARN_ON(host->data != NULL);
  374. host->data = data;
  375. ssp->dma_dir = dma_data_dir;
  376. ssp->slave_dirn = slave_dirn;
  377. desc = mxs_mmc_prep_dma(host, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  378. if (!desc)
  379. goto out;
  380. dmaengine_submit(desc);
  381. dma_async_issue_pending(ssp->dmach);
  382. return;
  383. out:
  384. dev_warn(mmc_dev(host->mmc),
  385. "%s: failed to prep dma\n", __func__);
  386. }
  387. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  388. struct mmc_command *cmd)
  389. {
  390. host->cmd = cmd;
  391. switch (mmc_cmd_type(cmd)) {
  392. case MMC_CMD_BC:
  393. mxs_mmc_bc(host);
  394. break;
  395. case MMC_CMD_BCR:
  396. mxs_mmc_ac(host);
  397. break;
  398. case MMC_CMD_AC:
  399. mxs_mmc_ac(host);
  400. break;
  401. case MMC_CMD_ADTC:
  402. mxs_mmc_adtc(host);
  403. break;
  404. default:
  405. dev_warn(mmc_dev(host->mmc),
  406. "%s: unknown MMC command\n", __func__);
  407. break;
  408. }
  409. }
  410. static void mxs_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  411. {
  412. struct mxs_mmc_host *host = mmc_priv(mmc);
  413. WARN_ON(host->mrq != NULL);
  414. host->mrq = mrq;
  415. mxs_mmc_start_cmd(host, mrq->cmd);
  416. }
  417. static void mxs_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  418. {
  419. struct mxs_mmc_host *host = mmc_priv(mmc);
  420. if (ios->bus_width == MMC_BUS_WIDTH_8)
  421. host->bus_width = 2;
  422. else if (ios->bus_width == MMC_BUS_WIDTH_4)
  423. host->bus_width = 1;
  424. else
  425. host->bus_width = 0;
  426. if (ios->clock)
  427. mxs_ssp_set_clk_rate(&host->ssp, ios->clock);
  428. }
  429. static void mxs_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  430. {
  431. struct mxs_mmc_host *host = mmc_priv(mmc);
  432. struct mxs_ssp *ssp = &host->ssp;
  433. unsigned long flags;
  434. spin_lock_irqsave(&host->lock, flags);
  435. host->sdio_irq_en = enable;
  436. if (enable) {
  437. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  438. ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
  439. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  440. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_SET);
  441. } else {
  442. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  443. ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
  444. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  445. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_CLR);
  446. }
  447. spin_unlock_irqrestore(&host->lock, flags);
  448. if (enable && readl(ssp->base + HW_SSP_STATUS(ssp)) &
  449. BM_SSP_STATUS_SDIO_IRQ)
  450. mmc_signal_sdio_irq(host->mmc);
  451. }
  452. static const struct mmc_host_ops mxs_mmc_ops = {
  453. .request = mxs_mmc_request,
  454. .get_ro = mmc_gpio_get_ro,
  455. .get_cd = mxs_mmc_get_cd,
  456. .set_ios = mxs_mmc_set_ios,
  457. .enable_sdio_irq = mxs_mmc_enable_sdio_irq,
  458. };
  459. static struct platform_device_id mxs_ssp_ids[] = {
  460. {
  461. .name = "imx23-mmc",
  462. .driver_data = IMX23_SSP,
  463. }, {
  464. .name = "imx28-mmc",
  465. .driver_data = IMX28_SSP,
  466. }, {
  467. /* sentinel */
  468. }
  469. };
  470. MODULE_DEVICE_TABLE(platform, mxs_ssp_ids);
  471. static const struct of_device_id mxs_mmc_dt_ids[] = {
  472. { .compatible = "fsl,imx23-mmc", .data = (void *) IMX23_SSP, },
  473. { .compatible = "fsl,imx28-mmc", .data = (void *) IMX28_SSP, },
  474. { /* sentinel */ }
  475. };
  476. MODULE_DEVICE_TABLE(of, mxs_mmc_dt_ids);
  477. static int mxs_mmc_probe(struct platform_device *pdev)
  478. {
  479. const struct of_device_id *of_id =
  480. of_match_device(mxs_mmc_dt_ids, &pdev->dev);
  481. struct mxs_mmc_host *host;
  482. struct mmc_host *mmc;
  483. struct resource *iores;
  484. int ret = 0, irq_err;
  485. struct regulator *reg_vmmc;
  486. struct mxs_ssp *ssp;
  487. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  488. irq_err = platform_get_irq(pdev, 0);
  489. if (!iores || irq_err < 0)
  490. return -EINVAL;
  491. mmc = mmc_alloc_host(sizeof(struct mxs_mmc_host), &pdev->dev);
  492. if (!mmc)
  493. return -ENOMEM;
  494. host = mmc_priv(mmc);
  495. ssp = &host->ssp;
  496. ssp->dev = &pdev->dev;
  497. ssp->base = devm_ioremap_resource(&pdev->dev, iores);
  498. if (IS_ERR(ssp->base)) {
  499. ret = PTR_ERR(ssp->base);
  500. goto out_mmc_free;
  501. }
  502. ssp->devid = (enum mxs_ssp_id) of_id->data;
  503. host->mmc = mmc;
  504. host->sdio_irq_en = 0;
  505. reg_vmmc = devm_regulator_get(&pdev->dev, "vmmc");
  506. if (!IS_ERR(reg_vmmc)) {
  507. ret = regulator_enable(reg_vmmc);
  508. if (ret) {
  509. dev_err(&pdev->dev,
  510. "Failed to enable vmmc regulator: %d\n", ret);
  511. goto out_mmc_free;
  512. }
  513. }
  514. ssp->clk = devm_clk_get(&pdev->dev, NULL);
  515. if (IS_ERR(ssp->clk)) {
  516. ret = PTR_ERR(ssp->clk);
  517. goto out_mmc_free;
  518. }
  519. clk_prepare_enable(ssp->clk);
  520. ret = mxs_mmc_reset(host);
  521. if (ret) {
  522. dev_err(&pdev->dev, "Failed to reset mmc: %d\n", ret);
  523. goto out_clk_disable;
  524. }
  525. ssp->dmach = dma_request_slave_channel(&pdev->dev, "rx-tx");
  526. if (!ssp->dmach) {
  527. dev_err(mmc_dev(host->mmc),
  528. "%s: failed to request dma\n", __func__);
  529. ret = -ENODEV;
  530. goto out_clk_disable;
  531. }
  532. /* set mmc core parameters */
  533. mmc->ops = &mxs_mmc_ops;
  534. mmc->caps = MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED |
  535. MMC_CAP_SDIO_IRQ | MMC_CAP_NEEDS_POLL;
  536. mmc->f_min = 400000;
  537. mmc->f_max = 288000000;
  538. ret = mmc_of_parse(mmc);
  539. if (ret)
  540. goto out_clk_disable;
  541. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  542. mmc->max_segs = 52;
  543. mmc->max_blk_size = 1 << 0xf;
  544. mmc->max_blk_count = (ssp_is_old(ssp)) ? 0xff : 0xffffff;
  545. mmc->max_req_size = (ssp_is_old(ssp)) ? 0xffff : 0xffffffff;
  546. mmc->max_seg_size = dma_get_max_seg_size(ssp->dmach->device->dev);
  547. platform_set_drvdata(pdev, mmc);
  548. ret = devm_request_irq(&pdev->dev, irq_err, mxs_mmc_irq_handler, 0,
  549. DRIVER_NAME, host);
  550. if (ret)
  551. goto out_free_dma;
  552. spin_lock_init(&host->lock);
  553. ret = mmc_add_host(mmc);
  554. if (ret)
  555. goto out_free_dma;
  556. dev_info(mmc_dev(host->mmc), "initialized\n");
  557. return 0;
  558. out_free_dma:
  559. if (ssp->dmach)
  560. dma_release_channel(ssp->dmach);
  561. out_clk_disable:
  562. clk_disable_unprepare(ssp->clk);
  563. out_mmc_free:
  564. mmc_free_host(mmc);
  565. return ret;
  566. }
  567. static int mxs_mmc_remove(struct platform_device *pdev)
  568. {
  569. struct mmc_host *mmc = platform_get_drvdata(pdev);
  570. struct mxs_mmc_host *host = mmc_priv(mmc);
  571. struct mxs_ssp *ssp = &host->ssp;
  572. mmc_remove_host(mmc);
  573. if (ssp->dmach)
  574. dma_release_channel(ssp->dmach);
  575. clk_disable_unprepare(ssp->clk);
  576. mmc_free_host(mmc);
  577. return 0;
  578. }
  579. #ifdef CONFIG_PM
  580. static int mxs_mmc_suspend(struct device *dev)
  581. {
  582. struct mmc_host *mmc = dev_get_drvdata(dev);
  583. struct mxs_mmc_host *host = mmc_priv(mmc);
  584. struct mxs_ssp *ssp = &host->ssp;
  585. clk_disable_unprepare(ssp->clk);
  586. return 0;
  587. }
  588. static int mxs_mmc_resume(struct device *dev)
  589. {
  590. struct mmc_host *mmc = dev_get_drvdata(dev);
  591. struct mxs_mmc_host *host = mmc_priv(mmc);
  592. struct mxs_ssp *ssp = &host->ssp;
  593. clk_prepare_enable(ssp->clk);
  594. return 0;
  595. }
  596. static const struct dev_pm_ops mxs_mmc_pm_ops = {
  597. .suspend = mxs_mmc_suspend,
  598. .resume = mxs_mmc_resume,
  599. };
  600. #endif
  601. static struct platform_driver mxs_mmc_driver = {
  602. .probe = mxs_mmc_probe,
  603. .remove = mxs_mmc_remove,
  604. .id_table = mxs_ssp_ids,
  605. .driver = {
  606. .name = DRIVER_NAME,
  607. .owner = THIS_MODULE,
  608. #ifdef CONFIG_PM
  609. .pm = &mxs_mmc_pm_ops,
  610. #endif
  611. .of_match_table = mxs_mmc_dt_ids,
  612. },
  613. };
  614. module_platform_driver(mxs_mmc_driver);
  615. MODULE_DESCRIPTION("FREESCALE MXS MMC peripheral");
  616. MODULE_AUTHOR("Freescale Semiconductor");
  617. MODULE_LICENSE("GPL");
  618. MODULE_ALIAS("platform:" DRIVER_NAME);