qp.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. struct umr_wr {
  67. u64 virt_addr;
  68. struct ib_pd *pd;
  69. unsigned int page_shift;
  70. unsigned int npages;
  71. u32 length;
  72. int access_flags;
  73. u32 mkey;
  74. };
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_qp1(enum ib_qp_type qp_type)
  80. {
  81. return qp_type == IB_QPT_GSI;
  82. }
  83. static int is_sqp(enum ib_qp_type qp_type)
  84. {
  85. return is_qp0(qp_type) || is_qp1(qp_type);
  86. }
  87. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  88. {
  89. return mlx5_buf_offset(&qp->buf, offset);
  90. }
  91. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  94. }
  95. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  98. }
  99. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  100. {
  101. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  102. struct ib_event event;
  103. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  104. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  105. if (ibqp->event_handler) {
  106. event.device = ibqp->device;
  107. event.element.qp = ibqp;
  108. switch (type) {
  109. case MLX5_EVENT_TYPE_PATH_MIG:
  110. event.event = IB_EVENT_PATH_MIG;
  111. break;
  112. case MLX5_EVENT_TYPE_COMM_EST:
  113. event.event = IB_EVENT_COMM_EST;
  114. break;
  115. case MLX5_EVENT_TYPE_SQ_DRAINED:
  116. event.event = IB_EVENT_SQ_DRAINED;
  117. break;
  118. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  119. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  120. break;
  121. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  122. event.event = IB_EVENT_QP_FATAL;
  123. break;
  124. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  125. event.event = IB_EVENT_PATH_MIG_ERR;
  126. break;
  127. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  128. event.event = IB_EVENT_QP_REQ_ERR;
  129. break;
  130. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  131. event.event = IB_EVENT_QP_ACCESS_ERR;
  132. break;
  133. default:
  134. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  135. return;
  136. }
  137. ibqp->event_handler(&event, ibqp->qp_context);
  138. }
  139. }
  140. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  141. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  142. {
  143. int wqe_size;
  144. int wq_size;
  145. /* Sanity check RQ size before proceeding */
  146. if (cap->max_recv_wr > dev->mdev.caps.max_wqes)
  147. return -EINVAL;
  148. if (!has_rq) {
  149. qp->rq.max_gs = 0;
  150. qp->rq.wqe_cnt = 0;
  151. qp->rq.wqe_shift = 0;
  152. } else {
  153. if (ucmd) {
  154. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  155. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  156. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  157. qp->rq.max_post = qp->rq.wqe_cnt;
  158. } else {
  159. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  160. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  161. wqe_size = roundup_pow_of_two(wqe_size);
  162. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  163. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  164. qp->rq.wqe_cnt = wq_size / wqe_size;
  165. if (wqe_size > dev->mdev.caps.max_rq_desc_sz) {
  166. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  167. wqe_size,
  168. dev->mdev.caps.max_rq_desc_sz);
  169. return -EINVAL;
  170. }
  171. qp->rq.wqe_shift = ilog2(wqe_size);
  172. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  173. qp->rq.max_post = qp->rq.wqe_cnt;
  174. }
  175. }
  176. return 0;
  177. }
  178. static int sq_overhead(enum ib_qp_type qp_type)
  179. {
  180. int size = 0;
  181. switch (qp_type) {
  182. case IB_QPT_XRC_INI:
  183. size += sizeof(struct mlx5_wqe_xrc_seg);
  184. /* fall through */
  185. case IB_QPT_RC:
  186. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  187. sizeof(struct mlx5_wqe_atomic_seg) +
  188. sizeof(struct mlx5_wqe_raddr_seg);
  189. break;
  190. case IB_QPT_XRC_TGT:
  191. return 0;
  192. case IB_QPT_UC:
  193. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  194. sizeof(struct mlx5_wqe_raddr_seg) +
  195. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  196. sizeof(struct mlx5_mkey_seg);
  197. break;
  198. case IB_QPT_UD:
  199. case IB_QPT_SMI:
  200. case IB_QPT_GSI:
  201. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  202. sizeof(struct mlx5_wqe_datagram_seg);
  203. break;
  204. case MLX5_IB_QPT_REG_UMR:
  205. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  206. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  207. sizeof(struct mlx5_mkey_seg);
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. return size;
  213. }
  214. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  215. {
  216. int inl_size = 0;
  217. int size;
  218. size = sq_overhead(attr->qp_type);
  219. if (size < 0)
  220. return size;
  221. if (attr->cap.max_inline_data) {
  222. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  223. attr->cap.max_inline_data;
  224. }
  225. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  226. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  227. }
  228. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  229. struct mlx5_ib_qp *qp)
  230. {
  231. int wqe_size;
  232. int wq_size;
  233. if (!attr->cap.max_send_wr)
  234. return 0;
  235. wqe_size = calc_send_wqe(attr);
  236. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  237. if (wqe_size < 0)
  238. return wqe_size;
  239. if (wqe_size > dev->mdev.caps.max_sq_desc_sz) {
  240. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  241. wqe_size, dev->mdev.caps.max_sq_desc_sz);
  242. return -EINVAL;
  243. }
  244. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  245. sizeof(struct mlx5_wqe_inline_seg);
  246. attr->cap.max_inline_data = qp->max_inline_data;
  247. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  248. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  249. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  250. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  251. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  252. return -ENOMEM;
  253. }
  254. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  255. qp->sq.max_gs = attr->cap.max_send_sge;
  256. qp->sq.max_post = wq_size / wqe_size;
  257. attr->cap.max_send_wr = qp->sq.max_post;
  258. return wq_size;
  259. }
  260. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  261. struct mlx5_ib_qp *qp,
  262. struct mlx5_ib_create_qp *ucmd)
  263. {
  264. int desc_sz = 1 << qp->sq.wqe_shift;
  265. if (desc_sz > dev->mdev.caps.max_sq_desc_sz) {
  266. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  267. desc_sz, dev->mdev.caps.max_sq_desc_sz);
  268. return -EINVAL;
  269. }
  270. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  271. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  272. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  273. return -EINVAL;
  274. }
  275. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  276. if (qp->sq.wqe_cnt > dev->mdev.caps.max_wqes) {
  277. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  278. qp->sq.wqe_cnt, dev->mdev.caps.max_wqes);
  279. return -EINVAL;
  280. }
  281. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  282. (qp->sq.wqe_cnt << 6);
  283. return 0;
  284. }
  285. static int qp_has_rq(struct ib_qp_init_attr *attr)
  286. {
  287. if (attr->qp_type == IB_QPT_XRC_INI ||
  288. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  289. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  290. !attr->cap.max_recv_wr)
  291. return 0;
  292. return 1;
  293. }
  294. static int first_med_uuar(void)
  295. {
  296. return 1;
  297. }
  298. static int next_uuar(int n)
  299. {
  300. n++;
  301. while (((n % 4) & 2))
  302. n++;
  303. return n;
  304. }
  305. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  306. {
  307. int n;
  308. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  309. uuari->num_low_latency_uuars - 1;
  310. return n >= 0 ? n : 0;
  311. }
  312. static int max_uuari(struct mlx5_uuar_info *uuari)
  313. {
  314. return uuari->num_uars * 4;
  315. }
  316. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  317. {
  318. int med;
  319. int i;
  320. int t;
  321. med = num_med_uuar(uuari);
  322. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  323. t++;
  324. if (t == med)
  325. return next_uuar(i);
  326. }
  327. return 0;
  328. }
  329. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  330. {
  331. int i;
  332. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  333. if (!test_bit(i, uuari->bitmap)) {
  334. set_bit(i, uuari->bitmap);
  335. uuari->count[i]++;
  336. return i;
  337. }
  338. }
  339. return -ENOMEM;
  340. }
  341. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  342. {
  343. int minidx = first_med_uuar();
  344. int i;
  345. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  346. if (uuari->count[i] < uuari->count[minidx])
  347. minidx = i;
  348. }
  349. uuari->count[minidx]++;
  350. return minidx;
  351. }
  352. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  353. enum mlx5_ib_latency_class lat)
  354. {
  355. int uuarn = -EINVAL;
  356. mutex_lock(&uuari->lock);
  357. switch (lat) {
  358. case MLX5_IB_LATENCY_CLASS_LOW:
  359. uuarn = 0;
  360. uuari->count[uuarn]++;
  361. break;
  362. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  363. if (uuari->ver < 2)
  364. uuarn = -ENOMEM;
  365. else
  366. uuarn = alloc_med_class_uuar(uuari);
  367. break;
  368. case MLX5_IB_LATENCY_CLASS_HIGH:
  369. if (uuari->ver < 2)
  370. uuarn = -ENOMEM;
  371. else
  372. uuarn = alloc_high_class_uuar(uuari);
  373. break;
  374. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  375. uuarn = 2;
  376. break;
  377. }
  378. mutex_unlock(&uuari->lock);
  379. return uuarn;
  380. }
  381. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  382. {
  383. clear_bit(uuarn, uuari->bitmap);
  384. --uuari->count[uuarn];
  385. }
  386. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  387. {
  388. clear_bit(uuarn, uuari->bitmap);
  389. --uuari->count[uuarn];
  390. }
  391. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  392. {
  393. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  394. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  395. mutex_lock(&uuari->lock);
  396. if (uuarn == 0) {
  397. --uuari->count[uuarn];
  398. goto out;
  399. }
  400. if (uuarn < high_uuar) {
  401. free_med_class_uuar(uuari, uuarn);
  402. goto out;
  403. }
  404. free_high_class_uuar(uuari, uuarn);
  405. out:
  406. mutex_unlock(&uuari->lock);
  407. }
  408. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  409. {
  410. switch (state) {
  411. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  412. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  413. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  414. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  415. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  416. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  417. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  418. default: return -1;
  419. }
  420. }
  421. static int to_mlx5_st(enum ib_qp_type type)
  422. {
  423. switch (type) {
  424. case IB_QPT_RC: return MLX5_QP_ST_RC;
  425. case IB_QPT_UC: return MLX5_QP_ST_UC;
  426. case IB_QPT_UD: return MLX5_QP_ST_UD;
  427. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  428. case IB_QPT_XRC_INI:
  429. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  430. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  431. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  432. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  433. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  434. case IB_QPT_RAW_PACKET:
  435. case IB_QPT_MAX:
  436. default: return -EINVAL;
  437. }
  438. }
  439. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  440. {
  441. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  442. }
  443. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  444. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  445. struct mlx5_create_qp_mbox_in **in,
  446. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  447. {
  448. struct mlx5_ib_ucontext *context;
  449. struct mlx5_ib_create_qp ucmd;
  450. int page_shift = 0;
  451. int uar_index;
  452. int npages;
  453. u32 offset = 0;
  454. int uuarn;
  455. int ncont = 0;
  456. int err;
  457. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  458. if (err) {
  459. mlx5_ib_dbg(dev, "copy failed\n");
  460. return err;
  461. }
  462. context = to_mucontext(pd->uobject->context);
  463. /*
  464. * TBD: should come from the verbs when we have the API
  465. */
  466. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  467. if (uuarn < 0) {
  468. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  469. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  470. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  471. if (uuarn < 0) {
  472. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  473. mlx5_ib_dbg(dev, "reverting to high latency\n");
  474. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  475. if (uuarn < 0) {
  476. mlx5_ib_warn(dev, "uuar allocation failed\n");
  477. return uuarn;
  478. }
  479. }
  480. }
  481. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  482. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  483. err = set_user_buf_size(dev, qp, &ucmd);
  484. if (err)
  485. goto err_uuar;
  486. if (ucmd.buf_addr && qp->buf_size) {
  487. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  488. qp->buf_size, 0, 0);
  489. if (IS_ERR(qp->umem)) {
  490. mlx5_ib_dbg(dev, "umem_get failed\n");
  491. err = PTR_ERR(qp->umem);
  492. goto err_uuar;
  493. }
  494. } else {
  495. qp->umem = NULL;
  496. }
  497. if (qp->umem) {
  498. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  499. &ncont, NULL);
  500. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  501. if (err) {
  502. mlx5_ib_warn(dev, "bad offset\n");
  503. goto err_umem;
  504. }
  505. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  506. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  507. }
  508. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  509. *in = mlx5_vzalloc(*inlen);
  510. if (!*in) {
  511. err = -ENOMEM;
  512. goto err_umem;
  513. }
  514. if (qp->umem)
  515. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  516. (*in)->ctx.log_pg_sz_remote_qpn =
  517. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  518. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  519. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  520. resp->uuar_index = uuarn;
  521. qp->uuarn = uuarn;
  522. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  523. if (err) {
  524. mlx5_ib_dbg(dev, "map failed\n");
  525. goto err_free;
  526. }
  527. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  528. if (err) {
  529. mlx5_ib_dbg(dev, "copy failed\n");
  530. goto err_unmap;
  531. }
  532. qp->create_type = MLX5_QP_USER;
  533. return 0;
  534. err_unmap:
  535. mlx5_ib_db_unmap_user(context, &qp->db);
  536. err_free:
  537. mlx5_vfree(*in);
  538. err_umem:
  539. if (qp->umem)
  540. ib_umem_release(qp->umem);
  541. err_uuar:
  542. free_uuar(&context->uuari, uuarn);
  543. return err;
  544. }
  545. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  546. {
  547. struct mlx5_ib_ucontext *context;
  548. context = to_mucontext(pd->uobject->context);
  549. mlx5_ib_db_unmap_user(context, &qp->db);
  550. if (qp->umem)
  551. ib_umem_release(qp->umem);
  552. free_uuar(&context->uuari, qp->uuarn);
  553. }
  554. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  555. struct ib_qp_init_attr *init_attr,
  556. struct mlx5_ib_qp *qp,
  557. struct mlx5_create_qp_mbox_in **in, int *inlen)
  558. {
  559. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  560. struct mlx5_uuar_info *uuari;
  561. int uar_index;
  562. int uuarn;
  563. int err;
  564. uuari = &dev->mdev.priv.uuari;
  565. if (init_attr->create_flags)
  566. return -EINVAL;
  567. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  568. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  569. uuarn = alloc_uuar(uuari, lc);
  570. if (uuarn < 0) {
  571. mlx5_ib_dbg(dev, "\n");
  572. return -ENOMEM;
  573. }
  574. qp->bf = &uuari->bfs[uuarn];
  575. uar_index = qp->bf->uar->index;
  576. err = calc_sq_size(dev, init_attr, qp);
  577. if (err < 0) {
  578. mlx5_ib_dbg(dev, "err %d\n", err);
  579. goto err_uuar;
  580. }
  581. qp->rq.offset = 0;
  582. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  583. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  584. err = mlx5_buf_alloc(&dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  585. if (err) {
  586. mlx5_ib_dbg(dev, "err %d\n", err);
  587. goto err_uuar;
  588. }
  589. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  590. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  591. *in = mlx5_vzalloc(*inlen);
  592. if (!*in) {
  593. err = -ENOMEM;
  594. goto err_buf;
  595. }
  596. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  597. (*in)->ctx.log_pg_sz_remote_qpn =
  598. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  599. /* Set "fast registration enabled" for all kernel QPs */
  600. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  601. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  602. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  603. err = mlx5_db_alloc(&dev->mdev, &qp->db);
  604. if (err) {
  605. mlx5_ib_dbg(dev, "err %d\n", err);
  606. goto err_free;
  607. }
  608. qp->db.db[0] = 0;
  609. qp->db.db[1] = 0;
  610. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  611. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  612. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  613. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  614. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  615. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  616. !qp->sq.w_list || !qp->sq.wqe_head) {
  617. err = -ENOMEM;
  618. goto err_wrid;
  619. }
  620. qp->create_type = MLX5_QP_KERNEL;
  621. return 0;
  622. err_wrid:
  623. mlx5_db_free(&dev->mdev, &qp->db);
  624. kfree(qp->sq.wqe_head);
  625. kfree(qp->sq.w_list);
  626. kfree(qp->sq.wrid);
  627. kfree(qp->sq.wr_data);
  628. kfree(qp->rq.wrid);
  629. err_free:
  630. mlx5_vfree(*in);
  631. err_buf:
  632. mlx5_buf_free(&dev->mdev, &qp->buf);
  633. err_uuar:
  634. free_uuar(&dev->mdev.priv.uuari, uuarn);
  635. return err;
  636. }
  637. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  638. {
  639. mlx5_db_free(&dev->mdev, &qp->db);
  640. kfree(qp->sq.wqe_head);
  641. kfree(qp->sq.w_list);
  642. kfree(qp->sq.wrid);
  643. kfree(qp->sq.wr_data);
  644. kfree(qp->rq.wrid);
  645. mlx5_buf_free(&dev->mdev, &qp->buf);
  646. free_uuar(&dev->mdev.priv.uuari, qp->bf->uuarn);
  647. }
  648. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  649. {
  650. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  651. (attr->qp_type == IB_QPT_XRC_INI))
  652. return cpu_to_be32(MLX5_SRQ_RQ);
  653. else if (!qp->has_rq)
  654. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  655. else
  656. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  657. }
  658. static int is_connected(enum ib_qp_type qp_type)
  659. {
  660. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  661. return 1;
  662. return 0;
  663. }
  664. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  665. struct ib_qp_init_attr *init_attr,
  666. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  667. {
  668. struct mlx5_ib_resources *devr = &dev->devr;
  669. struct mlx5_ib_create_qp_resp resp;
  670. struct mlx5_create_qp_mbox_in *in;
  671. struct mlx5_ib_create_qp ucmd;
  672. int inlen = sizeof(*in);
  673. int err;
  674. mutex_init(&qp->mutex);
  675. spin_lock_init(&qp->sq.lock);
  676. spin_lock_init(&qp->rq.lock);
  677. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  678. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  679. if (pd && pd->uobject) {
  680. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  681. mlx5_ib_dbg(dev, "copy failed\n");
  682. return -EFAULT;
  683. }
  684. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  685. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  686. } else {
  687. qp->wq_sig = !!wq_signature;
  688. }
  689. qp->has_rq = qp_has_rq(init_attr);
  690. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  691. qp, (pd && pd->uobject) ? &ucmd : NULL);
  692. if (err) {
  693. mlx5_ib_dbg(dev, "err %d\n", err);
  694. return err;
  695. }
  696. if (pd) {
  697. if (pd->uobject) {
  698. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  699. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  700. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  701. mlx5_ib_dbg(dev, "invalid rq params\n");
  702. return -EINVAL;
  703. }
  704. if (ucmd.sq_wqe_count > dev->mdev.caps.max_wqes) {
  705. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  706. ucmd.sq_wqe_count, dev->mdev.caps.max_wqes);
  707. return -EINVAL;
  708. }
  709. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  710. if (err)
  711. mlx5_ib_dbg(dev, "err %d\n", err);
  712. } else {
  713. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  714. if (err)
  715. mlx5_ib_dbg(dev, "err %d\n", err);
  716. else
  717. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  718. }
  719. if (err)
  720. return err;
  721. } else {
  722. in = mlx5_vzalloc(sizeof(*in));
  723. if (!in)
  724. return -ENOMEM;
  725. qp->create_type = MLX5_QP_EMPTY;
  726. }
  727. if (is_sqp(init_attr->qp_type))
  728. qp->port = init_attr->port_num;
  729. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  730. MLX5_QP_PM_MIGRATED << 11);
  731. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  732. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  733. else
  734. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  735. if (qp->wq_sig)
  736. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  737. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  738. int rcqe_sz;
  739. int scqe_sz;
  740. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  741. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  742. if (rcqe_sz == 128)
  743. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  744. else
  745. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  746. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  747. if (scqe_sz == 128)
  748. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  749. else
  750. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  751. }
  752. }
  753. if (qp->rq.wqe_cnt) {
  754. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  755. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  756. }
  757. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  758. if (qp->sq.wqe_cnt)
  759. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  760. else
  761. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  762. /* Set default resources */
  763. switch (init_attr->qp_type) {
  764. case IB_QPT_XRC_TGT:
  765. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  766. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  767. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  768. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  769. break;
  770. case IB_QPT_XRC_INI:
  771. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  772. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  773. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  774. break;
  775. default:
  776. if (init_attr->srq) {
  777. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  778. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  779. } else {
  780. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  781. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  782. }
  783. }
  784. if (init_attr->send_cq)
  785. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  786. if (init_attr->recv_cq)
  787. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  788. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  789. err = mlx5_core_create_qp(&dev->mdev, &qp->mqp, in, inlen);
  790. if (err) {
  791. mlx5_ib_dbg(dev, "create qp failed\n");
  792. goto err_create;
  793. }
  794. mlx5_vfree(in);
  795. /* Hardware wants QPN written in big-endian order (after
  796. * shifting) for send doorbell. Precompute this value to save
  797. * a little bit when posting sends.
  798. */
  799. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  800. qp->mqp.event = mlx5_ib_qp_event;
  801. return 0;
  802. err_create:
  803. if (qp->create_type == MLX5_QP_USER)
  804. destroy_qp_user(pd, qp);
  805. else if (qp->create_type == MLX5_QP_KERNEL)
  806. destroy_qp_kernel(dev, qp);
  807. mlx5_vfree(in);
  808. return err;
  809. }
  810. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  811. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  812. {
  813. if (send_cq) {
  814. if (recv_cq) {
  815. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  816. spin_lock_irq(&send_cq->lock);
  817. spin_lock_nested(&recv_cq->lock,
  818. SINGLE_DEPTH_NESTING);
  819. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  820. spin_lock_irq(&send_cq->lock);
  821. __acquire(&recv_cq->lock);
  822. } else {
  823. spin_lock_irq(&recv_cq->lock);
  824. spin_lock_nested(&send_cq->lock,
  825. SINGLE_DEPTH_NESTING);
  826. }
  827. } else {
  828. spin_lock_irq(&send_cq->lock);
  829. }
  830. } else if (recv_cq) {
  831. spin_lock_irq(&recv_cq->lock);
  832. }
  833. }
  834. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  835. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  836. {
  837. if (send_cq) {
  838. if (recv_cq) {
  839. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  840. spin_unlock(&recv_cq->lock);
  841. spin_unlock_irq(&send_cq->lock);
  842. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  843. __release(&recv_cq->lock);
  844. spin_unlock_irq(&send_cq->lock);
  845. } else {
  846. spin_unlock(&send_cq->lock);
  847. spin_unlock_irq(&recv_cq->lock);
  848. }
  849. } else {
  850. spin_unlock_irq(&send_cq->lock);
  851. }
  852. } else if (recv_cq) {
  853. spin_unlock_irq(&recv_cq->lock);
  854. }
  855. }
  856. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  857. {
  858. return to_mpd(qp->ibqp.pd);
  859. }
  860. static void get_cqs(struct mlx5_ib_qp *qp,
  861. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  862. {
  863. switch (qp->ibqp.qp_type) {
  864. case IB_QPT_XRC_TGT:
  865. *send_cq = NULL;
  866. *recv_cq = NULL;
  867. break;
  868. case MLX5_IB_QPT_REG_UMR:
  869. case IB_QPT_XRC_INI:
  870. *send_cq = to_mcq(qp->ibqp.send_cq);
  871. *recv_cq = NULL;
  872. break;
  873. case IB_QPT_SMI:
  874. case IB_QPT_GSI:
  875. case IB_QPT_RC:
  876. case IB_QPT_UC:
  877. case IB_QPT_UD:
  878. case IB_QPT_RAW_IPV6:
  879. case IB_QPT_RAW_ETHERTYPE:
  880. *send_cq = to_mcq(qp->ibqp.send_cq);
  881. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  882. break;
  883. case IB_QPT_RAW_PACKET:
  884. case IB_QPT_MAX:
  885. default:
  886. *send_cq = NULL;
  887. *recv_cq = NULL;
  888. break;
  889. }
  890. }
  891. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  892. {
  893. struct mlx5_ib_cq *send_cq, *recv_cq;
  894. struct mlx5_modify_qp_mbox_in *in;
  895. int err;
  896. in = kzalloc(sizeof(*in), GFP_KERNEL);
  897. if (!in)
  898. return;
  899. if (qp->state != IB_QPS_RESET)
  900. if (mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(qp->state),
  901. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  902. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  903. qp->mqp.qpn);
  904. get_cqs(qp, &send_cq, &recv_cq);
  905. if (qp->create_type == MLX5_QP_KERNEL) {
  906. mlx5_ib_lock_cqs(send_cq, recv_cq);
  907. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  908. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  909. if (send_cq != recv_cq)
  910. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  911. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  912. }
  913. err = mlx5_core_destroy_qp(&dev->mdev, &qp->mqp);
  914. if (err)
  915. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  916. kfree(in);
  917. if (qp->create_type == MLX5_QP_KERNEL)
  918. destroy_qp_kernel(dev, qp);
  919. else if (qp->create_type == MLX5_QP_USER)
  920. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  921. }
  922. static const char *ib_qp_type_str(enum ib_qp_type type)
  923. {
  924. switch (type) {
  925. case IB_QPT_SMI:
  926. return "IB_QPT_SMI";
  927. case IB_QPT_GSI:
  928. return "IB_QPT_GSI";
  929. case IB_QPT_RC:
  930. return "IB_QPT_RC";
  931. case IB_QPT_UC:
  932. return "IB_QPT_UC";
  933. case IB_QPT_UD:
  934. return "IB_QPT_UD";
  935. case IB_QPT_RAW_IPV6:
  936. return "IB_QPT_RAW_IPV6";
  937. case IB_QPT_RAW_ETHERTYPE:
  938. return "IB_QPT_RAW_ETHERTYPE";
  939. case IB_QPT_XRC_INI:
  940. return "IB_QPT_XRC_INI";
  941. case IB_QPT_XRC_TGT:
  942. return "IB_QPT_XRC_TGT";
  943. case IB_QPT_RAW_PACKET:
  944. return "IB_QPT_RAW_PACKET";
  945. case MLX5_IB_QPT_REG_UMR:
  946. return "MLX5_IB_QPT_REG_UMR";
  947. case IB_QPT_MAX:
  948. default:
  949. return "Invalid QP type";
  950. }
  951. }
  952. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  953. struct ib_qp_init_attr *init_attr,
  954. struct ib_udata *udata)
  955. {
  956. struct mlx5_ib_dev *dev;
  957. struct mlx5_ib_qp *qp;
  958. u16 xrcdn = 0;
  959. int err;
  960. if (pd) {
  961. dev = to_mdev(pd->device);
  962. } else {
  963. /* being cautious here */
  964. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  965. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  966. pr_warn("%s: no PD for transport %s\n", __func__,
  967. ib_qp_type_str(init_attr->qp_type));
  968. return ERR_PTR(-EINVAL);
  969. }
  970. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  971. }
  972. switch (init_attr->qp_type) {
  973. case IB_QPT_XRC_TGT:
  974. case IB_QPT_XRC_INI:
  975. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC)) {
  976. mlx5_ib_dbg(dev, "XRC not supported\n");
  977. return ERR_PTR(-ENOSYS);
  978. }
  979. init_attr->recv_cq = NULL;
  980. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  981. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  982. init_attr->send_cq = NULL;
  983. }
  984. /* fall through */
  985. case IB_QPT_RC:
  986. case IB_QPT_UC:
  987. case IB_QPT_UD:
  988. case IB_QPT_SMI:
  989. case IB_QPT_GSI:
  990. case MLX5_IB_QPT_REG_UMR:
  991. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  992. if (!qp)
  993. return ERR_PTR(-ENOMEM);
  994. err = create_qp_common(dev, pd, init_attr, udata, qp);
  995. if (err) {
  996. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  997. kfree(qp);
  998. return ERR_PTR(err);
  999. }
  1000. if (is_qp0(init_attr->qp_type))
  1001. qp->ibqp.qp_num = 0;
  1002. else if (is_qp1(init_attr->qp_type))
  1003. qp->ibqp.qp_num = 1;
  1004. else
  1005. qp->ibqp.qp_num = qp->mqp.qpn;
  1006. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1007. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1008. to_mcq(init_attr->send_cq)->mcq.cqn);
  1009. qp->xrcdn = xrcdn;
  1010. break;
  1011. case IB_QPT_RAW_IPV6:
  1012. case IB_QPT_RAW_ETHERTYPE:
  1013. case IB_QPT_RAW_PACKET:
  1014. case IB_QPT_MAX:
  1015. default:
  1016. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1017. init_attr->qp_type);
  1018. /* Don't support raw QPs */
  1019. return ERR_PTR(-EINVAL);
  1020. }
  1021. return &qp->ibqp;
  1022. }
  1023. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1024. {
  1025. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1026. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1027. destroy_qp_common(dev, mqp);
  1028. kfree(mqp);
  1029. return 0;
  1030. }
  1031. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1032. int attr_mask)
  1033. {
  1034. u32 hw_access_flags = 0;
  1035. u8 dest_rd_atomic;
  1036. u32 access_flags;
  1037. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1038. dest_rd_atomic = attr->max_dest_rd_atomic;
  1039. else
  1040. dest_rd_atomic = qp->resp_depth;
  1041. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1042. access_flags = attr->qp_access_flags;
  1043. else
  1044. access_flags = qp->atomic_rd_en;
  1045. if (!dest_rd_atomic)
  1046. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1047. if (access_flags & IB_ACCESS_REMOTE_READ)
  1048. hw_access_flags |= MLX5_QP_BIT_RRE;
  1049. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1050. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1051. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1052. hw_access_flags |= MLX5_QP_BIT_RWE;
  1053. return cpu_to_be32(hw_access_flags);
  1054. }
  1055. enum {
  1056. MLX5_PATH_FLAG_FL = 1 << 0,
  1057. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1058. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1059. };
  1060. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1061. {
  1062. if (rate == IB_RATE_PORT_CURRENT) {
  1063. return 0;
  1064. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1065. return -EINVAL;
  1066. } else {
  1067. while (rate != IB_RATE_2_5_GBPS &&
  1068. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1069. dev->mdev.caps.stat_rate_support))
  1070. --rate;
  1071. }
  1072. return rate + MLX5_STAT_RATE_OFFSET;
  1073. }
  1074. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1075. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1076. u32 path_flags, const struct ib_qp_attr *attr)
  1077. {
  1078. int err;
  1079. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1080. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1081. if (attr_mask & IB_QP_PKEY_INDEX)
  1082. path->pkey_index = attr->pkey_index;
  1083. path->grh_mlid = ah->src_path_bits & 0x7f;
  1084. path->rlid = cpu_to_be16(ah->dlid);
  1085. if (ah->ah_flags & IB_AH_GRH) {
  1086. path->grh_mlid |= 1 << 7;
  1087. path->mgid_index = ah->grh.sgid_index;
  1088. path->hop_limit = ah->grh.hop_limit;
  1089. path->tclass_flowlabel =
  1090. cpu_to_be32((ah->grh.traffic_class << 20) |
  1091. (ah->grh.flow_label));
  1092. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1093. }
  1094. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1095. if (err < 0)
  1096. return err;
  1097. path->static_rate = err;
  1098. path->port = port;
  1099. if (ah->ah_flags & IB_AH_GRH) {
  1100. if (ah->grh.sgid_index >= dev->mdev.caps.port[port - 1].gid_table_len) {
  1101. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1102. ah->grh.sgid_index, dev->mdev.caps.port[port - 1].gid_table_len);
  1103. return -EINVAL;
  1104. }
  1105. path->grh_mlid |= 1 << 7;
  1106. path->mgid_index = ah->grh.sgid_index;
  1107. path->hop_limit = ah->grh.hop_limit;
  1108. path->tclass_flowlabel =
  1109. cpu_to_be32((ah->grh.traffic_class << 20) |
  1110. (ah->grh.flow_label));
  1111. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1112. }
  1113. if (attr_mask & IB_QP_TIMEOUT)
  1114. path->ackto_lt = attr->timeout << 3;
  1115. path->sl = ah->sl & 0xf;
  1116. return 0;
  1117. }
  1118. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1119. [MLX5_QP_STATE_INIT] = {
  1120. [MLX5_QP_STATE_INIT] = {
  1121. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1122. MLX5_QP_OPTPAR_RAE |
  1123. MLX5_QP_OPTPAR_RWE |
  1124. MLX5_QP_OPTPAR_PKEY_INDEX |
  1125. MLX5_QP_OPTPAR_PRI_PORT,
  1126. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1127. MLX5_QP_OPTPAR_PKEY_INDEX |
  1128. MLX5_QP_OPTPAR_PRI_PORT,
  1129. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1130. MLX5_QP_OPTPAR_Q_KEY |
  1131. MLX5_QP_OPTPAR_PRI_PORT,
  1132. },
  1133. [MLX5_QP_STATE_RTR] = {
  1134. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1135. MLX5_QP_OPTPAR_RRE |
  1136. MLX5_QP_OPTPAR_RAE |
  1137. MLX5_QP_OPTPAR_RWE |
  1138. MLX5_QP_OPTPAR_PKEY_INDEX,
  1139. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1140. MLX5_QP_OPTPAR_RWE |
  1141. MLX5_QP_OPTPAR_PKEY_INDEX,
  1142. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1143. MLX5_QP_OPTPAR_Q_KEY,
  1144. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1145. MLX5_QP_OPTPAR_Q_KEY,
  1146. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1147. MLX5_QP_OPTPAR_RRE |
  1148. MLX5_QP_OPTPAR_RAE |
  1149. MLX5_QP_OPTPAR_RWE |
  1150. MLX5_QP_OPTPAR_PKEY_INDEX,
  1151. },
  1152. },
  1153. [MLX5_QP_STATE_RTR] = {
  1154. [MLX5_QP_STATE_RTS] = {
  1155. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1156. MLX5_QP_OPTPAR_RRE |
  1157. MLX5_QP_OPTPAR_RAE |
  1158. MLX5_QP_OPTPAR_RWE |
  1159. MLX5_QP_OPTPAR_PM_STATE |
  1160. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1161. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1162. MLX5_QP_OPTPAR_RWE |
  1163. MLX5_QP_OPTPAR_PM_STATE,
  1164. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1165. },
  1166. },
  1167. [MLX5_QP_STATE_RTS] = {
  1168. [MLX5_QP_STATE_RTS] = {
  1169. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1170. MLX5_QP_OPTPAR_RAE |
  1171. MLX5_QP_OPTPAR_RWE |
  1172. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1173. MLX5_QP_OPTPAR_PM_STATE |
  1174. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1175. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1176. MLX5_QP_OPTPAR_PM_STATE |
  1177. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1178. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1179. MLX5_QP_OPTPAR_SRQN |
  1180. MLX5_QP_OPTPAR_CQN_RCV,
  1181. },
  1182. },
  1183. [MLX5_QP_STATE_SQER] = {
  1184. [MLX5_QP_STATE_RTS] = {
  1185. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1186. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1187. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1188. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1189. MLX5_QP_OPTPAR_RWE |
  1190. MLX5_QP_OPTPAR_RAE |
  1191. MLX5_QP_OPTPAR_RRE,
  1192. },
  1193. },
  1194. };
  1195. static int ib_nr_to_mlx5_nr(int ib_mask)
  1196. {
  1197. switch (ib_mask) {
  1198. case IB_QP_STATE:
  1199. return 0;
  1200. case IB_QP_CUR_STATE:
  1201. return 0;
  1202. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1203. return 0;
  1204. case IB_QP_ACCESS_FLAGS:
  1205. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1206. MLX5_QP_OPTPAR_RAE;
  1207. case IB_QP_PKEY_INDEX:
  1208. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1209. case IB_QP_PORT:
  1210. return MLX5_QP_OPTPAR_PRI_PORT;
  1211. case IB_QP_QKEY:
  1212. return MLX5_QP_OPTPAR_Q_KEY;
  1213. case IB_QP_AV:
  1214. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1215. MLX5_QP_OPTPAR_PRI_PORT;
  1216. case IB_QP_PATH_MTU:
  1217. return 0;
  1218. case IB_QP_TIMEOUT:
  1219. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1220. case IB_QP_RETRY_CNT:
  1221. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1222. case IB_QP_RNR_RETRY:
  1223. return MLX5_QP_OPTPAR_RNR_RETRY;
  1224. case IB_QP_RQ_PSN:
  1225. return 0;
  1226. case IB_QP_MAX_QP_RD_ATOMIC:
  1227. return MLX5_QP_OPTPAR_SRA_MAX;
  1228. case IB_QP_ALT_PATH:
  1229. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1230. case IB_QP_MIN_RNR_TIMER:
  1231. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1232. case IB_QP_SQ_PSN:
  1233. return 0;
  1234. case IB_QP_MAX_DEST_RD_ATOMIC:
  1235. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1236. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1237. case IB_QP_PATH_MIG_STATE:
  1238. return MLX5_QP_OPTPAR_PM_STATE;
  1239. case IB_QP_CAP:
  1240. return 0;
  1241. case IB_QP_DEST_QPN:
  1242. return 0;
  1243. }
  1244. return 0;
  1245. }
  1246. static int ib_mask_to_mlx5_opt(int ib_mask)
  1247. {
  1248. int result = 0;
  1249. int i;
  1250. for (i = 0; i < 8 * sizeof(int); i++) {
  1251. if ((1 << i) & ib_mask)
  1252. result |= ib_nr_to_mlx5_nr(1 << i);
  1253. }
  1254. return result;
  1255. }
  1256. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1257. const struct ib_qp_attr *attr, int attr_mask,
  1258. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1259. {
  1260. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1261. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1262. struct mlx5_ib_cq *send_cq, *recv_cq;
  1263. struct mlx5_qp_context *context;
  1264. struct mlx5_modify_qp_mbox_in *in;
  1265. struct mlx5_ib_pd *pd;
  1266. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1267. enum mlx5_qp_optpar optpar;
  1268. int sqd_event;
  1269. int mlx5_st;
  1270. int err;
  1271. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1272. if (!in)
  1273. return -ENOMEM;
  1274. context = &in->ctx;
  1275. err = to_mlx5_st(ibqp->qp_type);
  1276. if (err < 0)
  1277. goto out;
  1278. context->flags = cpu_to_be32(err << 16);
  1279. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1280. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1281. } else {
  1282. switch (attr->path_mig_state) {
  1283. case IB_MIG_MIGRATED:
  1284. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1285. break;
  1286. case IB_MIG_REARM:
  1287. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1288. break;
  1289. case IB_MIG_ARMED:
  1290. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1291. break;
  1292. }
  1293. }
  1294. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1295. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1296. } else if (ibqp->qp_type == IB_QPT_UD ||
  1297. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1298. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1299. } else if (attr_mask & IB_QP_PATH_MTU) {
  1300. if (attr->path_mtu < IB_MTU_256 ||
  1301. attr->path_mtu > IB_MTU_4096) {
  1302. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1303. err = -EINVAL;
  1304. goto out;
  1305. }
  1306. context->mtu_msgmax = (attr->path_mtu << 5) | dev->mdev.caps.log_max_msg;
  1307. }
  1308. if (attr_mask & IB_QP_DEST_QPN)
  1309. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1310. if (attr_mask & IB_QP_PKEY_INDEX)
  1311. context->pri_path.pkey_index = attr->pkey_index;
  1312. /* todo implement counter_index functionality */
  1313. if (is_sqp(ibqp->qp_type))
  1314. context->pri_path.port = qp->port;
  1315. if (attr_mask & IB_QP_PORT)
  1316. context->pri_path.port = attr->port_num;
  1317. if (attr_mask & IB_QP_AV) {
  1318. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1319. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1320. attr_mask, 0, attr);
  1321. if (err)
  1322. goto out;
  1323. }
  1324. if (attr_mask & IB_QP_TIMEOUT)
  1325. context->pri_path.ackto_lt |= attr->timeout << 3;
  1326. if (attr_mask & IB_QP_ALT_PATH) {
  1327. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1328. attr->alt_port_num, attr_mask, 0, attr);
  1329. if (err)
  1330. goto out;
  1331. }
  1332. pd = get_pd(qp);
  1333. get_cqs(qp, &send_cq, &recv_cq);
  1334. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1335. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1336. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1337. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1338. if (attr_mask & IB_QP_RNR_RETRY)
  1339. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1340. if (attr_mask & IB_QP_RETRY_CNT)
  1341. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1342. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1343. if (attr->max_rd_atomic)
  1344. context->params1 |=
  1345. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1346. }
  1347. if (attr_mask & IB_QP_SQ_PSN)
  1348. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1349. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1350. if (attr->max_dest_rd_atomic)
  1351. context->params2 |=
  1352. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1353. }
  1354. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1355. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1356. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1357. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1358. if (attr_mask & IB_QP_RQ_PSN)
  1359. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1360. if (attr_mask & IB_QP_QKEY)
  1361. context->qkey = cpu_to_be32(attr->qkey);
  1362. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1363. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1364. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1365. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1366. sqd_event = 1;
  1367. else
  1368. sqd_event = 0;
  1369. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1370. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1371. mlx5_cur = to_mlx5_state(cur_state);
  1372. mlx5_new = to_mlx5_state(new_state);
  1373. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1374. if (mlx5_st < 0)
  1375. goto out;
  1376. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1377. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1378. in->optparam = cpu_to_be32(optpar);
  1379. err = mlx5_core_qp_modify(&dev->mdev, to_mlx5_state(cur_state),
  1380. to_mlx5_state(new_state), in, sqd_event,
  1381. &qp->mqp);
  1382. if (err)
  1383. goto out;
  1384. qp->state = new_state;
  1385. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1386. qp->atomic_rd_en = attr->qp_access_flags;
  1387. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1388. qp->resp_depth = attr->max_dest_rd_atomic;
  1389. if (attr_mask & IB_QP_PORT)
  1390. qp->port = attr->port_num;
  1391. if (attr_mask & IB_QP_ALT_PATH)
  1392. qp->alt_port = attr->alt_port_num;
  1393. /*
  1394. * If we moved a kernel QP to RESET, clean up all old CQ
  1395. * entries and reinitialize the QP.
  1396. */
  1397. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1398. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1399. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1400. if (send_cq != recv_cq)
  1401. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1402. qp->rq.head = 0;
  1403. qp->rq.tail = 0;
  1404. qp->sq.head = 0;
  1405. qp->sq.tail = 0;
  1406. qp->sq.cur_post = 0;
  1407. qp->sq.last_poll = 0;
  1408. qp->db.db[MLX5_RCV_DBR] = 0;
  1409. qp->db.db[MLX5_SND_DBR] = 0;
  1410. }
  1411. out:
  1412. kfree(in);
  1413. return err;
  1414. }
  1415. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1416. int attr_mask, struct ib_udata *udata)
  1417. {
  1418. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1419. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1420. enum ib_qp_state cur_state, new_state;
  1421. int err = -EINVAL;
  1422. int port;
  1423. mutex_lock(&qp->mutex);
  1424. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1425. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1426. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1427. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1428. IB_LINK_LAYER_UNSPECIFIED))
  1429. goto out;
  1430. if ((attr_mask & IB_QP_PORT) &&
  1431. (attr->port_num == 0 || attr->port_num > dev->mdev.caps.num_ports))
  1432. goto out;
  1433. if (attr_mask & IB_QP_PKEY_INDEX) {
  1434. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1435. if (attr->pkey_index >= dev->mdev.caps.port[port - 1].pkey_table_len)
  1436. goto out;
  1437. }
  1438. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1439. attr->max_rd_atomic > dev->mdev.caps.max_ra_res_qp)
  1440. goto out;
  1441. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1442. attr->max_dest_rd_atomic > dev->mdev.caps.max_ra_req_qp)
  1443. goto out;
  1444. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1445. err = 0;
  1446. goto out;
  1447. }
  1448. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1449. out:
  1450. mutex_unlock(&qp->mutex);
  1451. return err;
  1452. }
  1453. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1454. {
  1455. struct mlx5_ib_cq *cq;
  1456. unsigned cur;
  1457. cur = wq->head - wq->tail;
  1458. if (likely(cur + nreq < wq->max_post))
  1459. return 0;
  1460. cq = to_mcq(ib_cq);
  1461. spin_lock(&cq->lock);
  1462. cur = wq->head - wq->tail;
  1463. spin_unlock(&cq->lock);
  1464. return cur + nreq >= wq->max_post;
  1465. }
  1466. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1467. u64 remote_addr, u32 rkey)
  1468. {
  1469. rseg->raddr = cpu_to_be64(remote_addr);
  1470. rseg->rkey = cpu_to_be32(rkey);
  1471. rseg->reserved = 0;
  1472. }
  1473. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1474. struct ib_send_wr *wr)
  1475. {
  1476. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1477. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1478. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1479. }
  1480. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1481. {
  1482. dseg->byte_count = cpu_to_be32(sg->length);
  1483. dseg->lkey = cpu_to_be32(sg->lkey);
  1484. dseg->addr = cpu_to_be64(sg->addr);
  1485. }
  1486. static __be16 get_klm_octo(int npages)
  1487. {
  1488. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1489. }
  1490. static __be64 frwr_mkey_mask(void)
  1491. {
  1492. u64 result;
  1493. result = MLX5_MKEY_MASK_LEN |
  1494. MLX5_MKEY_MASK_PAGE_SIZE |
  1495. MLX5_MKEY_MASK_START_ADDR |
  1496. MLX5_MKEY_MASK_EN_RINVAL |
  1497. MLX5_MKEY_MASK_KEY |
  1498. MLX5_MKEY_MASK_LR |
  1499. MLX5_MKEY_MASK_LW |
  1500. MLX5_MKEY_MASK_RR |
  1501. MLX5_MKEY_MASK_RW |
  1502. MLX5_MKEY_MASK_A |
  1503. MLX5_MKEY_MASK_SMALL_FENCE |
  1504. MLX5_MKEY_MASK_FREE;
  1505. return cpu_to_be64(result);
  1506. }
  1507. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1508. struct ib_send_wr *wr, int li)
  1509. {
  1510. memset(umr, 0, sizeof(*umr));
  1511. if (li) {
  1512. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1513. umr->flags = 1 << 7;
  1514. return;
  1515. }
  1516. umr->flags = (1 << 5); /* fail if not free */
  1517. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1518. umr->mkey_mask = frwr_mkey_mask();
  1519. }
  1520. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1521. struct ib_send_wr *wr)
  1522. {
  1523. struct umr_wr *umrwr = (struct umr_wr *)&wr->wr.fast_reg;
  1524. u64 mask;
  1525. memset(umr, 0, sizeof(*umr));
  1526. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1527. umr->flags = 1 << 5; /* fail if not free */
  1528. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1529. mask = MLX5_MKEY_MASK_LEN |
  1530. MLX5_MKEY_MASK_PAGE_SIZE |
  1531. MLX5_MKEY_MASK_START_ADDR |
  1532. MLX5_MKEY_MASK_PD |
  1533. MLX5_MKEY_MASK_LR |
  1534. MLX5_MKEY_MASK_LW |
  1535. MLX5_MKEY_MASK_KEY |
  1536. MLX5_MKEY_MASK_RR |
  1537. MLX5_MKEY_MASK_RW |
  1538. MLX5_MKEY_MASK_A |
  1539. MLX5_MKEY_MASK_FREE;
  1540. umr->mkey_mask = cpu_to_be64(mask);
  1541. } else {
  1542. umr->flags = 2 << 5; /* fail if free */
  1543. mask = MLX5_MKEY_MASK_FREE;
  1544. umr->mkey_mask = cpu_to_be64(mask);
  1545. }
  1546. if (!wr->num_sge)
  1547. umr->flags |= (1 << 7); /* inline */
  1548. }
  1549. static u8 get_umr_flags(int acc)
  1550. {
  1551. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1552. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1553. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1554. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1555. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN | MLX5_ACCESS_MODE_MTT;
  1556. }
  1557. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1558. int li, int *writ)
  1559. {
  1560. memset(seg, 0, sizeof(*seg));
  1561. if (li) {
  1562. seg->status = 1 << 6;
  1563. return;
  1564. }
  1565. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags);
  1566. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1567. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1568. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1569. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1570. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1571. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1572. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1573. }
  1574. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1575. {
  1576. memset(seg, 0, sizeof(*seg));
  1577. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1578. seg->status = 1 << 6;
  1579. return;
  1580. }
  1581. seg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1582. seg->flags_pd = cpu_to_be32(to_mpd((struct ib_pd *)wr->wr.fast_reg.page_list)->pdn);
  1583. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1584. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1585. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1586. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1587. mlx5_mkey_variant(wr->wr.fast_reg.rkey));
  1588. }
  1589. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1590. struct ib_send_wr *wr,
  1591. struct mlx5_core_dev *mdev,
  1592. struct mlx5_ib_pd *pd,
  1593. int writ)
  1594. {
  1595. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1596. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1597. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1598. int i;
  1599. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1600. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1601. dseg->addr = cpu_to_be64(mfrpl->map);
  1602. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1603. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1604. }
  1605. static __be32 send_ieth(struct ib_send_wr *wr)
  1606. {
  1607. switch (wr->opcode) {
  1608. case IB_WR_SEND_WITH_IMM:
  1609. case IB_WR_RDMA_WRITE_WITH_IMM:
  1610. return wr->ex.imm_data;
  1611. case IB_WR_SEND_WITH_INV:
  1612. return cpu_to_be32(wr->ex.invalidate_rkey);
  1613. default:
  1614. return 0;
  1615. }
  1616. }
  1617. static u8 calc_sig(void *wqe, int size)
  1618. {
  1619. u8 *p = wqe;
  1620. u8 res = 0;
  1621. int i;
  1622. for (i = 0; i < size; i++)
  1623. res ^= p[i];
  1624. return ~res;
  1625. }
  1626. static u8 wq_sig(void *wqe)
  1627. {
  1628. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1629. }
  1630. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1631. void *wqe, int *sz)
  1632. {
  1633. struct mlx5_wqe_inline_seg *seg;
  1634. void *qend = qp->sq.qend;
  1635. void *addr;
  1636. int inl = 0;
  1637. int copy;
  1638. int len;
  1639. int i;
  1640. seg = wqe;
  1641. wqe += sizeof(*seg);
  1642. for (i = 0; i < wr->num_sge; i++) {
  1643. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1644. len = wr->sg_list[i].length;
  1645. inl += len;
  1646. if (unlikely(inl > qp->max_inline_data))
  1647. return -ENOMEM;
  1648. if (unlikely(wqe + len > qend)) {
  1649. copy = qend - wqe;
  1650. memcpy(wqe, addr, copy);
  1651. addr += copy;
  1652. len -= copy;
  1653. wqe = mlx5_get_send_wqe(qp, 0);
  1654. }
  1655. memcpy(wqe, addr, len);
  1656. wqe += len;
  1657. }
  1658. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1659. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1660. return 0;
  1661. }
  1662. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  1663. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  1664. {
  1665. int writ = 0;
  1666. int li;
  1667. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  1668. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  1669. return -EINVAL;
  1670. set_frwr_umr_segment(*seg, wr, li);
  1671. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1672. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1673. if (unlikely((*seg == qp->sq.qend)))
  1674. *seg = mlx5_get_send_wqe(qp, 0);
  1675. set_mkey_segment(*seg, wr, li, &writ);
  1676. *seg += sizeof(struct mlx5_mkey_seg);
  1677. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1678. if (unlikely((*seg == qp->sq.qend)))
  1679. *seg = mlx5_get_send_wqe(qp, 0);
  1680. if (!li) {
  1681. if (unlikely(wr->wr.fast_reg.page_list_len >
  1682. wr->wr.fast_reg.page_list->max_page_list_len))
  1683. return -ENOMEM;
  1684. set_frwr_pages(*seg, wr, mdev, pd, writ);
  1685. *seg += sizeof(struct mlx5_wqe_data_seg);
  1686. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  1687. }
  1688. return 0;
  1689. }
  1690. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  1691. {
  1692. __be32 *p = NULL;
  1693. int tidx = idx;
  1694. int i, j;
  1695. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  1696. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  1697. if ((i & 0xf) == 0) {
  1698. void *buf = mlx5_get_send_wqe(qp, tidx);
  1699. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  1700. p = buf;
  1701. j = 0;
  1702. }
  1703. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  1704. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  1705. be32_to_cpu(p[j + 3]));
  1706. }
  1707. }
  1708. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  1709. unsigned bytecnt, struct mlx5_ib_qp *qp)
  1710. {
  1711. while (bytecnt > 0) {
  1712. __iowrite64_copy(dst++, src++, 8);
  1713. __iowrite64_copy(dst++, src++, 8);
  1714. __iowrite64_copy(dst++, src++, 8);
  1715. __iowrite64_copy(dst++, src++, 8);
  1716. __iowrite64_copy(dst++, src++, 8);
  1717. __iowrite64_copy(dst++, src++, 8);
  1718. __iowrite64_copy(dst++, src++, 8);
  1719. __iowrite64_copy(dst++, src++, 8);
  1720. bytecnt -= 64;
  1721. if (unlikely(src == qp->sq.qend))
  1722. src = mlx5_get_send_wqe(qp, 0);
  1723. }
  1724. }
  1725. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  1726. {
  1727. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  1728. wr->send_flags & IB_SEND_FENCE))
  1729. return MLX5_FENCE_MODE_STRONG_ORDERING;
  1730. if (unlikely(fence)) {
  1731. if (wr->send_flags & IB_SEND_FENCE)
  1732. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  1733. else
  1734. return fence;
  1735. } else {
  1736. return 0;
  1737. }
  1738. }
  1739. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1740. struct ib_send_wr **bad_wr)
  1741. {
  1742. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  1743. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1744. struct mlx5_core_dev *mdev = &dev->mdev;
  1745. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1746. struct mlx5_wqe_data_seg *dpseg;
  1747. struct mlx5_wqe_xrc_seg *xrc;
  1748. struct mlx5_bf *bf = qp->bf;
  1749. int uninitialized_var(size);
  1750. void *qend = qp->sq.qend;
  1751. unsigned long flags;
  1752. u32 mlx5_opcode;
  1753. unsigned idx;
  1754. int err = 0;
  1755. int inl = 0;
  1756. int num_sge;
  1757. void *seg;
  1758. int nreq;
  1759. int i;
  1760. u8 next_fence = 0;
  1761. u8 opmod = 0;
  1762. u8 fence;
  1763. spin_lock_irqsave(&qp->sq.lock, flags);
  1764. for (nreq = 0; wr; nreq++, wr = wr->next) {
  1765. if (unlikely(wr->opcode >= sizeof(mlx5_ib_opcode) / sizeof(mlx5_ib_opcode[0]))) {
  1766. mlx5_ib_warn(dev, "\n");
  1767. err = -EINVAL;
  1768. *bad_wr = wr;
  1769. goto out;
  1770. }
  1771. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  1772. mlx5_ib_warn(dev, "\n");
  1773. err = -ENOMEM;
  1774. *bad_wr = wr;
  1775. goto out;
  1776. }
  1777. fence = qp->fm_cache;
  1778. num_sge = wr->num_sge;
  1779. if (unlikely(num_sge > qp->sq.max_gs)) {
  1780. mlx5_ib_warn(dev, "\n");
  1781. err = -ENOMEM;
  1782. *bad_wr = wr;
  1783. goto out;
  1784. }
  1785. idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  1786. seg = mlx5_get_send_wqe(qp, idx);
  1787. ctrl = seg;
  1788. *(uint32_t *)(seg + 8) = 0;
  1789. ctrl->imm = send_ieth(wr);
  1790. ctrl->fm_ce_se = qp->sq_signal_bits |
  1791. (wr->send_flags & IB_SEND_SIGNALED ?
  1792. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  1793. (wr->send_flags & IB_SEND_SOLICITED ?
  1794. MLX5_WQE_CTRL_SOLICITED : 0);
  1795. seg += sizeof(*ctrl);
  1796. size = sizeof(*ctrl) / 16;
  1797. switch (ibqp->qp_type) {
  1798. case IB_QPT_XRC_INI:
  1799. xrc = seg;
  1800. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  1801. seg += sizeof(*xrc);
  1802. size += sizeof(*xrc) / 16;
  1803. /* fall through */
  1804. case IB_QPT_RC:
  1805. switch (wr->opcode) {
  1806. case IB_WR_RDMA_READ:
  1807. case IB_WR_RDMA_WRITE:
  1808. case IB_WR_RDMA_WRITE_WITH_IMM:
  1809. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1810. wr->wr.rdma.rkey);
  1811. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1812. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1813. break;
  1814. case IB_WR_ATOMIC_CMP_AND_SWP:
  1815. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1816. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1817. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  1818. err = -ENOSYS;
  1819. *bad_wr = wr;
  1820. goto out;
  1821. case IB_WR_LOCAL_INV:
  1822. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1823. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  1824. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  1825. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1826. if (err) {
  1827. mlx5_ib_warn(dev, "\n");
  1828. *bad_wr = wr;
  1829. goto out;
  1830. }
  1831. num_sge = 0;
  1832. break;
  1833. case IB_WR_FAST_REG_MR:
  1834. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  1835. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  1836. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1837. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  1838. if (err) {
  1839. mlx5_ib_warn(dev, "\n");
  1840. *bad_wr = wr;
  1841. goto out;
  1842. }
  1843. num_sge = 0;
  1844. break;
  1845. default:
  1846. break;
  1847. }
  1848. break;
  1849. case IB_QPT_UC:
  1850. switch (wr->opcode) {
  1851. case IB_WR_RDMA_WRITE:
  1852. case IB_WR_RDMA_WRITE_WITH_IMM:
  1853. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  1854. wr->wr.rdma.rkey);
  1855. seg += sizeof(struct mlx5_wqe_raddr_seg);
  1856. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  1857. break;
  1858. default:
  1859. break;
  1860. }
  1861. break;
  1862. case IB_QPT_UD:
  1863. case IB_QPT_SMI:
  1864. case IB_QPT_GSI:
  1865. set_datagram_seg(seg, wr);
  1866. seg += sizeof(struct mlx5_wqe_datagram_seg);
  1867. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  1868. if (unlikely((seg == qend)))
  1869. seg = mlx5_get_send_wqe(qp, 0);
  1870. break;
  1871. case MLX5_IB_QPT_REG_UMR:
  1872. if (wr->opcode != MLX5_IB_WR_UMR) {
  1873. err = -EINVAL;
  1874. mlx5_ib_warn(dev, "bad opcode\n");
  1875. goto out;
  1876. }
  1877. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  1878. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  1879. set_reg_umr_segment(seg, wr);
  1880. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1881. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1882. if (unlikely((seg == qend)))
  1883. seg = mlx5_get_send_wqe(qp, 0);
  1884. set_reg_mkey_segment(seg, wr);
  1885. seg += sizeof(struct mlx5_mkey_seg);
  1886. size += sizeof(struct mlx5_mkey_seg) / 16;
  1887. if (unlikely((seg == qend)))
  1888. seg = mlx5_get_send_wqe(qp, 0);
  1889. break;
  1890. default:
  1891. break;
  1892. }
  1893. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  1894. int uninitialized_var(sz);
  1895. err = set_data_inl_seg(qp, wr, seg, &sz);
  1896. if (unlikely(err)) {
  1897. mlx5_ib_warn(dev, "\n");
  1898. *bad_wr = wr;
  1899. goto out;
  1900. }
  1901. inl = 1;
  1902. size += sz;
  1903. } else {
  1904. dpseg = seg;
  1905. for (i = 0; i < num_sge; i++) {
  1906. if (unlikely(dpseg == qend)) {
  1907. seg = mlx5_get_send_wqe(qp, 0);
  1908. dpseg = seg;
  1909. }
  1910. if (likely(wr->sg_list[i].length)) {
  1911. set_data_ptr_seg(dpseg, wr->sg_list + i);
  1912. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  1913. dpseg++;
  1914. }
  1915. }
  1916. }
  1917. mlx5_opcode = mlx5_ib_opcode[wr->opcode];
  1918. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  1919. mlx5_opcode |
  1920. ((u32)opmod << 24));
  1921. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  1922. ctrl->fm_ce_se |= get_fence(fence, wr);
  1923. qp->fm_cache = next_fence;
  1924. if (unlikely(qp->wq_sig))
  1925. ctrl->signature = wq_sig(ctrl);
  1926. qp->sq.wrid[idx] = wr->wr_id;
  1927. qp->sq.w_list[idx].opcode = mlx5_opcode;
  1928. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  1929. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  1930. qp->sq.w_list[idx].next = qp->sq.cur_post;
  1931. if (0)
  1932. dump_wqe(qp, idx, size);
  1933. }
  1934. out:
  1935. if (likely(nreq)) {
  1936. qp->sq.head += nreq;
  1937. /* Make sure that descriptors are written before
  1938. * updating doorbell record and ringing the doorbell
  1939. */
  1940. wmb();
  1941. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  1942. /* Make sure doorbell record is visible to the HCA before
  1943. * we hit doorbell */
  1944. wmb();
  1945. if (bf->need_lock)
  1946. spin_lock(&bf->lock);
  1947. /* TBD enable WC */
  1948. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  1949. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  1950. /* wc_wmb(); */
  1951. } else {
  1952. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  1953. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  1954. /* Make sure doorbells don't leak out of SQ spinlock
  1955. * and reach the HCA out of order.
  1956. */
  1957. mmiowb();
  1958. }
  1959. bf->offset ^= bf->buf_size;
  1960. if (bf->need_lock)
  1961. spin_unlock(&bf->lock);
  1962. }
  1963. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1964. return err;
  1965. }
  1966. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  1967. {
  1968. sig->signature = calc_sig(sig, size);
  1969. }
  1970. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1971. struct ib_recv_wr **bad_wr)
  1972. {
  1973. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1974. struct mlx5_wqe_data_seg *scat;
  1975. struct mlx5_rwqe_sig *sig;
  1976. unsigned long flags;
  1977. int err = 0;
  1978. int nreq;
  1979. int ind;
  1980. int i;
  1981. spin_lock_irqsave(&qp->rq.lock, flags);
  1982. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1983. for (nreq = 0; wr; nreq++, wr = wr->next) {
  1984. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1985. err = -ENOMEM;
  1986. *bad_wr = wr;
  1987. goto out;
  1988. }
  1989. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1990. err = -EINVAL;
  1991. *bad_wr = wr;
  1992. goto out;
  1993. }
  1994. scat = get_recv_wqe(qp, ind);
  1995. if (qp->wq_sig)
  1996. scat++;
  1997. for (i = 0; i < wr->num_sge; i++)
  1998. set_data_ptr_seg(scat + i, wr->sg_list + i);
  1999. if (i < qp->rq.max_gs) {
  2000. scat[i].byte_count = 0;
  2001. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2002. scat[i].addr = 0;
  2003. }
  2004. if (qp->wq_sig) {
  2005. sig = (struct mlx5_rwqe_sig *)scat;
  2006. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2007. }
  2008. qp->rq.wrid[ind] = wr->wr_id;
  2009. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2010. }
  2011. out:
  2012. if (likely(nreq)) {
  2013. qp->rq.head += nreq;
  2014. /* Make sure that descriptors are written before
  2015. * doorbell record.
  2016. */
  2017. wmb();
  2018. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2019. }
  2020. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2021. return err;
  2022. }
  2023. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2024. {
  2025. switch (mlx5_state) {
  2026. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2027. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2028. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2029. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2030. case MLX5_QP_STATE_SQ_DRAINING:
  2031. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2032. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2033. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2034. default: return -1;
  2035. }
  2036. }
  2037. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2038. {
  2039. switch (mlx5_mig_state) {
  2040. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2041. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2042. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2043. default: return -1;
  2044. }
  2045. }
  2046. static int to_ib_qp_access_flags(int mlx5_flags)
  2047. {
  2048. int ib_flags = 0;
  2049. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2050. ib_flags |= IB_ACCESS_REMOTE_READ;
  2051. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2052. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2053. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2054. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2055. return ib_flags;
  2056. }
  2057. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2058. struct mlx5_qp_path *path)
  2059. {
  2060. struct mlx5_core_dev *dev = &ibdev->mdev;
  2061. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2062. ib_ah_attr->port_num = path->port;
  2063. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  2064. return;
  2065. ib_ah_attr->sl = path->sl & 0xf;
  2066. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2067. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2068. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2069. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2070. if (ib_ah_attr->ah_flags) {
  2071. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2072. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2073. ib_ah_attr->grh.traffic_class =
  2074. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2075. ib_ah_attr->grh.flow_label =
  2076. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2077. memcpy(ib_ah_attr->grh.dgid.raw,
  2078. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2079. }
  2080. }
  2081. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2082. struct ib_qp_init_attr *qp_init_attr)
  2083. {
  2084. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2085. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2086. struct mlx5_query_qp_mbox_out *outb;
  2087. struct mlx5_qp_context *context;
  2088. int mlx5_state;
  2089. int err = 0;
  2090. mutex_lock(&qp->mutex);
  2091. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2092. if (!outb) {
  2093. err = -ENOMEM;
  2094. goto out;
  2095. }
  2096. context = &outb->ctx;
  2097. err = mlx5_core_qp_query(&dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2098. if (err)
  2099. goto out_free;
  2100. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2101. qp->state = to_ib_qp_state(mlx5_state);
  2102. qp_attr->qp_state = qp->state;
  2103. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2104. qp_attr->path_mig_state =
  2105. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2106. qp_attr->qkey = be32_to_cpu(context->qkey);
  2107. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2108. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2109. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2110. qp_attr->qp_access_flags =
  2111. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2112. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2113. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2114. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2115. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2116. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2117. }
  2118. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2119. qp_attr->port_num = context->pri_path.port;
  2120. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2121. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2122. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2123. qp_attr->max_dest_rd_atomic =
  2124. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2125. qp_attr->min_rnr_timer =
  2126. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2127. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2128. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2129. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2130. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2131. qp_attr->cur_qp_state = qp_attr->qp_state;
  2132. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2133. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2134. if (!ibqp->uobject) {
  2135. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2136. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2137. } else {
  2138. qp_attr->cap.max_send_wr = 0;
  2139. qp_attr->cap.max_send_sge = 0;
  2140. }
  2141. /* We don't support inline sends for kernel QPs (yet), and we
  2142. * don't know what userspace's value should be.
  2143. */
  2144. qp_attr->cap.max_inline_data = 0;
  2145. qp_init_attr->cap = qp_attr->cap;
  2146. qp_init_attr->create_flags = 0;
  2147. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2148. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2149. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2150. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2151. out_free:
  2152. kfree(outb);
  2153. out:
  2154. mutex_unlock(&qp->mutex);
  2155. return err;
  2156. }
  2157. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2158. struct ib_ucontext *context,
  2159. struct ib_udata *udata)
  2160. {
  2161. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2162. struct mlx5_ib_xrcd *xrcd;
  2163. int err;
  2164. if (!(dev->mdev.caps.flags & MLX5_DEV_CAP_FLAG_XRC))
  2165. return ERR_PTR(-ENOSYS);
  2166. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2167. if (!xrcd)
  2168. return ERR_PTR(-ENOMEM);
  2169. err = mlx5_core_xrcd_alloc(&dev->mdev, &xrcd->xrcdn);
  2170. if (err) {
  2171. kfree(xrcd);
  2172. return ERR_PTR(-ENOMEM);
  2173. }
  2174. return &xrcd->ibxrcd;
  2175. }
  2176. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2177. {
  2178. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2179. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2180. int err;
  2181. err = mlx5_core_xrcd_dealloc(&dev->mdev, xrcdn);
  2182. if (err) {
  2183. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2184. return err;
  2185. }
  2186. kfree(xrcd);
  2187. return 0;
  2188. }