i2c-designware-core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * Synopsys DesignWare I2C adapter driver (master only).
  3. *
  4. * Based on the TI DAVINCI I2C adapter driver.
  5. *
  6. * Copyright (C) 2006 Texas Instruments.
  7. * Copyright (C) 2007 MontaVista Software Inc.
  8. * Copyright (C) 2009 Provigent Ltd.
  9. *
  10. * ----------------------------------------------------------------------------
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. * ----------------------------------------------------------------------------
  26. *
  27. */
  28. #include <linux/export.h>
  29. #include <linux/errno.h>
  30. #include <linux/err.h>
  31. #include <linux/i2c.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/delay.h>
  36. #include <linux/module.h>
  37. #include "i2c-designware-core.h"
  38. /*
  39. * Registers offset
  40. */
  41. #define DW_IC_CON 0x0
  42. #define DW_IC_TAR 0x4
  43. #define DW_IC_DATA_CMD 0x10
  44. #define DW_IC_SS_SCL_HCNT 0x14
  45. #define DW_IC_SS_SCL_LCNT 0x18
  46. #define DW_IC_FS_SCL_HCNT 0x1c
  47. #define DW_IC_FS_SCL_LCNT 0x20
  48. #define DW_IC_INTR_STAT 0x2c
  49. #define DW_IC_INTR_MASK 0x30
  50. #define DW_IC_RAW_INTR_STAT 0x34
  51. #define DW_IC_RX_TL 0x38
  52. #define DW_IC_TX_TL 0x3c
  53. #define DW_IC_CLR_INTR 0x40
  54. #define DW_IC_CLR_RX_UNDER 0x44
  55. #define DW_IC_CLR_RX_OVER 0x48
  56. #define DW_IC_CLR_TX_OVER 0x4c
  57. #define DW_IC_CLR_RD_REQ 0x50
  58. #define DW_IC_CLR_TX_ABRT 0x54
  59. #define DW_IC_CLR_RX_DONE 0x58
  60. #define DW_IC_CLR_ACTIVITY 0x5c
  61. #define DW_IC_CLR_STOP_DET 0x60
  62. #define DW_IC_CLR_START_DET 0x64
  63. #define DW_IC_CLR_GEN_CALL 0x68
  64. #define DW_IC_ENABLE 0x6c
  65. #define DW_IC_STATUS 0x70
  66. #define DW_IC_TXFLR 0x74
  67. #define DW_IC_RXFLR 0x78
  68. #define DW_IC_SDA_HOLD 0x7c
  69. #define DW_IC_TX_ABRT_SOURCE 0x80
  70. #define DW_IC_ENABLE_STATUS 0x9c
  71. #define DW_IC_COMP_PARAM_1 0xf4
  72. #define DW_IC_COMP_VERSION 0xf8
  73. #define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
  74. #define DW_IC_COMP_TYPE 0xfc
  75. #define DW_IC_COMP_TYPE_VALUE 0x44570140
  76. #define DW_IC_INTR_RX_UNDER 0x001
  77. #define DW_IC_INTR_RX_OVER 0x002
  78. #define DW_IC_INTR_RX_FULL 0x004
  79. #define DW_IC_INTR_TX_OVER 0x008
  80. #define DW_IC_INTR_TX_EMPTY 0x010
  81. #define DW_IC_INTR_RD_REQ 0x020
  82. #define DW_IC_INTR_TX_ABRT 0x040
  83. #define DW_IC_INTR_RX_DONE 0x080
  84. #define DW_IC_INTR_ACTIVITY 0x100
  85. #define DW_IC_INTR_STOP_DET 0x200
  86. #define DW_IC_INTR_START_DET 0x400
  87. #define DW_IC_INTR_GEN_CALL 0x800
  88. #define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
  89. DW_IC_INTR_TX_EMPTY | \
  90. DW_IC_INTR_TX_ABRT | \
  91. DW_IC_INTR_STOP_DET)
  92. #define DW_IC_STATUS_ACTIVITY 0x1
  93. #define DW_IC_ERR_TX_ABRT 0x1
  94. #define DW_IC_TAR_10BITADDR_MASTER BIT(12)
  95. /*
  96. * status codes
  97. */
  98. #define STATUS_IDLE 0x0
  99. #define STATUS_WRITE_IN_PROGRESS 0x1
  100. #define STATUS_READ_IN_PROGRESS 0x2
  101. #define TIMEOUT 20 /* ms */
  102. /*
  103. * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
  104. *
  105. * only expected abort codes are listed here
  106. * refer to the datasheet for the full list
  107. */
  108. #define ABRT_7B_ADDR_NOACK 0
  109. #define ABRT_10ADDR1_NOACK 1
  110. #define ABRT_10ADDR2_NOACK 2
  111. #define ABRT_TXDATA_NOACK 3
  112. #define ABRT_GCALL_NOACK 4
  113. #define ABRT_GCALL_READ 5
  114. #define ABRT_SBYTE_ACKDET 7
  115. #define ABRT_SBYTE_NORSTRT 9
  116. #define ABRT_10B_RD_NORSTRT 10
  117. #define ABRT_MASTER_DIS 11
  118. #define ARB_LOST 12
  119. #define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
  120. #define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
  121. #define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
  122. #define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
  123. #define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
  124. #define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
  125. #define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
  126. #define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
  127. #define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
  128. #define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
  129. #define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
  130. #define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
  131. DW_IC_TX_ABRT_10ADDR1_NOACK | \
  132. DW_IC_TX_ABRT_10ADDR2_NOACK | \
  133. DW_IC_TX_ABRT_TXDATA_NOACK | \
  134. DW_IC_TX_ABRT_GCALL_NOACK)
  135. static char *abort_sources[] = {
  136. [ABRT_7B_ADDR_NOACK] =
  137. "slave address not acknowledged (7bit mode)",
  138. [ABRT_10ADDR1_NOACK] =
  139. "first address byte not acknowledged (10bit mode)",
  140. [ABRT_10ADDR2_NOACK] =
  141. "second address byte not acknowledged (10bit mode)",
  142. [ABRT_TXDATA_NOACK] =
  143. "data not acknowledged",
  144. [ABRT_GCALL_NOACK] =
  145. "no acknowledgement for a general call",
  146. [ABRT_GCALL_READ] =
  147. "read after general call",
  148. [ABRT_SBYTE_ACKDET] =
  149. "start byte acknowledged",
  150. [ABRT_SBYTE_NORSTRT] =
  151. "trying to send start byte when restart is disabled",
  152. [ABRT_10B_RD_NORSTRT] =
  153. "trying to read when restart is disabled (10bit mode)",
  154. [ABRT_MASTER_DIS] =
  155. "trying to use disabled adapter",
  156. [ARB_LOST] =
  157. "lost arbitration",
  158. };
  159. u32 dw_readl(struct dw_i2c_dev *dev, int offset)
  160. {
  161. u32 value;
  162. if (dev->accessor_flags & ACCESS_16BIT)
  163. value = readw(dev->base + offset) |
  164. (readw(dev->base + offset + 2) << 16);
  165. else
  166. value = readl(dev->base + offset);
  167. if (dev->accessor_flags & ACCESS_SWAP)
  168. return swab32(value);
  169. else
  170. return value;
  171. }
  172. void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
  173. {
  174. if (dev->accessor_flags & ACCESS_SWAP)
  175. b = swab32(b);
  176. if (dev->accessor_flags & ACCESS_16BIT) {
  177. writew((u16)b, dev->base + offset);
  178. writew((u16)(b >> 16), dev->base + offset + 2);
  179. } else {
  180. writel(b, dev->base + offset);
  181. }
  182. }
  183. static u32
  184. i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
  185. {
  186. /*
  187. * DesignWare I2C core doesn't seem to have solid strategy to meet
  188. * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
  189. * will result in violation of the tHD;STA spec.
  190. */
  191. if (cond)
  192. /*
  193. * Conditional expression:
  194. *
  195. * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
  196. *
  197. * This is based on the DW manuals, and represents an ideal
  198. * configuration. The resulting I2C bus speed will be
  199. * faster than any of the others.
  200. *
  201. * If your hardware is free from tHD;STA issue, try this one.
  202. */
  203. return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
  204. else
  205. /*
  206. * Conditional expression:
  207. *
  208. * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
  209. *
  210. * This is just experimental rule; the tHD;STA period turned
  211. * out to be proportinal to (_HCNT + 3). With this setting,
  212. * we could meet both tHIGH and tHD;STA timing specs.
  213. *
  214. * If unsure, you'd better to take this alternative.
  215. *
  216. * The reason why we need to take into account "tf" here,
  217. * is the same as described in i2c_dw_scl_lcnt().
  218. */
  219. return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
  220. }
  221. static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
  222. {
  223. /*
  224. * Conditional expression:
  225. *
  226. * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
  227. *
  228. * DW I2C core starts counting the SCL CNTs for the LOW period
  229. * of the SCL clock (tLOW) as soon as it pulls the SCL line.
  230. * In order to meet the tLOW timing spec, we need to take into
  231. * account the fall time of SCL signal (tf). Default tf value
  232. * should be 0.3 us, for safety.
  233. */
  234. return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
  235. }
  236. static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
  237. {
  238. int timeout = 100;
  239. do {
  240. dw_writel(dev, enable, DW_IC_ENABLE);
  241. if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
  242. return;
  243. /*
  244. * Wait 10 times the signaling period of the highest I2C
  245. * transfer supported by the driver (for 400KHz this is
  246. * 25us) as described in the DesignWare I2C databook.
  247. */
  248. usleep_range(25, 250);
  249. } while (timeout--);
  250. dev_warn(dev->dev, "timeout in %sabling adapter\n",
  251. enable ? "en" : "dis");
  252. }
  253. /**
  254. * i2c_dw_init() - initialize the designware i2c master hardware
  255. * @dev: device private data
  256. *
  257. * This functions configures and enables the I2C master.
  258. * This function is called during I2C init function, and in case of timeout at
  259. * run time.
  260. */
  261. int i2c_dw_init(struct dw_i2c_dev *dev)
  262. {
  263. u32 input_clock_khz;
  264. u32 hcnt, lcnt;
  265. u32 reg;
  266. input_clock_khz = dev->get_clk_rate_khz(dev);
  267. reg = dw_readl(dev, DW_IC_COMP_TYPE);
  268. if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
  269. /* Configure register endianess access */
  270. dev->accessor_flags |= ACCESS_SWAP;
  271. } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
  272. /* Configure register access mode 16bit */
  273. dev->accessor_flags |= ACCESS_16BIT;
  274. } else if (reg != DW_IC_COMP_TYPE_VALUE) {
  275. dev_err(dev->dev, "Unknown Synopsys component type: "
  276. "0x%08x\n", reg);
  277. return -ENODEV;
  278. }
  279. /* Disable the adapter */
  280. __i2c_dw_enable(dev, false);
  281. /* set standard and fast speed deviders for high/low periods */
  282. /* Standard-mode */
  283. hcnt = i2c_dw_scl_hcnt(input_clock_khz,
  284. 40, /* tHD;STA = tHIGH = 4.0 us */
  285. 3, /* tf = 0.3 us */
  286. 0, /* 0: DW default, 1: Ideal */
  287. 0); /* No offset */
  288. lcnt = i2c_dw_scl_lcnt(input_clock_khz,
  289. 47, /* tLOW = 4.7 us */
  290. 3, /* tf = 0.3 us */
  291. 0); /* No offset */
  292. /* Allow platforms to specify the ideal HCNT and LCNT values */
  293. if (dev->ss_hcnt && dev->ss_lcnt) {
  294. hcnt = dev->ss_hcnt;
  295. lcnt = dev->ss_lcnt;
  296. }
  297. dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
  298. dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
  299. dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
  300. /* Fast-mode */
  301. hcnt = i2c_dw_scl_hcnt(input_clock_khz,
  302. 6, /* tHD;STA = tHIGH = 0.6 us */
  303. 3, /* tf = 0.3 us */
  304. 0, /* 0: DW default, 1: Ideal */
  305. 0); /* No offset */
  306. lcnt = i2c_dw_scl_lcnt(input_clock_khz,
  307. 13, /* tLOW = 1.3 us */
  308. 3, /* tf = 0.3 us */
  309. 0); /* No offset */
  310. if (dev->fs_hcnt && dev->fs_lcnt) {
  311. hcnt = dev->fs_hcnt;
  312. lcnt = dev->fs_lcnt;
  313. }
  314. dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
  315. dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
  316. dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
  317. /* Configure SDA Hold Time if required */
  318. if (dev->sda_hold_time) {
  319. reg = dw_readl(dev, DW_IC_COMP_VERSION);
  320. if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
  321. dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
  322. else
  323. dev_warn(dev->dev,
  324. "Hardware too old to adjust SDA hold time.");
  325. }
  326. /* Configure Tx/Rx FIFO threshold levels */
  327. dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
  328. dw_writel(dev, 0, DW_IC_RX_TL);
  329. /* configure the i2c master */
  330. dw_writel(dev, dev->master_cfg , DW_IC_CON);
  331. return 0;
  332. }
  333. EXPORT_SYMBOL_GPL(i2c_dw_init);
  334. /*
  335. * Waiting for bus not busy
  336. */
  337. static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
  338. {
  339. int timeout = TIMEOUT;
  340. while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
  341. if (timeout <= 0) {
  342. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  343. return -ETIMEDOUT;
  344. }
  345. timeout--;
  346. usleep_range(1000, 1100);
  347. }
  348. return 0;
  349. }
  350. static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
  351. {
  352. struct i2c_msg *msgs = dev->msgs;
  353. u32 ic_con, ic_tar = 0;
  354. /* Disable the adapter */
  355. __i2c_dw_enable(dev, false);
  356. /* if the slave address is ten bit address, enable 10BITADDR */
  357. ic_con = dw_readl(dev, DW_IC_CON);
  358. if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
  359. ic_con |= DW_IC_CON_10BITADDR_MASTER;
  360. /*
  361. * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
  362. * mode has to be enabled via bit 12 of IC_TAR register.
  363. * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
  364. * detected from registers.
  365. */
  366. ic_tar = DW_IC_TAR_10BITADDR_MASTER;
  367. } else {
  368. ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
  369. }
  370. dw_writel(dev, ic_con, DW_IC_CON);
  371. /*
  372. * Set the slave (target) address and enable 10-bit addressing mode
  373. * if applicable.
  374. */
  375. dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
  376. /* Enable the adapter */
  377. __i2c_dw_enable(dev, true);
  378. /* Clear and enable interrupts */
  379. i2c_dw_clear_int(dev);
  380. dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
  381. }
  382. /*
  383. * Initiate (and continue) low level master read/write transaction.
  384. * This function is only called from i2c_dw_isr, and pumping i2c_msg
  385. * messages into the tx buffer. Even if the size of i2c_msg data is
  386. * longer than the size of the tx buffer, it handles everything.
  387. */
  388. static void
  389. i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
  390. {
  391. struct i2c_msg *msgs = dev->msgs;
  392. u32 intr_mask;
  393. int tx_limit, rx_limit;
  394. u32 addr = msgs[dev->msg_write_idx].addr;
  395. u32 buf_len = dev->tx_buf_len;
  396. u8 *buf = dev->tx_buf;
  397. bool need_restart = false;
  398. intr_mask = DW_IC_INTR_DEFAULT_MASK;
  399. for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
  400. /*
  401. * if target address has changed, we need to
  402. * reprogram the target address in the i2c
  403. * adapter when we are done with this transfer
  404. */
  405. if (msgs[dev->msg_write_idx].addr != addr) {
  406. dev_err(dev->dev,
  407. "%s: invalid target address\n", __func__);
  408. dev->msg_err = -EINVAL;
  409. break;
  410. }
  411. if (msgs[dev->msg_write_idx].len == 0) {
  412. dev_err(dev->dev,
  413. "%s: invalid message length\n", __func__);
  414. dev->msg_err = -EINVAL;
  415. break;
  416. }
  417. if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
  418. /* new i2c_msg */
  419. buf = msgs[dev->msg_write_idx].buf;
  420. buf_len = msgs[dev->msg_write_idx].len;
  421. /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
  422. * IC_RESTART_EN are set, we must manually
  423. * set restart bit between messages.
  424. */
  425. if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
  426. (dev->msg_write_idx > 0))
  427. need_restart = true;
  428. }
  429. tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
  430. rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
  431. while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
  432. u32 cmd = 0;
  433. /*
  434. * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
  435. * manually set the stop bit. However, it cannot be
  436. * detected from the registers so we set it always
  437. * when writing/reading the last byte.
  438. */
  439. if (dev->msg_write_idx == dev->msgs_num - 1 &&
  440. buf_len == 1)
  441. cmd |= BIT(9);
  442. if (need_restart) {
  443. cmd |= BIT(10);
  444. need_restart = false;
  445. }
  446. if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
  447. /* avoid rx buffer overrun */
  448. if (rx_limit - dev->rx_outstanding <= 0)
  449. break;
  450. dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
  451. rx_limit--;
  452. dev->rx_outstanding++;
  453. } else
  454. dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
  455. tx_limit--; buf_len--;
  456. }
  457. dev->tx_buf = buf;
  458. dev->tx_buf_len = buf_len;
  459. if (buf_len > 0) {
  460. /* more bytes to be written */
  461. dev->status |= STATUS_WRITE_IN_PROGRESS;
  462. break;
  463. } else
  464. dev->status &= ~STATUS_WRITE_IN_PROGRESS;
  465. }
  466. /*
  467. * If i2c_msg index search is completed, we don't need TX_EMPTY
  468. * interrupt any more.
  469. */
  470. if (dev->msg_write_idx == dev->msgs_num)
  471. intr_mask &= ~DW_IC_INTR_TX_EMPTY;
  472. if (dev->msg_err)
  473. intr_mask = 0;
  474. dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
  475. }
  476. static void
  477. i2c_dw_read(struct dw_i2c_dev *dev)
  478. {
  479. struct i2c_msg *msgs = dev->msgs;
  480. int rx_valid;
  481. for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
  482. u32 len;
  483. u8 *buf;
  484. if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
  485. continue;
  486. if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
  487. len = msgs[dev->msg_read_idx].len;
  488. buf = msgs[dev->msg_read_idx].buf;
  489. } else {
  490. len = dev->rx_buf_len;
  491. buf = dev->rx_buf;
  492. }
  493. rx_valid = dw_readl(dev, DW_IC_RXFLR);
  494. for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
  495. *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
  496. dev->rx_outstanding--;
  497. }
  498. if (len > 0) {
  499. dev->status |= STATUS_READ_IN_PROGRESS;
  500. dev->rx_buf_len = len;
  501. dev->rx_buf = buf;
  502. return;
  503. } else
  504. dev->status &= ~STATUS_READ_IN_PROGRESS;
  505. }
  506. }
  507. static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
  508. {
  509. unsigned long abort_source = dev->abort_source;
  510. int i;
  511. if (abort_source & DW_IC_TX_ABRT_NOACK) {
  512. for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
  513. dev_dbg(dev->dev,
  514. "%s: %s\n", __func__, abort_sources[i]);
  515. return -EREMOTEIO;
  516. }
  517. for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
  518. dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
  519. if (abort_source & DW_IC_TX_ARB_LOST)
  520. return -EAGAIN;
  521. else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
  522. return -EINVAL; /* wrong msgs[] data */
  523. else
  524. return -EIO;
  525. }
  526. /*
  527. * Prepare controller for a transaction and call i2c_dw_xfer_msg
  528. */
  529. int
  530. i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  531. {
  532. struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
  533. int ret;
  534. dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
  535. mutex_lock(&dev->lock);
  536. pm_runtime_get_sync(dev->dev);
  537. reinit_completion(&dev->cmd_complete);
  538. dev->msgs = msgs;
  539. dev->msgs_num = num;
  540. dev->cmd_err = 0;
  541. dev->msg_write_idx = 0;
  542. dev->msg_read_idx = 0;
  543. dev->msg_err = 0;
  544. dev->status = STATUS_IDLE;
  545. dev->abort_source = 0;
  546. dev->rx_outstanding = 0;
  547. ret = i2c_dw_wait_bus_not_busy(dev);
  548. if (ret < 0)
  549. goto done;
  550. /* start the transfers */
  551. i2c_dw_xfer_init(dev);
  552. /* wait for tx to complete */
  553. ret = wait_for_completion_timeout(&dev->cmd_complete, HZ);
  554. if (ret == 0) {
  555. dev_err(dev->dev, "controller timed out\n");
  556. /* i2c_dw_init implicitly disables the adapter */
  557. i2c_dw_init(dev);
  558. ret = -ETIMEDOUT;
  559. goto done;
  560. }
  561. /*
  562. * We must disable the adapter before unlocking the &dev->lock mutex
  563. * below. Otherwise the hardware might continue generating interrupts
  564. * which in turn causes a race condition with the following transfer.
  565. * Needs some more investigation if the additional interrupts are
  566. * a hardware bug or this driver doesn't handle them correctly yet.
  567. */
  568. __i2c_dw_enable(dev, false);
  569. if (dev->msg_err) {
  570. ret = dev->msg_err;
  571. goto done;
  572. }
  573. /* no error */
  574. if (likely(!dev->cmd_err)) {
  575. ret = num;
  576. goto done;
  577. }
  578. /* We have an error */
  579. if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
  580. ret = i2c_dw_handle_tx_abort(dev);
  581. goto done;
  582. }
  583. ret = -EIO;
  584. done:
  585. pm_runtime_mark_last_busy(dev->dev);
  586. pm_runtime_put_autosuspend(dev->dev);
  587. mutex_unlock(&dev->lock);
  588. return ret;
  589. }
  590. EXPORT_SYMBOL_GPL(i2c_dw_xfer);
  591. u32 i2c_dw_func(struct i2c_adapter *adap)
  592. {
  593. struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
  594. return dev->functionality;
  595. }
  596. EXPORT_SYMBOL_GPL(i2c_dw_func);
  597. static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
  598. {
  599. u32 stat;
  600. /*
  601. * The IC_INTR_STAT register just indicates "enabled" interrupts.
  602. * Ths unmasked raw version of interrupt status bits are available
  603. * in the IC_RAW_INTR_STAT register.
  604. *
  605. * That is,
  606. * stat = dw_readl(IC_INTR_STAT);
  607. * equals to,
  608. * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
  609. *
  610. * The raw version might be useful for debugging purposes.
  611. */
  612. stat = dw_readl(dev, DW_IC_INTR_STAT);
  613. /*
  614. * Do not use the IC_CLR_INTR register to clear interrupts, or
  615. * you'll miss some interrupts, triggered during the period from
  616. * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
  617. *
  618. * Instead, use the separately-prepared IC_CLR_* registers.
  619. */
  620. if (stat & DW_IC_INTR_RX_UNDER)
  621. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  622. if (stat & DW_IC_INTR_RX_OVER)
  623. dw_readl(dev, DW_IC_CLR_RX_OVER);
  624. if (stat & DW_IC_INTR_TX_OVER)
  625. dw_readl(dev, DW_IC_CLR_TX_OVER);
  626. if (stat & DW_IC_INTR_RD_REQ)
  627. dw_readl(dev, DW_IC_CLR_RD_REQ);
  628. if (stat & DW_IC_INTR_TX_ABRT) {
  629. /*
  630. * The IC_TX_ABRT_SOURCE register is cleared whenever
  631. * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
  632. */
  633. dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
  634. dw_readl(dev, DW_IC_CLR_TX_ABRT);
  635. }
  636. if (stat & DW_IC_INTR_RX_DONE)
  637. dw_readl(dev, DW_IC_CLR_RX_DONE);
  638. if (stat & DW_IC_INTR_ACTIVITY)
  639. dw_readl(dev, DW_IC_CLR_ACTIVITY);
  640. if (stat & DW_IC_INTR_STOP_DET)
  641. dw_readl(dev, DW_IC_CLR_STOP_DET);
  642. if (stat & DW_IC_INTR_START_DET)
  643. dw_readl(dev, DW_IC_CLR_START_DET);
  644. if (stat & DW_IC_INTR_GEN_CALL)
  645. dw_readl(dev, DW_IC_CLR_GEN_CALL);
  646. return stat;
  647. }
  648. /*
  649. * Interrupt service routine. This gets called whenever an I2C interrupt
  650. * occurs.
  651. */
  652. irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
  653. {
  654. struct dw_i2c_dev *dev = dev_id;
  655. u32 stat, enabled;
  656. enabled = dw_readl(dev, DW_IC_ENABLE);
  657. stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
  658. dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
  659. dev->adapter.name, enabled, stat);
  660. if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
  661. return IRQ_NONE;
  662. stat = i2c_dw_read_clear_intrbits(dev);
  663. if (stat & DW_IC_INTR_TX_ABRT) {
  664. dev->cmd_err |= DW_IC_ERR_TX_ABRT;
  665. dev->status = STATUS_IDLE;
  666. /*
  667. * Anytime TX_ABRT is set, the contents of the tx/rx
  668. * buffers are flushed. Make sure to skip them.
  669. */
  670. dw_writel(dev, 0, DW_IC_INTR_MASK);
  671. goto tx_aborted;
  672. }
  673. if (stat & DW_IC_INTR_RX_FULL)
  674. i2c_dw_read(dev);
  675. if (stat & DW_IC_INTR_TX_EMPTY)
  676. i2c_dw_xfer_msg(dev);
  677. /*
  678. * No need to modify or disable the interrupt mask here.
  679. * i2c_dw_xfer_msg() will take care of it according to
  680. * the current transmit status.
  681. */
  682. tx_aborted:
  683. if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
  684. complete(&dev->cmd_complete);
  685. return IRQ_HANDLED;
  686. }
  687. EXPORT_SYMBOL_GPL(i2c_dw_isr);
  688. void i2c_dw_enable(struct dw_i2c_dev *dev)
  689. {
  690. /* Enable the adapter */
  691. __i2c_dw_enable(dev, true);
  692. }
  693. EXPORT_SYMBOL_GPL(i2c_dw_enable);
  694. u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
  695. {
  696. return dw_readl(dev, DW_IC_ENABLE);
  697. }
  698. EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
  699. void i2c_dw_disable(struct dw_i2c_dev *dev)
  700. {
  701. /* Disable controller */
  702. __i2c_dw_enable(dev, false);
  703. /* Disable all interupts */
  704. dw_writel(dev, 0, DW_IC_INTR_MASK);
  705. dw_readl(dev, DW_IC_CLR_INTR);
  706. }
  707. EXPORT_SYMBOL_GPL(i2c_dw_disable);
  708. void i2c_dw_clear_int(struct dw_i2c_dev *dev)
  709. {
  710. dw_readl(dev, DW_IC_CLR_INTR);
  711. }
  712. EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
  713. void i2c_dw_disable_int(struct dw_i2c_dev *dev)
  714. {
  715. dw_writel(dev, 0, DW_IC_INTR_MASK);
  716. }
  717. EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
  718. u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
  719. {
  720. return dw_readl(dev, DW_IC_COMP_PARAM_1);
  721. }
  722. EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
  723. MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
  724. MODULE_LICENSE("GPL");