vmwgfx_drv.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include <drm/ttm/ttm_placement.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include <drm/ttm/ttm_object.h>
  33. #include <drm/ttm/ttm_module.h>
  34. #include <linux/dma_remapping.h>
  35. #define VMWGFX_DRIVER_NAME "vmwgfx"
  36. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  37. #define VMWGFX_CHIP_SVGAII 0
  38. #define VMW_FB_RESERVATION 0
  39. #define VMW_MIN_INITIAL_WIDTH 800
  40. #define VMW_MIN_INITIAL_HEIGHT 600
  41. /**
  42. * Fully encoded drm commands. Might move to vmw_drm.h
  43. */
  44. #define DRM_IOCTL_VMW_GET_PARAM \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  46. struct drm_vmw_getparam_arg)
  47. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  48. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  49. union drm_vmw_alloc_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  52. struct drm_vmw_unref_dmabuf_arg)
  53. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  55. struct drm_vmw_cursor_bypass_arg)
  56. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  58. struct drm_vmw_control_stream_arg)
  59. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  60. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_UNREF_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  64. struct drm_vmw_stream_arg)
  65. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  70. struct drm_vmw_context_arg)
  71. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  72. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  73. union drm_vmw_surface_create_arg)
  74. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  76. struct drm_vmw_surface_arg)
  77. #define DRM_IOCTL_VMW_REF_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  79. union drm_vmw_surface_reference_arg)
  80. #define DRM_IOCTL_VMW_EXECBUF \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  82. struct drm_vmw_execbuf_arg)
  83. #define DRM_IOCTL_VMW_GET_3D_CAP \
  84. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  85. struct drm_vmw_get_3d_cap_arg)
  86. #define DRM_IOCTL_VMW_FENCE_WAIT \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  88. struct drm_vmw_fence_wait_arg)
  89. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  90. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  91. struct drm_vmw_fence_signaled_arg)
  92. #define DRM_IOCTL_VMW_FENCE_UNREF \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  94. struct drm_vmw_fence_arg)
  95. #define DRM_IOCTL_VMW_FENCE_EVENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  97. struct drm_vmw_fence_event_arg)
  98. #define DRM_IOCTL_VMW_PRESENT \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  100. struct drm_vmw_present_arg)
  101. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  103. struct drm_vmw_present_readback_arg)
  104. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  106. struct drm_vmw_update_layout_arg)
  107. #define DRM_IOCTL_VMW_CREATE_SHADER \
  108. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  109. struct drm_vmw_shader_create_arg)
  110. #define DRM_IOCTL_VMW_UNREF_SHADER \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  112. struct drm_vmw_shader_arg)
  113. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  115. union drm_vmw_gb_surface_create_arg)
  116. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  117. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  118. union drm_vmw_gb_surface_reference_arg)
  119. #define DRM_IOCTL_VMW_SYNCCPU \
  120. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  121. struct drm_vmw_synccpu_arg)
  122. /**
  123. * The core DRM version of this macro doesn't account for
  124. * DRM_COMMAND_BASE.
  125. */
  126. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  127. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  128. /**
  129. * Ioctl definitions.
  130. */
  131. static const struct drm_ioctl_desc vmw_ioctls[] = {
  132. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  137. DRM_AUTH | DRM_UNLOCKED),
  138. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  139. vmw_kms_cursor_bypass_ioctl,
  140. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  142. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  144. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  146. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  147. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  148. DRM_AUTH | DRM_UNLOCKED),
  149. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  150. DRM_AUTH | DRM_UNLOCKED),
  151. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  152. DRM_AUTH | DRM_UNLOCKED),
  153. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  154. DRM_AUTH | DRM_UNLOCKED),
  155. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  156. DRM_AUTH | DRM_UNLOCKED),
  157. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  158. DRM_AUTH | DRM_UNLOCKED),
  159. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  160. DRM_AUTH | DRM_UNLOCKED),
  161. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  162. vmw_fence_obj_signaled_ioctl,
  163. DRM_AUTH | DRM_UNLOCKED),
  164. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  165. DRM_AUTH | DRM_UNLOCKED),
  166. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  167. vmw_fence_event_ioctl,
  168. DRM_AUTH | DRM_UNLOCKED),
  169. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  170. DRM_AUTH | DRM_UNLOCKED),
  171. /* these allow direct access to the framebuffers mark as master only */
  172. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  173. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  174. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  175. vmw_present_readback_ioctl,
  176. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  177. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  178. vmw_kms_update_layout_ioctl,
  179. DRM_MASTER | DRM_UNLOCKED),
  180. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  181. vmw_shader_define_ioctl,
  182. DRM_AUTH | DRM_UNLOCKED),
  183. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  184. vmw_shader_destroy_ioctl,
  185. DRM_AUTH | DRM_UNLOCKED),
  186. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  187. vmw_gb_surface_define_ioctl,
  188. DRM_AUTH | DRM_UNLOCKED),
  189. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  190. vmw_gb_surface_reference_ioctl,
  191. DRM_AUTH | DRM_UNLOCKED),
  192. VMW_IOCTL_DEF(VMW_SYNCCPU,
  193. vmw_user_dmabuf_synccpu_ioctl,
  194. DRM_AUTH | DRM_UNLOCKED),
  195. };
  196. static struct pci_device_id vmw_pci_id_list[] = {
  197. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  198. {0, 0, 0}
  199. };
  200. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  201. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  202. static int vmw_force_iommu;
  203. static int vmw_restrict_iommu;
  204. static int vmw_force_coherent;
  205. static int vmw_restrict_dma_mask;
  206. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  207. static void vmw_master_init(struct vmw_master *);
  208. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  209. void *ptr);
  210. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  211. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  212. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  213. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  214. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  215. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  216. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  217. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  218. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  219. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  220. static void vmw_print_capabilities(uint32_t capabilities)
  221. {
  222. DRM_INFO("Capabilities:\n");
  223. if (capabilities & SVGA_CAP_RECT_COPY)
  224. DRM_INFO(" Rect copy.\n");
  225. if (capabilities & SVGA_CAP_CURSOR)
  226. DRM_INFO(" Cursor.\n");
  227. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  228. DRM_INFO(" Cursor bypass.\n");
  229. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  230. DRM_INFO(" Cursor bypass 2.\n");
  231. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  232. DRM_INFO(" 8bit emulation.\n");
  233. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  234. DRM_INFO(" Alpha cursor.\n");
  235. if (capabilities & SVGA_CAP_3D)
  236. DRM_INFO(" 3D.\n");
  237. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  238. DRM_INFO(" Extended Fifo.\n");
  239. if (capabilities & SVGA_CAP_MULTIMON)
  240. DRM_INFO(" Multimon.\n");
  241. if (capabilities & SVGA_CAP_PITCHLOCK)
  242. DRM_INFO(" Pitchlock.\n");
  243. if (capabilities & SVGA_CAP_IRQMASK)
  244. DRM_INFO(" Irq mask.\n");
  245. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  246. DRM_INFO(" Display Topology.\n");
  247. if (capabilities & SVGA_CAP_GMR)
  248. DRM_INFO(" GMR.\n");
  249. if (capabilities & SVGA_CAP_TRACES)
  250. DRM_INFO(" Traces.\n");
  251. if (capabilities & SVGA_CAP_GMR2)
  252. DRM_INFO(" GMR2.\n");
  253. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  254. DRM_INFO(" Screen Object 2.\n");
  255. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  256. DRM_INFO(" Command Buffers.\n");
  257. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  258. DRM_INFO(" Command Buffers 2.\n");
  259. if (capabilities & SVGA_CAP_GBOBJECTS)
  260. DRM_INFO(" Guest Backed Resources.\n");
  261. }
  262. /**
  263. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  264. *
  265. * @dev_priv: A device private structure.
  266. *
  267. * This function creates a small buffer object that holds the query
  268. * result for dummy queries emitted as query barriers.
  269. * The function will then map the first page and initialize a pending
  270. * occlusion query result structure, Finally it will unmap the buffer.
  271. * No interruptible waits are done within this function.
  272. *
  273. * Returns an error if bo creation or initialization fails.
  274. */
  275. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  276. {
  277. int ret;
  278. struct ttm_buffer_object *bo;
  279. struct ttm_bo_kmap_obj map;
  280. volatile SVGA3dQueryResult *result;
  281. bool dummy;
  282. /*
  283. * Create the bo as pinned, so that a tryreserve will
  284. * immediately succeed. This is because we're the only
  285. * user of the bo currently.
  286. */
  287. ret = ttm_bo_create(&dev_priv->bdev,
  288. PAGE_SIZE,
  289. ttm_bo_type_device,
  290. &vmw_sys_ne_placement,
  291. 0, false, NULL,
  292. &bo);
  293. if (unlikely(ret != 0))
  294. return ret;
  295. ret = ttm_bo_reserve(bo, false, true, false, 0);
  296. BUG_ON(ret != 0);
  297. ret = ttm_bo_kmap(bo, 0, 1, &map);
  298. if (likely(ret == 0)) {
  299. result = ttm_kmap_obj_virtual(&map, &dummy);
  300. result->totalSize = sizeof(*result);
  301. result->state = SVGA3D_QUERYSTATE_PENDING;
  302. result->result32 = 0xff;
  303. ttm_bo_kunmap(&map);
  304. }
  305. vmw_bo_pin(bo, false);
  306. ttm_bo_unreserve(bo);
  307. if (unlikely(ret != 0)) {
  308. DRM_ERROR("Dummy query buffer map failed.\n");
  309. ttm_bo_unref(&bo);
  310. } else
  311. dev_priv->dummy_query_bo = bo;
  312. return ret;
  313. }
  314. static int vmw_request_device(struct vmw_private *dev_priv)
  315. {
  316. int ret;
  317. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  318. if (unlikely(ret != 0)) {
  319. DRM_ERROR("Unable to initialize FIFO.\n");
  320. return ret;
  321. }
  322. vmw_fence_fifo_up(dev_priv->fman);
  323. if (dev_priv->has_mob) {
  324. ret = vmw_otables_setup(dev_priv);
  325. if (unlikely(ret != 0)) {
  326. DRM_ERROR("Unable to initialize "
  327. "guest Memory OBjects.\n");
  328. goto out_no_mob;
  329. }
  330. }
  331. ret = vmw_dummy_query_bo_create(dev_priv);
  332. if (unlikely(ret != 0))
  333. goto out_no_query_bo;
  334. return 0;
  335. out_no_query_bo:
  336. if (dev_priv->has_mob)
  337. vmw_otables_takedown(dev_priv);
  338. out_no_mob:
  339. vmw_fence_fifo_down(dev_priv->fman);
  340. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  341. return ret;
  342. }
  343. static void vmw_release_device(struct vmw_private *dev_priv)
  344. {
  345. /*
  346. * Previous destructions should've released
  347. * the pinned bo.
  348. */
  349. BUG_ON(dev_priv->pinned_bo != NULL);
  350. ttm_bo_unref(&dev_priv->dummy_query_bo);
  351. if (dev_priv->has_mob)
  352. vmw_otables_takedown(dev_priv);
  353. vmw_fence_fifo_down(dev_priv->fman);
  354. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  355. }
  356. /**
  357. * Increase the 3d resource refcount.
  358. * If the count was prevously zero, initialize the fifo, switching to svga
  359. * mode. Note that the master holds a ref as well, and may request an
  360. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  361. */
  362. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  363. bool unhide_svga)
  364. {
  365. int ret = 0;
  366. mutex_lock(&dev_priv->release_mutex);
  367. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  368. ret = vmw_request_device(dev_priv);
  369. if (unlikely(ret != 0))
  370. --dev_priv->num_3d_resources;
  371. } else if (unhide_svga) {
  372. mutex_lock(&dev_priv->hw_mutex);
  373. vmw_write(dev_priv, SVGA_REG_ENABLE,
  374. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  375. ~SVGA_REG_ENABLE_HIDE);
  376. mutex_unlock(&dev_priv->hw_mutex);
  377. }
  378. mutex_unlock(&dev_priv->release_mutex);
  379. return ret;
  380. }
  381. /**
  382. * Decrease the 3d resource refcount.
  383. * If the count reaches zero, disable the fifo, switching to vga mode.
  384. * Note that the master holds a refcount as well, and may request an
  385. * explicit switch to vga mode when it releases its refcount to account
  386. * for the situation of an X server vt switch to VGA with 3d resources
  387. * active.
  388. */
  389. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  390. bool hide_svga)
  391. {
  392. int32_t n3d;
  393. mutex_lock(&dev_priv->release_mutex);
  394. if (unlikely(--dev_priv->num_3d_resources == 0))
  395. vmw_release_device(dev_priv);
  396. else if (hide_svga) {
  397. mutex_lock(&dev_priv->hw_mutex);
  398. vmw_write(dev_priv, SVGA_REG_ENABLE,
  399. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  400. SVGA_REG_ENABLE_HIDE);
  401. mutex_unlock(&dev_priv->hw_mutex);
  402. }
  403. n3d = (int32_t) dev_priv->num_3d_resources;
  404. mutex_unlock(&dev_priv->release_mutex);
  405. BUG_ON(n3d < 0);
  406. }
  407. /**
  408. * Sets the initial_[width|height] fields on the given vmw_private.
  409. *
  410. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  411. * clamping the value to fb_max_[width|height] fields and the
  412. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  413. * If the values appear to be invalid, set them to
  414. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  415. */
  416. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  417. {
  418. uint32_t width;
  419. uint32_t height;
  420. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  421. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  422. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  423. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  424. if (width > dev_priv->fb_max_width ||
  425. height > dev_priv->fb_max_height) {
  426. /*
  427. * This is a host error and shouldn't occur.
  428. */
  429. width = VMW_MIN_INITIAL_WIDTH;
  430. height = VMW_MIN_INITIAL_HEIGHT;
  431. }
  432. dev_priv->initial_width = width;
  433. dev_priv->initial_height = height;
  434. }
  435. /**
  436. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  437. * system.
  438. *
  439. * @dev_priv: Pointer to a struct vmw_private
  440. *
  441. * This functions tries to determine the IOMMU setup and what actions
  442. * need to be taken by the driver to make system pages visible to the
  443. * device.
  444. * If this function decides that DMA is not possible, it returns -EINVAL.
  445. * The driver may then try to disable features of the device that require
  446. * DMA.
  447. */
  448. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  449. {
  450. static const char *names[vmw_dma_map_max] = {
  451. [vmw_dma_phys] = "Using physical TTM page addresses.",
  452. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  453. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  454. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  455. #ifdef CONFIG_X86
  456. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  457. #ifdef CONFIG_INTEL_IOMMU
  458. if (intel_iommu_enabled) {
  459. dev_priv->map_mode = vmw_dma_map_populate;
  460. goto out_fixup;
  461. }
  462. #endif
  463. if (!(vmw_force_iommu || vmw_force_coherent)) {
  464. dev_priv->map_mode = vmw_dma_phys;
  465. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  466. return 0;
  467. }
  468. dev_priv->map_mode = vmw_dma_map_populate;
  469. if (dma_ops->sync_single_for_cpu)
  470. dev_priv->map_mode = vmw_dma_alloc_coherent;
  471. #ifdef CONFIG_SWIOTLB
  472. if (swiotlb_nr_tbl() == 0)
  473. dev_priv->map_mode = vmw_dma_map_populate;
  474. #endif
  475. #ifdef CONFIG_INTEL_IOMMU
  476. out_fixup:
  477. #endif
  478. if (dev_priv->map_mode == vmw_dma_map_populate &&
  479. vmw_restrict_iommu)
  480. dev_priv->map_mode = vmw_dma_map_bind;
  481. if (vmw_force_coherent)
  482. dev_priv->map_mode = vmw_dma_alloc_coherent;
  483. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  484. /*
  485. * No coherent page pool
  486. */
  487. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  488. return -EINVAL;
  489. #endif
  490. #else /* CONFIG_X86 */
  491. dev_priv->map_mode = vmw_dma_map_populate;
  492. #endif /* CONFIG_X86 */
  493. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  494. return 0;
  495. }
  496. /**
  497. * vmw_dma_masks - set required page- and dma masks
  498. *
  499. * @dev: Pointer to struct drm-device
  500. *
  501. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  502. * restriction also for 64-bit systems.
  503. */
  504. #ifdef CONFIG_INTEL_IOMMU
  505. static int vmw_dma_masks(struct vmw_private *dev_priv)
  506. {
  507. struct drm_device *dev = dev_priv->dev;
  508. if (intel_iommu_enabled &&
  509. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  510. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  511. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  512. }
  513. return 0;
  514. }
  515. #else
  516. static int vmw_dma_masks(struct vmw_private *dev_priv)
  517. {
  518. return 0;
  519. }
  520. #endif
  521. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  522. {
  523. struct vmw_private *dev_priv;
  524. int ret;
  525. uint32_t svga_id;
  526. enum vmw_res_type i;
  527. bool refuse_dma = false;
  528. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  529. if (unlikely(dev_priv == NULL)) {
  530. DRM_ERROR("Failed allocating a device private struct.\n");
  531. return -ENOMEM;
  532. }
  533. pci_set_master(dev->pdev);
  534. dev_priv->dev = dev;
  535. dev_priv->vmw_chipset = chipset;
  536. dev_priv->last_read_seqno = (uint32_t) -100;
  537. mutex_init(&dev_priv->hw_mutex);
  538. mutex_init(&dev_priv->cmdbuf_mutex);
  539. mutex_init(&dev_priv->release_mutex);
  540. mutex_init(&dev_priv->binding_mutex);
  541. rwlock_init(&dev_priv->resource_lock);
  542. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  543. idr_init(&dev_priv->res_idr[i]);
  544. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  545. }
  546. mutex_init(&dev_priv->init_mutex);
  547. init_waitqueue_head(&dev_priv->fence_queue);
  548. init_waitqueue_head(&dev_priv->fifo_queue);
  549. dev_priv->fence_queue_waiters = 0;
  550. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  551. dev_priv->used_memory_size = 0;
  552. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  553. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  554. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  555. dev_priv->enable_fb = enable_fbdev;
  556. mutex_lock(&dev_priv->hw_mutex);
  557. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  558. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  559. if (svga_id != SVGA_ID_2) {
  560. ret = -ENOSYS;
  561. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  562. mutex_unlock(&dev_priv->hw_mutex);
  563. goto out_err0;
  564. }
  565. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  566. ret = vmw_dma_select_mode(dev_priv);
  567. if (unlikely(ret != 0)) {
  568. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  569. refuse_dma = true;
  570. }
  571. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  572. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  573. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  574. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  575. vmw_get_initial_size(dev_priv);
  576. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  577. dev_priv->max_gmr_ids =
  578. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  579. dev_priv->max_gmr_pages =
  580. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  581. dev_priv->memory_size =
  582. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  583. dev_priv->memory_size -= dev_priv->vram_size;
  584. } else {
  585. /*
  586. * An arbitrary limit of 512MiB on surface
  587. * memory. But all HWV8 hardware supports GMR2.
  588. */
  589. dev_priv->memory_size = 512*1024*1024;
  590. }
  591. dev_priv->max_mob_pages = 0;
  592. dev_priv->max_mob_size = 0;
  593. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  594. uint64_t mem_size =
  595. vmw_read(dev_priv,
  596. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  597. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  598. dev_priv->prim_bb_mem =
  599. vmw_read(dev_priv,
  600. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  601. dev_priv->max_mob_size =
  602. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  603. } else
  604. dev_priv->prim_bb_mem = dev_priv->vram_size;
  605. ret = vmw_dma_masks(dev_priv);
  606. if (unlikely(ret != 0)) {
  607. mutex_unlock(&dev_priv->hw_mutex);
  608. goto out_err0;
  609. }
  610. if (unlikely(dev_priv->prim_bb_mem < dev_priv->vram_size))
  611. dev_priv->prim_bb_mem = dev_priv->vram_size;
  612. mutex_unlock(&dev_priv->hw_mutex);
  613. vmw_print_capabilities(dev_priv->capabilities);
  614. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  615. DRM_INFO("Max GMR ids is %u\n",
  616. (unsigned)dev_priv->max_gmr_ids);
  617. DRM_INFO("Max number of GMR pages is %u\n",
  618. (unsigned)dev_priv->max_gmr_pages);
  619. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  620. (unsigned)dev_priv->memory_size / 1024);
  621. }
  622. DRM_INFO("Maximum display memory size is %u kiB\n",
  623. dev_priv->prim_bb_mem / 1024);
  624. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  625. dev_priv->vram_start, dev_priv->vram_size / 1024);
  626. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  627. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  628. ret = vmw_ttm_global_init(dev_priv);
  629. if (unlikely(ret != 0))
  630. goto out_err0;
  631. vmw_master_init(&dev_priv->fbdev_master);
  632. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  633. dev_priv->active_master = &dev_priv->fbdev_master;
  634. ret = ttm_bo_device_init(&dev_priv->bdev,
  635. dev_priv->bo_global_ref.ref.object,
  636. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  637. false);
  638. if (unlikely(ret != 0)) {
  639. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  640. goto out_err1;
  641. }
  642. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  643. (dev_priv->vram_size >> PAGE_SHIFT));
  644. if (unlikely(ret != 0)) {
  645. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  646. goto out_err2;
  647. }
  648. dev_priv->has_gmr = true;
  649. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  650. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  651. VMW_PL_GMR) != 0) {
  652. DRM_INFO("No GMR memory available. "
  653. "Graphics memory resources are very limited.\n");
  654. dev_priv->has_gmr = false;
  655. }
  656. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  657. dev_priv->has_mob = true;
  658. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  659. VMW_PL_MOB) != 0) {
  660. DRM_INFO("No MOB memory available. "
  661. "3D will be disabled.\n");
  662. dev_priv->has_mob = false;
  663. }
  664. }
  665. dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
  666. dev_priv->mmio_size);
  667. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  668. dev_priv->mmio_size);
  669. if (unlikely(dev_priv->mmio_virt == NULL)) {
  670. ret = -ENOMEM;
  671. DRM_ERROR("Failed mapping MMIO.\n");
  672. goto out_err3;
  673. }
  674. /* Need mmio memory to check for fifo pitchlock cap. */
  675. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  676. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  677. !vmw_fifo_have_pitchlock(dev_priv)) {
  678. ret = -ENOSYS;
  679. DRM_ERROR("Hardware has no pitchlock\n");
  680. goto out_err4;
  681. }
  682. dev_priv->tdev = ttm_object_device_init
  683. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  684. if (unlikely(dev_priv->tdev == NULL)) {
  685. DRM_ERROR("Unable to initialize TTM object management.\n");
  686. ret = -ENOMEM;
  687. goto out_err4;
  688. }
  689. dev->dev_private = dev_priv;
  690. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  691. dev_priv->stealth = (ret != 0);
  692. if (dev_priv->stealth) {
  693. /**
  694. * Request at least the mmio PCI resource.
  695. */
  696. DRM_INFO("It appears like vesafb is loaded. "
  697. "Ignore above error if any.\n");
  698. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  699. if (unlikely(ret != 0)) {
  700. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  701. goto out_no_device;
  702. }
  703. }
  704. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  705. ret = drm_irq_install(dev);
  706. if (ret != 0) {
  707. DRM_ERROR("Failed installing irq: %d\n", ret);
  708. goto out_no_irq;
  709. }
  710. }
  711. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  712. if (unlikely(dev_priv->fman == NULL)) {
  713. ret = -ENOMEM;
  714. goto out_no_fman;
  715. }
  716. vmw_kms_save_vga(dev_priv);
  717. /* Start kms and overlay systems, needs fifo. */
  718. ret = vmw_kms_init(dev_priv);
  719. if (unlikely(ret != 0))
  720. goto out_no_kms;
  721. vmw_overlay_init(dev_priv);
  722. if (dev_priv->enable_fb) {
  723. ret = vmw_3d_resource_inc(dev_priv, true);
  724. if (unlikely(ret != 0))
  725. goto out_no_fifo;
  726. vmw_fb_init(dev_priv);
  727. }
  728. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  729. register_pm_notifier(&dev_priv->pm_nb);
  730. return 0;
  731. out_no_fifo:
  732. vmw_overlay_close(dev_priv);
  733. vmw_kms_close(dev_priv);
  734. out_no_kms:
  735. vmw_kms_restore_vga(dev_priv);
  736. vmw_fence_manager_takedown(dev_priv->fman);
  737. out_no_fman:
  738. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  739. drm_irq_uninstall(dev_priv->dev);
  740. out_no_irq:
  741. if (dev_priv->stealth)
  742. pci_release_region(dev->pdev, 2);
  743. else
  744. pci_release_regions(dev->pdev);
  745. out_no_device:
  746. ttm_object_device_release(&dev_priv->tdev);
  747. out_err4:
  748. iounmap(dev_priv->mmio_virt);
  749. out_err3:
  750. arch_phys_wc_del(dev_priv->mmio_mtrr);
  751. if (dev_priv->has_mob)
  752. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  753. if (dev_priv->has_gmr)
  754. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  755. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  756. out_err2:
  757. (void)ttm_bo_device_release(&dev_priv->bdev);
  758. out_err1:
  759. vmw_ttm_global_release(dev_priv);
  760. out_err0:
  761. for (i = vmw_res_context; i < vmw_res_max; ++i)
  762. idr_destroy(&dev_priv->res_idr[i]);
  763. kfree(dev_priv);
  764. return ret;
  765. }
  766. static int vmw_driver_unload(struct drm_device *dev)
  767. {
  768. struct vmw_private *dev_priv = vmw_priv(dev);
  769. enum vmw_res_type i;
  770. unregister_pm_notifier(&dev_priv->pm_nb);
  771. if (dev_priv->ctx.res_ht_initialized)
  772. drm_ht_remove(&dev_priv->ctx.res_ht);
  773. if (dev_priv->ctx.cmd_bounce)
  774. vfree(dev_priv->ctx.cmd_bounce);
  775. if (dev_priv->enable_fb) {
  776. vmw_fb_close(dev_priv);
  777. vmw_kms_restore_vga(dev_priv);
  778. vmw_3d_resource_dec(dev_priv, false);
  779. }
  780. vmw_kms_close(dev_priv);
  781. vmw_overlay_close(dev_priv);
  782. vmw_fence_manager_takedown(dev_priv->fman);
  783. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  784. drm_irq_uninstall(dev_priv->dev);
  785. if (dev_priv->stealth)
  786. pci_release_region(dev->pdev, 2);
  787. else
  788. pci_release_regions(dev->pdev);
  789. ttm_object_device_release(&dev_priv->tdev);
  790. iounmap(dev_priv->mmio_virt);
  791. arch_phys_wc_del(dev_priv->mmio_mtrr);
  792. if (dev_priv->has_mob)
  793. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  794. if (dev_priv->has_gmr)
  795. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  796. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  797. (void)ttm_bo_device_release(&dev_priv->bdev);
  798. vmw_ttm_global_release(dev_priv);
  799. for (i = vmw_res_context; i < vmw_res_max; ++i)
  800. idr_destroy(&dev_priv->res_idr[i]);
  801. kfree(dev_priv);
  802. return 0;
  803. }
  804. static void vmw_preclose(struct drm_device *dev,
  805. struct drm_file *file_priv)
  806. {
  807. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  808. struct vmw_private *dev_priv = vmw_priv(dev);
  809. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  810. }
  811. static void vmw_postclose(struct drm_device *dev,
  812. struct drm_file *file_priv)
  813. {
  814. struct vmw_fpriv *vmw_fp;
  815. vmw_fp = vmw_fpriv(file_priv);
  816. if (vmw_fp->locked_master) {
  817. struct vmw_master *vmaster =
  818. vmw_master(vmw_fp->locked_master);
  819. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  820. ttm_vt_unlock(&vmaster->lock);
  821. drm_master_put(&vmw_fp->locked_master);
  822. }
  823. vmw_compat_shader_man_destroy(vmw_fp->shman);
  824. ttm_object_file_release(&vmw_fp->tfile);
  825. kfree(vmw_fp);
  826. }
  827. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  828. {
  829. struct vmw_private *dev_priv = vmw_priv(dev);
  830. struct vmw_fpriv *vmw_fp;
  831. int ret = -ENOMEM;
  832. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  833. if (unlikely(vmw_fp == NULL))
  834. return ret;
  835. INIT_LIST_HEAD(&vmw_fp->fence_events);
  836. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  837. if (unlikely(vmw_fp->tfile == NULL))
  838. goto out_no_tfile;
  839. vmw_fp->shman = vmw_compat_shader_man_create(dev_priv);
  840. if (IS_ERR(vmw_fp->shman))
  841. goto out_no_shman;
  842. file_priv->driver_priv = vmw_fp;
  843. dev_priv->bdev.dev_mapping = dev->dev_mapping;
  844. return 0;
  845. out_no_shman:
  846. ttm_object_file_release(&vmw_fp->tfile);
  847. out_no_tfile:
  848. kfree(vmw_fp);
  849. return ret;
  850. }
  851. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  852. unsigned long arg)
  853. {
  854. struct drm_file *file_priv = filp->private_data;
  855. struct drm_device *dev = file_priv->minor->dev;
  856. unsigned int nr = DRM_IOCTL_NR(cmd);
  857. /*
  858. * Do extra checking on driver private ioctls.
  859. */
  860. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  861. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  862. const struct drm_ioctl_desc *ioctl =
  863. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  864. if (unlikely(ioctl->cmd_drv != cmd)) {
  865. DRM_ERROR("Invalid command format, ioctl %d\n",
  866. nr - DRM_COMMAND_BASE);
  867. return -EINVAL;
  868. }
  869. }
  870. return drm_ioctl(filp, cmd, arg);
  871. }
  872. static void vmw_lastclose(struct drm_device *dev)
  873. {
  874. struct drm_crtc *crtc;
  875. struct drm_mode_set set;
  876. int ret;
  877. set.x = 0;
  878. set.y = 0;
  879. set.fb = NULL;
  880. set.mode = NULL;
  881. set.connectors = NULL;
  882. set.num_connectors = 0;
  883. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  884. set.crtc = crtc;
  885. ret = drm_mode_set_config_internal(&set);
  886. WARN_ON(ret != 0);
  887. }
  888. }
  889. static void vmw_master_init(struct vmw_master *vmaster)
  890. {
  891. ttm_lock_init(&vmaster->lock);
  892. INIT_LIST_HEAD(&vmaster->fb_surf);
  893. mutex_init(&vmaster->fb_surf_mutex);
  894. }
  895. static int vmw_master_create(struct drm_device *dev,
  896. struct drm_master *master)
  897. {
  898. struct vmw_master *vmaster;
  899. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  900. if (unlikely(vmaster == NULL))
  901. return -ENOMEM;
  902. vmw_master_init(vmaster);
  903. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  904. master->driver_priv = vmaster;
  905. return 0;
  906. }
  907. static void vmw_master_destroy(struct drm_device *dev,
  908. struct drm_master *master)
  909. {
  910. struct vmw_master *vmaster = vmw_master(master);
  911. master->driver_priv = NULL;
  912. kfree(vmaster);
  913. }
  914. static int vmw_master_set(struct drm_device *dev,
  915. struct drm_file *file_priv,
  916. bool from_open)
  917. {
  918. struct vmw_private *dev_priv = vmw_priv(dev);
  919. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  920. struct vmw_master *active = dev_priv->active_master;
  921. struct vmw_master *vmaster = vmw_master(file_priv->master);
  922. int ret = 0;
  923. if (!dev_priv->enable_fb) {
  924. ret = vmw_3d_resource_inc(dev_priv, true);
  925. if (unlikely(ret != 0))
  926. return ret;
  927. vmw_kms_save_vga(dev_priv);
  928. mutex_lock(&dev_priv->hw_mutex);
  929. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  930. mutex_unlock(&dev_priv->hw_mutex);
  931. }
  932. if (active) {
  933. BUG_ON(active != &dev_priv->fbdev_master);
  934. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  935. if (unlikely(ret != 0))
  936. goto out_no_active_lock;
  937. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  938. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  939. if (unlikely(ret != 0)) {
  940. DRM_ERROR("Unable to clean VRAM on "
  941. "master drop.\n");
  942. }
  943. dev_priv->active_master = NULL;
  944. }
  945. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  946. if (!from_open) {
  947. ttm_vt_unlock(&vmaster->lock);
  948. BUG_ON(vmw_fp->locked_master != file_priv->master);
  949. drm_master_put(&vmw_fp->locked_master);
  950. }
  951. dev_priv->active_master = vmaster;
  952. return 0;
  953. out_no_active_lock:
  954. if (!dev_priv->enable_fb) {
  955. vmw_kms_restore_vga(dev_priv);
  956. vmw_3d_resource_dec(dev_priv, true);
  957. mutex_lock(&dev_priv->hw_mutex);
  958. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  959. mutex_unlock(&dev_priv->hw_mutex);
  960. }
  961. return ret;
  962. }
  963. static void vmw_master_drop(struct drm_device *dev,
  964. struct drm_file *file_priv,
  965. bool from_release)
  966. {
  967. struct vmw_private *dev_priv = vmw_priv(dev);
  968. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  969. struct vmw_master *vmaster = vmw_master(file_priv->master);
  970. int ret;
  971. /**
  972. * Make sure the master doesn't disappear while we have
  973. * it locked.
  974. */
  975. vmw_fp->locked_master = drm_master_get(file_priv->master);
  976. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  977. if (unlikely((ret != 0))) {
  978. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  979. drm_master_put(&vmw_fp->locked_master);
  980. }
  981. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  982. vmw_execbuf_release_pinned_bo(dev_priv);
  983. if (!dev_priv->enable_fb) {
  984. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  985. if (unlikely(ret != 0))
  986. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  987. vmw_kms_restore_vga(dev_priv);
  988. vmw_3d_resource_dec(dev_priv, true);
  989. mutex_lock(&dev_priv->hw_mutex);
  990. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  991. mutex_unlock(&dev_priv->hw_mutex);
  992. }
  993. dev_priv->active_master = &dev_priv->fbdev_master;
  994. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  995. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  996. if (dev_priv->enable_fb)
  997. vmw_fb_on(dev_priv);
  998. }
  999. static void vmw_remove(struct pci_dev *pdev)
  1000. {
  1001. struct drm_device *dev = pci_get_drvdata(pdev);
  1002. drm_put_dev(dev);
  1003. }
  1004. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1005. void *ptr)
  1006. {
  1007. struct vmw_private *dev_priv =
  1008. container_of(nb, struct vmw_private, pm_nb);
  1009. struct vmw_master *vmaster = dev_priv->active_master;
  1010. switch (val) {
  1011. case PM_HIBERNATION_PREPARE:
  1012. case PM_SUSPEND_PREPARE:
  1013. ttm_suspend_lock(&vmaster->lock);
  1014. /**
  1015. * This empties VRAM and unbinds all GMR bindings.
  1016. * Buffer contents is moved to swappable memory.
  1017. */
  1018. vmw_execbuf_release_pinned_bo(dev_priv);
  1019. vmw_resource_evict_all(dev_priv);
  1020. ttm_bo_swapout_all(&dev_priv->bdev);
  1021. break;
  1022. case PM_POST_HIBERNATION:
  1023. case PM_POST_SUSPEND:
  1024. case PM_POST_RESTORE:
  1025. ttm_suspend_unlock(&vmaster->lock);
  1026. break;
  1027. case PM_RESTORE_PREPARE:
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. return 0;
  1033. }
  1034. /**
  1035. * These might not be needed with the virtual SVGA device.
  1036. */
  1037. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1038. {
  1039. struct drm_device *dev = pci_get_drvdata(pdev);
  1040. struct vmw_private *dev_priv = vmw_priv(dev);
  1041. if (dev_priv->num_3d_resources != 0) {
  1042. DRM_INFO("Can't suspend or hibernate "
  1043. "while 3D resources are active.\n");
  1044. return -EBUSY;
  1045. }
  1046. pci_save_state(pdev);
  1047. pci_disable_device(pdev);
  1048. pci_set_power_state(pdev, PCI_D3hot);
  1049. return 0;
  1050. }
  1051. static int vmw_pci_resume(struct pci_dev *pdev)
  1052. {
  1053. pci_set_power_state(pdev, PCI_D0);
  1054. pci_restore_state(pdev);
  1055. return pci_enable_device(pdev);
  1056. }
  1057. static int vmw_pm_suspend(struct device *kdev)
  1058. {
  1059. struct pci_dev *pdev = to_pci_dev(kdev);
  1060. struct pm_message dummy;
  1061. dummy.event = 0;
  1062. return vmw_pci_suspend(pdev, dummy);
  1063. }
  1064. static int vmw_pm_resume(struct device *kdev)
  1065. {
  1066. struct pci_dev *pdev = to_pci_dev(kdev);
  1067. return vmw_pci_resume(pdev);
  1068. }
  1069. static int vmw_pm_prepare(struct device *kdev)
  1070. {
  1071. struct pci_dev *pdev = to_pci_dev(kdev);
  1072. struct drm_device *dev = pci_get_drvdata(pdev);
  1073. struct vmw_private *dev_priv = vmw_priv(dev);
  1074. /**
  1075. * Release 3d reference held by fbdev and potentially
  1076. * stop fifo.
  1077. */
  1078. dev_priv->suspended = true;
  1079. if (dev_priv->enable_fb)
  1080. vmw_3d_resource_dec(dev_priv, true);
  1081. if (dev_priv->num_3d_resources != 0) {
  1082. DRM_INFO("Can't suspend or hibernate "
  1083. "while 3D resources are active.\n");
  1084. if (dev_priv->enable_fb)
  1085. vmw_3d_resource_inc(dev_priv, true);
  1086. dev_priv->suspended = false;
  1087. return -EBUSY;
  1088. }
  1089. return 0;
  1090. }
  1091. static void vmw_pm_complete(struct device *kdev)
  1092. {
  1093. struct pci_dev *pdev = to_pci_dev(kdev);
  1094. struct drm_device *dev = pci_get_drvdata(pdev);
  1095. struct vmw_private *dev_priv = vmw_priv(dev);
  1096. mutex_lock(&dev_priv->hw_mutex);
  1097. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1098. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1099. mutex_unlock(&dev_priv->hw_mutex);
  1100. /**
  1101. * Reclaim 3d reference held by fbdev and potentially
  1102. * start fifo.
  1103. */
  1104. if (dev_priv->enable_fb)
  1105. vmw_3d_resource_inc(dev_priv, false);
  1106. dev_priv->suspended = false;
  1107. }
  1108. static const struct dev_pm_ops vmw_pm_ops = {
  1109. .prepare = vmw_pm_prepare,
  1110. .complete = vmw_pm_complete,
  1111. .suspend = vmw_pm_suspend,
  1112. .resume = vmw_pm_resume,
  1113. };
  1114. static const struct file_operations vmwgfx_driver_fops = {
  1115. .owner = THIS_MODULE,
  1116. .open = drm_open,
  1117. .release = drm_release,
  1118. .unlocked_ioctl = vmw_unlocked_ioctl,
  1119. .mmap = vmw_mmap,
  1120. .poll = vmw_fops_poll,
  1121. .read = vmw_fops_read,
  1122. #if defined(CONFIG_COMPAT)
  1123. .compat_ioctl = drm_compat_ioctl,
  1124. #endif
  1125. .llseek = noop_llseek,
  1126. };
  1127. static struct drm_driver driver = {
  1128. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1129. DRIVER_MODESET | DRIVER_PRIME,
  1130. .load = vmw_driver_load,
  1131. .unload = vmw_driver_unload,
  1132. .lastclose = vmw_lastclose,
  1133. .irq_preinstall = vmw_irq_preinstall,
  1134. .irq_postinstall = vmw_irq_postinstall,
  1135. .irq_uninstall = vmw_irq_uninstall,
  1136. .irq_handler = vmw_irq_handler,
  1137. .get_vblank_counter = vmw_get_vblank_counter,
  1138. .enable_vblank = vmw_enable_vblank,
  1139. .disable_vblank = vmw_disable_vblank,
  1140. .ioctls = vmw_ioctls,
  1141. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  1142. .master_create = vmw_master_create,
  1143. .master_destroy = vmw_master_destroy,
  1144. .master_set = vmw_master_set,
  1145. .master_drop = vmw_master_drop,
  1146. .open = vmw_driver_open,
  1147. .preclose = vmw_preclose,
  1148. .postclose = vmw_postclose,
  1149. .dumb_create = vmw_dumb_create,
  1150. .dumb_map_offset = vmw_dumb_map_offset,
  1151. .dumb_destroy = vmw_dumb_destroy,
  1152. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1153. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1154. .fops = &vmwgfx_driver_fops,
  1155. .name = VMWGFX_DRIVER_NAME,
  1156. .desc = VMWGFX_DRIVER_DESC,
  1157. .date = VMWGFX_DRIVER_DATE,
  1158. .major = VMWGFX_DRIVER_MAJOR,
  1159. .minor = VMWGFX_DRIVER_MINOR,
  1160. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1161. };
  1162. static struct pci_driver vmw_pci_driver = {
  1163. .name = VMWGFX_DRIVER_NAME,
  1164. .id_table = vmw_pci_id_list,
  1165. .probe = vmw_probe,
  1166. .remove = vmw_remove,
  1167. .driver = {
  1168. .pm = &vmw_pm_ops
  1169. }
  1170. };
  1171. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1172. {
  1173. return drm_get_pci_dev(pdev, ent, &driver);
  1174. }
  1175. static int __init vmwgfx_init(void)
  1176. {
  1177. int ret;
  1178. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1179. if (ret)
  1180. DRM_ERROR("Failed initializing DRM.\n");
  1181. return ret;
  1182. }
  1183. static void __exit vmwgfx_exit(void)
  1184. {
  1185. drm_pci_exit(&driver, &vmw_pci_driver);
  1186. }
  1187. module_init(vmwgfx_init);
  1188. module_exit(vmwgfx_exit);
  1189. MODULE_AUTHOR("VMware Inc. and others");
  1190. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1191. MODULE_LICENSE("GPL and additional rights");
  1192. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1193. __stringify(VMWGFX_DRIVER_MINOR) "."
  1194. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1195. "0");