mdp4_kms.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_mmu.h"
  19. #include "mdp4_kms.h"
  20. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev);
  21. static int mdp4_hw_init(struct msm_kms *kms)
  22. {
  23. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  24. struct drm_device *dev = mdp4_kms->dev;
  25. uint32_t version, major, minor, dmap_cfg, vg_cfg;
  26. unsigned long clk;
  27. int ret = 0;
  28. pm_runtime_get_sync(dev->dev);
  29. mdp4_enable(mdp4_kms);
  30. version = mdp4_read(mdp4_kms, REG_MDP4_VERSION);
  31. mdp4_disable(mdp4_kms);
  32. major = FIELD(version, MDP4_VERSION_MAJOR);
  33. minor = FIELD(version, MDP4_VERSION_MINOR);
  34. DBG("found MDP4 version v%d.%d", major, minor);
  35. if (major != 4) {
  36. dev_err(dev->dev, "unexpected MDP version: v%d.%d\n",
  37. major, minor);
  38. ret = -ENXIO;
  39. goto out;
  40. }
  41. mdp4_kms->rev = minor;
  42. if (mdp4_kms->dsi_pll_vdda) {
  43. if ((mdp4_kms->rev == 2) || (mdp4_kms->rev == 4)) {
  44. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vdda,
  45. 1200000, 1200000);
  46. if (ret) {
  47. dev_err(dev->dev,
  48. "failed to set dsi_pll_vdda voltage: %d\n", ret);
  49. goto out;
  50. }
  51. }
  52. }
  53. if (mdp4_kms->dsi_pll_vddio) {
  54. if (mdp4_kms->rev == 2) {
  55. ret = regulator_set_voltage(mdp4_kms->dsi_pll_vddio,
  56. 1800000, 1800000);
  57. if (ret) {
  58. dev_err(dev->dev,
  59. "failed to set dsi_pll_vddio voltage: %d\n", ret);
  60. goto out;
  61. }
  62. }
  63. }
  64. if (mdp4_kms->rev > 1) {
  65. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER0, 0x0707ffff);
  66. mdp4_write(mdp4_kms, REG_MDP4_CS_CONTROLLER1, 0x03073f3f);
  67. }
  68. mdp4_write(mdp4_kms, REG_MDP4_PORTMAP_MODE, 0x3);
  69. /* max read pending cmd config, 3 pending requests: */
  70. mdp4_write(mdp4_kms, REG_MDP4_READ_CNFG, 0x02222);
  71. clk = clk_get_rate(mdp4_kms->clk);
  72. if ((mdp4_kms->rev >= 1) || (clk >= 90000000)) {
  73. dmap_cfg = 0x47; /* 16 bytes-burst x 8 req */
  74. vg_cfg = 0x47; /* 16 bytes-burs x 8 req */
  75. } else {
  76. dmap_cfg = 0x27; /* 8 bytes-burst x 8 req */
  77. vg_cfg = 0x43; /* 16 bytes-burst x 4 req */
  78. }
  79. DBG("fetch config: dmap=%02x, vg=%02x", dmap_cfg, vg_cfg);
  80. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_P), dmap_cfg);
  81. mdp4_write(mdp4_kms, REG_MDP4_DMA_FETCH_CONFIG(DMA_E), dmap_cfg);
  82. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG1), vg_cfg);
  83. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(VG2), vg_cfg);
  84. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB1), vg_cfg);
  85. mdp4_write(mdp4_kms, REG_MDP4_PIPE_FETCH_CONFIG(RGB2), vg_cfg);
  86. if (mdp4_kms->rev >= 2)
  87. mdp4_write(mdp4_kms, REG_MDP4_LAYERMIXER_IN_CFG_UPDATE_METHOD, 1);
  88. /* disable CSC matrix / YUV by default: */
  89. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG1), 0);
  90. mdp4_write(mdp4_kms, REG_MDP4_PIPE_OP_MODE(VG2), 0);
  91. mdp4_write(mdp4_kms, REG_MDP4_DMA_P_OP_MODE, 0);
  92. mdp4_write(mdp4_kms, REG_MDP4_DMA_S_OP_MODE, 0);
  93. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(1), 0);
  94. mdp4_write(mdp4_kms, REG_MDP4_OVLP_CSC_CONFIG(2), 0);
  95. if (mdp4_kms->rev > 1)
  96. mdp4_write(mdp4_kms, REG_MDP4_RESET_STATUS, 1);
  97. out:
  98. pm_runtime_put_sync(dev->dev);
  99. return ret;
  100. }
  101. static long mdp4_round_pixclk(struct msm_kms *kms, unsigned long rate,
  102. struct drm_encoder *encoder)
  103. {
  104. /* if we had >1 encoder, we'd need something more clever: */
  105. return mdp4_dtv_round_pixclk(encoder, rate);
  106. }
  107. static void mdp4_preclose(struct msm_kms *kms, struct drm_file *file)
  108. {
  109. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  110. struct msm_drm_private *priv = mdp4_kms->dev->dev_private;
  111. unsigned i;
  112. for (i = 0; i < priv->num_crtcs; i++)
  113. mdp4_crtc_cancel_pending_flip(priv->crtcs[i], file);
  114. }
  115. static void mdp4_destroy(struct msm_kms *kms)
  116. {
  117. struct mdp4_kms *mdp4_kms = to_mdp4_kms(to_mdp_kms(kms));
  118. kfree(mdp4_kms);
  119. }
  120. static const struct mdp_kms_funcs kms_funcs = {
  121. .base = {
  122. .hw_init = mdp4_hw_init,
  123. .irq_preinstall = mdp4_irq_preinstall,
  124. .irq_postinstall = mdp4_irq_postinstall,
  125. .irq_uninstall = mdp4_irq_uninstall,
  126. .irq = mdp4_irq,
  127. .enable_vblank = mdp4_enable_vblank,
  128. .disable_vblank = mdp4_disable_vblank,
  129. .get_format = mdp_get_format,
  130. .round_pixclk = mdp4_round_pixclk,
  131. .preclose = mdp4_preclose,
  132. .destroy = mdp4_destroy,
  133. },
  134. .set_irqmask = mdp4_set_irqmask,
  135. };
  136. int mdp4_disable(struct mdp4_kms *mdp4_kms)
  137. {
  138. DBG("");
  139. clk_disable_unprepare(mdp4_kms->clk);
  140. if (mdp4_kms->pclk)
  141. clk_disable_unprepare(mdp4_kms->pclk);
  142. clk_disable_unprepare(mdp4_kms->lut_clk);
  143. return 0;
  144. }
  145. int mdp4_enable(struct mdp4_kms *mdp4_kms)
  146. {
  147. DBG("");
  148. clk_prepare_enable(mdp4_kms->clk);
  149. if (mdp4_kms->pclk)
  150. clk_prepare_enable(mdp4_kms->pclk);
  151. clk_prepare_enable(mdp4_kms->lut_clk);
  152. return 0;
  153. }
  154. static int modeset_init(struct mdp4_kms *mdp4_kms)
  155. {
  156. struct drm_device *dev = mdp4_kms->dev;
  157. struct msm_drm_private *priv = dev->dev_private;
  158. struct drm_plane *plane;
  159. struct drm_crtc *crtc;
  160. struct drm_encoder *encoder;
  161. struct hdmi *hdmi;
  162. int ret;
  163. /*
  164. * NOTE: this is a bit simplistic until we add support
  165. * for more than just RGB1->DMA_E->DTV->HDMI
  166. */
  167. /* construct non-private planes: */
  168. plane = mdp4_plane_init(dev, VG1, false);
  169. if (IS_ERR(plane)) {
  170. dev_err(dev->dev, "failed to construct plane for VG1\n");
  171. ret = PTR_ERR(plane);
  172. goto fail;
  173. }
  174. priv->planes[priv->num_planes++] = plane;
  175. plane = mdp4_plane_init(dev, VG2, false);
  176. if (IS_ERR(plane)) {
  177. dev_err(dev->dev, "failed to construct plane for VG2\n");
  178. ret = PTR_ERR(plane);
  179. goto fail;
  180. }
  181. priv->planes[priv->num_planes++] = plane;
  182. /* the CRTCs get constructed with a private plane: */
  183. plane = mdp4_plane_init(dev, RGB1, true);
  184. if (IS_ERR(plane)) {
  185. dev_err(dev->dev, "failed to construct plane for RGB1\n");
  186. ret = PTR_ERR(plane);
  187. goto fail;
  188. }
  189. crtc = mdp4_crtc_init(dev, plane, priv->num_crtcs, 1, DMA_E);
  190. if (IS_ERR(crtc)) {
  191. dev_err(dev->dev, "failed to construct crtc for DMA_E\n");
  192. ret = PTR_ERR(crtc);
  193. goto fail;
  194. }
  195. priv->crtcs[priv->num_crtcs++] = crtc;
  196. encoder = mdp4_dtv_encoder_init(dev);
  197. if (IS_ERR(encoder)) {
  198. dev_err(dev->dev, "failed to construct DTV encoder\n");
  199. ret = PTR_ERR(encoder);
  200. goto fail;
  201. }
  202. encoder->possible_crtcs = 0x1; /* DTV can be hooked to DMA_E */
  203. priv->encoders[priv->num_encoders++] = encoder;
  204. hdmi = hdmi_init(dev, encoder);
  205. if (IS_ERR(hdmi)) {
  206. ret = PTR_ERR(hdmi);
  207. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  208. goto fail;
  209. }
  210. return 0;
  211. fail:
  212. return ret;
  213. }
  214. static const char *iommu_ports[] = {
  215. "mdp_port0_cb0", "mdp_port1_cb0",
  216. };
  217. struct msm_kms *mdp4_kms_init(struct drm_device *dev)
  218. {
  219. struct platform_device *pdev = dev->platformdev;
  220. struct mdp4_platform_config *config = mdp4_get_config(pdev);
  221. struct mdp4_kms *mdp4_kms;
  222. struct msm_kms *kms = NULL;
  223. struct msm_mmu *mmu;
  224. int ret;
  225. mdp4_kms = kzalloc(sizeof(*mdp4_kms), GFP_KERNEL);
  226. if (!mdp4_kms) {
  227. dev_err(dev->dev, "failed to allocate kms\n");
  228. ret = -ENOMEM;
  229. goto fail;
  230. }
  231. mdp_kms_init(&mdp4_kms->base, &kms_funcs);
  232. kms = &mdp4_kms->base.base;
  233. mdp4_kms->dev = dev;
  234. mdp4_kms->mmio = msm_ioremap(pdev, NULL, "MDP4");
  235. if (IS_ERR(mdp4_kms->mmio)) {
  236. ret = PTR_ERR(mdp4_kms->mmio);
  237. goto fail;
  238. }
  239. mdp4_kms->dsi_pll_vdda = devm_regulator_get(&pdev->dev, "dsi_pll_vdda");
  240. if (IS_ERR(mdp4_kms->dsi_pll_vdda))
  241. mdp4_kms->dsi_pll_vdda = NULL;
  242. mdp4_kms->dsi_pll_vddio = devm_regulator_get(&pdev->dev, "dsi_pll_vddio");
  243. if (IS_ERR(mdp4_kms->dsi_pll_vddio))
  244. mdp4_kms->dsi_pll_vddio = NULL;
  245. mdp4_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  246. if (IS_ERR(mdp4_kms->vdd))
  247. mdp4_kms->vdd = NULL;
  248. if (mdp4_kms->vdd) {
  249. ret = regulator_enable(mdp4_kms->vdd);
  250. if (ret) {
  251. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  252. goto fail;
  253. }
  254. }
  255. mdp4_kms->clk = devm_clk_get(&pdev->dev, "core_clk");
  256. if (IS_ERR(mdp4_kms->clk)) {
  257. dev_err(dev->dev, "failed to get core_clk\n");
  258. ret = PTR_ERR(mdp4_kms->clk);
  259. goto fail;
  260. }
  261. mdp4_kms->pclk = devm_clk_get(&pdev->dev, "iface_clk");
  262. if (IS_ERR(mdp4_kms->pclk))
  263. mdp4_kms->pclk = NULL;
  264. // XXX if (rev >= MDP_REV_42) { ???
  265. mdp4_kms->lut_clk = devm_clk_get(&pdev->dev, "lut_clk");
  266. if (IS_ERR(mdp4_kms->lut_clk)) {
  267. dev_err(dev->dev, "failed to get lut_clk\n");
  268. ret = PTR_ERR(mdp4_kms->lut_clk);
  269. goto fail;
  270. }
  271. clk_set_rate(mdp4_kms->clk, config->max_clk);
  272. clk_set_rate(mdp4_kms->lut_clk, config->max_clk);
  273. /* make sure things are off before attaching iommu (bootloader could
  274. * have left things on, in which case we'll start getting faults if
  275. * we don't disable):
  276. */
  277. mdp4_enable(mdp4_kms);
  278. mdp4_write(mdp4_kms, REG_MDP4_DTV_ENABLE, 0);
  279. mdp4_write(mdp4_kms, REG_MDP4_LCDC_ENABLE, 0);
  280. mdp4_write(mdp4_kms, REG_MDP4_DSI_ENABLE, 0);
  281. mdp4_disable(mdp4_kms);
  282. mdelay(16);
  283. if (config->iommu) {
  284. mmu = msm_iommu_new(dev, config->iommu);
  285. if (IS_ERR(mmu)) {
  286. ret = PTR_ERR(mmu);
  287. goto fail;
  288. }
  289. ret = mmu->funcs->attach(mmu, iommu_ports,
  290. ARRAY_SIZE(iommu_ports));
  291. if (ret)
  292. goto fail;
  293. } else {
  294. dev_info(dev->dev, "no iommu, fallback to phys "
  295. "contig buffers for scanout\n");
  296. mmu = NULL;
  297. }
  298. mdp4_kms->id = msm_register_mmu(dev, mmu);
  299. if (mdp4_kms->id < 0) {
  300. ret = mdp4_kms->id;
  301. dev_err(dev->dev, "failed to register mdp4 iommu: %d\n", ret);
  302. goto fail;
  303. }
  304. ret = modeset_init(mdp4_kms);
  305. if (ret) {
  306. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  307. goto fail;
  308. }
  309. return kms;
  310. fail:
  311. if (kms)
  312. mdp4_destroy(kms);
  313. return ERR_PTR(ret);
  314. }
  315. static struct mdp4_platform_config *mdp4_get_config(struct platform_device *dev)
  316. {
  317. static struct mdp4_platform_config config = {};
  318. #ifdef CONFIG_OF
  319. /* TODO */
  320. #else
  321. if (cpu_is_apq8064())
  322. config.max_clk = 266667000;
  323. else
  324. config.max_clk = 200000000;
  325. config.iommu = msm_get_iommu_domain(DISPLAY_READ_DOMAIN);
  326. #endif
  327. return &config;
  328. }