adreno_gpu.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "adreno_gpu.h"
  18. #include "msm_gem.h"
  19. #include "msm_mmu.h"
  20. struct adreno_info {
  21. struct adreno_rev rev;
  22. uint32_t revn;
  23. const char *name;
  24. const char *pm4fw, *pfpfw;
  25. uint32_t gmem;
  26. };
  27. #define ANY_ID 0xff
  28. static const struct adreno_info gpulist[] = {
  29. {
  30. .rev = ADRENO_REV(3, 0, 5, ANY_ID),
  31. .revn = 305,
  32. .name = "A305",
  33. .pm4fw = "a300_pm4.fw",
  34. .pfpfw = "a300_pfp.fw",
  35. .gmem = SZ_256K,
  36. }, {
  37. .rev = ADRENO_REV(3, 2, ANY_ID, ANY_ID),
  38. .revn = 320,
  39. .name = "A320",
  40. .pm4fw = "a300_pm4.fw",
  41. .pfpfw = "a300_pfp.fw",
  42. .gmem = SZ_512K,
  43. }, {
  44. .rev = ADRENO_REV(3, 3, 0, ANY_ID),
  45. .revn = 330,
  46. .name = "A330",
  47. .pm4fw = "a330_pm4.fw",
  48. .pfpfw = "a330_pfp.fw",
  49. .gmem = SZ_1M,
  50. },
  51. };
  52. MODULE_FIRMWARE("a300_pm4.fw");
  53. MODULE_FIRMWARE("a300_pfp.fw");
  54. MODULE_FIRMWARE("a330_pm4.fw");
  55. MODULE_FIRMWARE("a330_pfp.fw");
  56. #define RB_SIZE SZ_32K
  57. #define RB_BLKSIZE 16
  58. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  59. {
  60. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  61. switch (param) {
  62. case MSM_PARAM_GPU_ID:
  63. *value = adreno_gpu->info->revn;
  64. return 0;
  65. case MSM_PARAM_GMEM_SIZE:
  66. *value = adreno_gpu->gmem;
  67. return 0;
  68. default:
  69. DBG("%s: invalid param: %u", gpu->name, param);
  70. return -EINVAL;
  71. }
  72. }
  73. #define rbmemptr(adreno_gpu, member) \
  74. ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
  75. int adreno_hw_init(struct msm_gpu *gpu)
  76. {
  77. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  78. DBG("%s", gpu->name);
  79. /* Setup REG_CP_RB_CNTL: */
  80. gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
  81. /* size is log2(quad-words): */
  82. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  83. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)));
  84. /* Setup ringbuffer address: */
  85. gpu_write(gpu, REG_AXXX_CP_RB_BASE, gpu->rb_iova);
  86. gpu_write(gpu, REG_AXXX_CP_RB_RPTR_ADDR, rbmemptr(adreno_gpu, rptr));
  87. /* Setup scratch/timestamp: */
  88. gpu_write(gpu, REG_AXXX_SCRATCH_ADDR, rbmemptr(adreno_gpu, fence));
  89. gpu_write(gpu, REG_AXXX_SCRATCH_UMSK, 0x1);
  90. return 0;
  91. }
  92. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  93. {
  94. return ring->cur - ring->start;
  95. }
  96. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  97. {
  98. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  99. return adreno_gpu->memptrs->fence;
  100. }
  101. void adreno_recover(struct msm_gpu *gpu)
  102. {
  103. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  104. struct drm_device *dev = gpu->dev;
  105. int ret;
  106. gpu->funcs->pm_suspend(gpu);
  107. /* reset ringbuffer: */
  108. gpu->rb->cur = gpu->rb->start;
  109. /* reset completed fence seqno, just discard anything pending: */
  110. adreno_gpu->memptrs->fence = gpu->submitted_fence;
  111. adreno_gpu->memptrs->rptr = 0;
  112. adreno_gpu->memptrs->wptr = 0;
  113. gpu->funcs->pm_resume(gpu);
  114. ret = gpu->funcs->hw_init(gpu);
  115. if (ret) {
  116. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  117. /* hmm, oh well? */
  118. }
  119. }
  120. int adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  121. struct msm_file_private *ctx)
  122. {
  123. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  124. struct msm_drm_private *priv = gpu->dev->dev_private;
  125. struct msm_ringbuffer *ring = gpu->rb;
  126. unsigned i, ibs = 0;
  127. for (i = 0; i < submit->nr_cmds; i++) {
  128. switch (submit->cmd[i].type) {
  129. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  130. /* ignore IB-targets */
  131. break;
  132. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  133. /* ignore if there has not been a ctx switch: */
  134. if (priv->lastctx == ctx)
  135. break;
  136. case MSM_SUBMIT_CMD_BUF:
  137. OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
  138. OUT_RING(ring, submit->cmd[i].iova);
  139. OUT_RING(ring, submit->cmd[i].size);
  140. ibs++;
  141. break;
  142. }
  143. }
  144. /* on a320, at least, we seem to need to pad things out to an
  145. * even number of qwords to avoid issue w/ CP hanging on wrap-
  146. * around:
  147. */
  148. if (ibs % 2)
  149. OUT_PKT2(ring);
  150. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  151. OUT_RING(ring, submit->fence);
  152. if (adreno_is_a3xx(adreno_gpu)) {
  153. /* Flush HLSQ lazy updates to make sure there is nothing
  154. * pending for indirect loads after the timestamp has
  155. * passed:
  156. */
  157. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  158. OUT_RING(ring, HLSQ_FLUSH);
  159. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  160. OUT_RING(ring, 0x00000000);
  161. }
  162. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  163. OUT_RING(ring, CACHE_FLUSH_TS);
  164. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  165. OUT_RING(ring, submit->fence);
  166. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  167. OUT_PKT3(ring, CP_INTERRUPT, 1);
  168. OUT_RING(ring, 0x80000000);
  169. #if 0
  170. if (adreno_is_a3xx(adreno_gpu)) {
  171. /* Dummy set-constant to trigger context rollover */
  172. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  173. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  174. OUT_RING(ring, 0x00000000);
  175. }
  176. #endif
  177. gpu->funcs->flush(gpu);
  178. return 0;
  179. }
  180. void adreno_flush(struct msm_gpu *gpu)
  181. {
  182. uint32_t wptr = get_wptr(gpu->rb);
  183. /* ensure writes to ringbuffer have hit system memory: */
  184. mb();
  185. gpu_write(gpu, REG_AXXX_CP_RB_WPTR, wptr);
  186. }
  187. void adreno_idle(struct msm_gpu *gpu)
  188. {
  189. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  190. uint32_t rptr, wptr = get_wptr(gpu->rb);
  191. unsigned long t;
  192. t = jiffies + ADRENO_IDLE_TIMEOUT;
  193. /* then wait for CP to drain ringbuffer: */
  194. do {
  195. rptr = adreno_gpu->memptrs->rptr;
  196. if (rptr == wptr)
  197. return;
  198. } while(time_before(jiffies, t));
  199. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  200. /* TODO maybe we need to reset GPU here to recover from hang? */
  201. }
  202. #ifdef CONFIG_DEBUG_FS
  203. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  204. {
  205. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  206. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  207. adreno_gpu->info->revn, adreno_gpu->rev.core,
  208. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  209. adreno_gpu->rev.patchid);
  210. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  211. gpu->submitted_fence);
  212. seq_printf(m, "rptr: %d\n", adreno_gpu->memptrs->rptr);
  213. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  214. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  215. }
  216. #endif
  217. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  218. {
  219. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  220. uint32_t freedwords;
  221. unsigned long t = jiffies + ADRENO_IDLE_TIMEOUT;
  222. do {
  223. uint32_t size = gpu->rb->size / 4;
  224. uint32_t wptr = get_wptr(gpu->rb);
  225. uint32_t rptr = adreno_gpu->memptrs->rptr;
  226. freedwords = (rptr + (size - 1) - wptr) % size;
  227. if (time_after(jiffies, t)) {
  228. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  229. break;
  230. }
  231. } while(freedwords < ndwords);
  232. }
  233. static const char *iommu_ports[] = {
  234. "gfx3d_user", "gfx3d_priv",
  235. "gfx3d1_user", "gfx3d1_priv",
  236. };
  237. static inline bool _rev_match(uint8_t entry, uint8_t id)
  238. {
  239. return (entry == ANY_ID) || (entry == id);
  240. }
  241. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  242. struct adreno_gpu *gpu, const struct adreno_gpu_funcs *funcs,
  243. struct adreno_rev rev)
  244. {
  245. struct msm_mmu *mmu;
  246. int i, ret;
  247. /* identify gpu: */
  248. for (i = 0; i < ARRAY_SIZE(gpulist); i++) {
  249. const struct adreno_info *info = &gpulist[i];
  250. if (_rev_match(info->rev.core, rev.core) &&
  251. _rev_match(info->rev.major, rev.major) &&
  252. _rev_match(info->rev.minor, rev.minor) &&
  253. _rev_match(info->rev.patchid, rev.patchid)) {
  254. gpu->info = info;
  255. gpu->revn = info->revn;
  256. break;
  257. }
  258. }
  259. if (i == ARRAY_SIZE(gpulist)) {
  260. dev_err(drm->dev, "Unknown GPU revision: %u.%u.%u.%u\n",
  261. rev.core, rev.major, rev.minor, rev.patchid);
  262. return -ENXIO;
  263. }
  264. DBG("Found GPU: %s (%u.%u.%u.%u)", gpu->info->name,
  265. rev.core, rev.major, rev.minor, rev.patchid);
  266. gpu->funcs = funcs;
  267. gpu->gmem = gpu->info->gmem;
  268. gpu->rev = rev;
  269. ret = request_firmware(&gpu->pm4, gpu->info->pm4fw, drm->dev);
  270. if (ret) {
  271. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  272. gpu->info->pm4fw, ret);
  273. return ret;
  274. }
  275. ret = request_firmware(&gpu->pfp, gpu->info->pfpfw, drm->dev);
  276. if (ret) {
  277. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  278. gpu->info->pfpfw, ret);
  279. return ret;
  280. }
  281. ret = msm_gpu_init(drm, pdev, &gpu->base, &funcs->base,
  282. gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  283. RB_SIZE);
  284. if (ret)
  285. return ret;
  286. mmu = gpu->base.mmu;
  287. if (mmu) {
  288. ret = mmu->funcs->attach(mmu, iommu_ports,
  289. ARRAY_SIZE(iommu_ports));
  290. if (ret)
  291. return ret;
  292. }
  293. gpu->memptrs_bo = msm_gem_new(drm, sizeof(*gpu->memptrs),
  294. MSM_BO_UNCACHED);
  295. if (IS_ERR(gpu->memptrs_bo)) {
  296. ret = PTR_ERR(gpu->memptrs_bo);
  297. gpu->memptrs_bo = NULL;
  298. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  299. return ret;
  300. }
  301. gpu->memptrs = msm_gem_vaddr_locked(gpu->memptrs_bo);
  302. if (!gpu->memptrs) {
  303. dev_err(drm->dev, "could not vmap memptrs\n");
  304. return -ENOMEM;
  305. }
  306. ret = msm_gem_get_iova_locked(gpu->memptrs_bo, gpu->base.id,
  307. &gpu->memptrs_iova);
  308. if (ret) {
  309. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  310. return ret;
  311. }
  312. return 0;
  313. }
  314. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  315. {
  316. if (gpu->memptrs_bo) {
  317. if (gpu->memptrs_iova)
  318. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  319. drm_gem_object_unreference(gpu->memptrs_bo);
  320. }
  321. if (gpu->pm4)
  322. release_firmware(gpu->pm4);
  323. if (gpu->pfp)
  324. release_firmware(gpu->pfp);
  325. msm_gpu_cleanup(&gpu->base);
  326. }