a3xx_gpu.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifdef CONFIG_MSM_OCMEM
  18. # include <mach/ocmem.h>
  19. #endif
  20. #include "a3xx_gpu.h"
  21. #define A3XX_INT0_MASK \
  22. (A3XX_INT0_RBBM_AHB_ERROR | \
  23. A3XX_INT0_RBBM_ATB_BUS_OVERFLOW | \
  24. A3XX_INT0_CP_T0_PACKET_IN_IB | \
  25. A3XX_INT0_CP_OPCODE_ERROR | \
  26. A3XX_INT0_CP_RESERVED_BIT_ERROR | \
  27. A3XX_INT0_CP_HW_FAULT | \
  28. A3XX_INT0_CP_IB1_INT | \
  29. A3XX_INT0_CP_IB2_INT | \
  30. A3XX_INT0_CP_RB_INT | \
  31. A3XX_INT0_CP_REG_PROTECT_FAULT | \
  32. A3XX_INT0_CP_AHB_ERROR_HALT | \
  33. A3XX_INT0_UCHE_OOB_ACCESS)
  34. static struct platform_device *a3xx_pdev;
  35. static void a3xx_me_init(struct msm_gpu *gpu)
  36. {
  37. struct msm_ringbuffer *ring = gpu->rb;
  38. OUT_PKT3(ring, CP_ME_INIT, 17);
  39. OUT_RING(ring, 0x000003f7);
  40. OUT_RING(ring, 0x00000000);
  41. OUT_RING(ring, 0x00000000);
  42. OUT_RING(ring, 0x00000000);
  43. OUT_RING(ring, 0x00000080);
  44. OUT_RING(ring, 0x00000100);
  45. OUT_RING(ring, 0x00000180);
  46. OUT_RING(ring, 0x00006600);
  47. OUT_RING(ring, 0x00000150);
  48. OUT_RING(ring, 0x0000014e);
  49. OUT_RING(ring, 0x00000154);
  50. OUT_RING(ring, 0x00000001);
  51. OUT_RING(ring, 0x00000000);
  52. OUT_RING(ring, 0x00000000);
  53. OUT_RING(ring, 0x00000000);
  54. OUT_RING(ring, 0x00000000);
  55. OUT_RING(ring, 0x00000000);
  56. gpu->funcs->flush(gpu);
  57. gpu->funcs->idle(gpu);
  58. }
  59. static int a3xx_hw_init(struct msm_gpu *gpu)
  60. {
  61. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  62. struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu);
  63. uint32_t *ptr, len;
  64. int i, ret;
  65. DBG("%s", gpu->name);
  66. if (adreno_is_a305(adreno_gpu)) {
  67. /* Set up 16 deep read/write request queues: */
  68. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010);
  69. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010);
  70. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010);
  71. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010);
  72. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  73. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010);
  74. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010);
  75. /* Enable WR-REQ: */
  76. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff);
  77. /* Set up round robin arbitration between both AXI ports: */
  78. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  79. /* Set up AOOO: */
  80. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c);
  81. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c);
  82. } else if (adreno_is_a320(adreno_gpu)) {
  83. /* Set up 16 deep read/write request queues: */
  84. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x10101010);
  85. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x10101010);
  86. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x10101010);
  87. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x10101010);
  88. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  89. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x10101010);
  90. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x10101010);
  91. /* Enable WR-REQ: */
  92. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x0000ff);
  93. /* Set up round robin arbitration between both AXI ports: */
  94. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  95. /* Set up AOOO: */
  96. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003c);
  97. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003c003c);
  98. /* Enable 1K sort: */
  99. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x000000ff);
  100. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  101. } else if (adreno_is_a330v2(adreno_gpu)) {
  102. /*
  103. * Most of the VBIF registers on 8974v2 have the correct
  104. * values at power on, so we won't modify those if we don't
  105. * need to
  106. */
  107. /* Enable 1k sort: */
  108. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f);
  109. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  110. /* Enable WR-REQ: */
  111. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f);
  112. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  113. /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */
  114. gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0003);
  115. } else if (adreno_is_a330(adreno_gpu)) {
  116. /* Set up 16 deep read/write request queues: */
  117. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF0, 0x18181818);
  118. gpu_write(gpu, REG_A3XX_VBIF_IN_RD_LIM_CONF1, 0x18181818);
  119. gpu_write(gpu, REG_A3XX_VBIF_OUT_RD_LIM_CONF0, 0x18181818);
  120. gpu_write(gpu, REG_A3XX_VBIF_OUT_WR_LIM_CONF0, 0x18181818);
  121. gpu_write(gpu, REG_A3XX_VBIF_DDR_OUT_MAX_BURST, 0x0000303);
  122. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF0, 0x18181818);
  123. gpu_write(gpu, REG_A3XX_VBIF_IN_WR_LIM_CONF1, 0x18181818);
  124. /* Enable WR-REQ: */
  125. gpu_write(gpu, REG_A3XX_VBIF_GATE_OFF_WRREQ_EN, 0x00003f);
  126. /* Set up round robin arbitration between both AXI ports: */
  127. gpu_write(gpu, REG_A3XX_VBIF_ARB_CTL, 0x00000030);
  128. /* Set up VBIF_ROUND_ROBIN_QOS_ARB: */
  129. gpu_write(gpu, REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x0001);
  130. /* Set up AOOO: */
  131. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO_EN, 0x0000003f);
  132. gpu_write(gpu, REG_A3XX_VBIF_OUT_AXI_AOOO, 0x003f003f);
  133. /* Enable 1K sort: */
  134. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT, 0x0001003f);
  135. gpu_write(gpu, REG_A3XX_VBIF_ABIT_SORT_CONF, 0x000000a4);
  136. /* Disable VBIF clock gating. This is to enable AXI running
  137. * higher frequency than GPU:
  138. */
  139. gpu_write(gpu, REG_A3XX_VBIF_CLKON, 0x00000001);
  140. } else {
  141. BUG();
  142. }
  143. /* Make all blocks contribute to the GPU BUSY perf counter: */
  144. gpu_write(gpu, REG_A3XX_RBBM_GPU_BUSY_MASKED, 0xffffffff);
  145. /* Tune the hystersis counters for SP and CP idle detection: */
  146. gpu_write(gpu, REG_A3XX_RBBM_SP_HYST_CNT, 0x10);
  147. gpu_write(gpu, REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL, 0x10);
  148. /* Enable the RBBM error reporting bits. This lets us get
  149. * useful information on failure:
  150. */
  151. gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL0, 0x00000001);
  152. /* Enable AHB error reporting: */
  153. gpu_write(gpu, REG_A3XX_RBBM_AHB_CTL1, 0xa6ffffff);
  154. /* Turn on the power counters: */
  155. gpu_write(gpu, REG_A3XX_RBBM_RBBM_CTL, 0x00030000);
  156. /* Turn on hang detection - this spews a lot of useful information
  157. * into the RBBM registers on a hang:
  158. */
  159. gpu_write(gpu, REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL, 0x00010fff);
  160. /* Enable 64-byte cacheline size. HW Default is 32-byte (0x000000E0): */
  161. gpu_write(gpu, REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG, 0x00000001);
  162. /* Enable Clock gating: */
  163. if (adreno_is_a320(adreno_gpu))
  164. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbfffffff);
  165. else if (adreno_is_a330v2(adreno_gpu))
  166. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xaaaaaaaa);
  167. else if (adreno_is_a330(adreno_gpu))
  168. gpu_write(gpu, REG_A3XX_RBBM_CLOCK_CTL, 0xbffcffff);
  169. if (adreno_is_a330v2(adreno_gpu))
  170. gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x05515455);
  171. else if (adreno_is_a330(adreno_gpu))
  172. gpu_write(gpu, REG_A3XX_RBBM_GPR0_CTL, 0x00000000);
  173. /* Set the OCMEM base address for A330, etc */
  174. if (a3xx_gpu->ocmem_hdl) {
  175. gpu_write(gpu, REG_A3XX_RB_GMEM_BASE_ADDR,
  176. (unsigned int)(a3xx_gpu->ocmem_base >> 14));
  177. }
  178. /* Turn on performance counters: */
  179. gpu_write(gpu, REG_A3XX_RBBM_PERFCTR_CTL, 0x01);
  180. /* Set SP perfcounter 7 to count SP_FS_FULL_ALU_INSTRUCTIONS
  181. * we will use this to augment our hang detection:
  182. */
  183. gpu_write(gpu, REG_A3XX_SP_PERFCOUNTER7_SELECT,
  184. SP_FS_FULL_ALU_INSTRUCTIONS);
  185. gpu_write(gpu, REG_A3XX_RBBM_INT_0_MASK, A3XX_INT0_MASK);
  186. ret = adreno_hw_init(gpu);
  187. if (ret)
  188. return ret;
  189. /* setup access protection: */
  190. gpu_write(gpu, REG_A3XX_CP_PROTECT_CTRL, 0x00000007);
  191. /* RBBM registers */
  192. gpu_write(gpu, REG_A3XX_CP_PROTECT(0), 0x63000040);
  193. gpu_write(gpu, REG_A3XX_CP_PROTECT(1), 0x62000080);
  194. gpu_write(gpu, REG_A3XX_CP_PROTECT(2), 0x600000cc);
  195. gpu_write(gpu, REG_A3XX_CP_PROTECT(3), 0x60000108);
  196. gpu_write(gpu, REG_A3XX_CP_PROTECT(4), 0x64000140);
  197. gpu_write(gpu, REG_A3XX_CP_PROTECT(5), 0x66000400);
  198. /* CP registers */
  199. gpu_write(gpu, REG_A3XX_CP_PROTECT(6), 0x65000700);
  200. gpu_write(gpu, REG_A3XX_CP_PROTECT(7), 0x610007d8);
  201. gpu_write(gpu, REG_A3XX_CP_PROTECT(8), 0x620007e0);
  202. gpu_write(gpu, REG_A3XX_CP_PROTECT(9), 0x61001178);
  203. gpu_write(gpu, REG_A3XX_CP_PROTECT(10), 0x64001180);
  204. /* RB registers */
  205. gpu_write(gpu, REG_A3XX_CP_PROTECT(11), 0x60003300);
  206. /* VBIF registers */
  207. gpu_write(gpu, REG_A3XX_CP_PROTECT(12), 0x6b00c000);
  208. /* NOTE: PM4/micro-engine firmware registers look to be the same
  209. * for a2xx and a3xx.. we could possibly push that part down to
  210. * adreno_gpu base class. Or push both PM4 and PFP but
  211. * parameterize the pfp ucode addr/data registers..
  212. */
  213. /* Load PM4: */
  214. ptr = (uint32_t *)(adreno_gpu->pm4->data);
  215. len = adreno_gpu->pm4->size / 4;
  216. DBG("loading PM4 ucode version: %x", ptr[1]);
  217. gpu_write(gpu, REG_AXXX_CP_DEBUG,
  218. AXXX_CP_DEBUG_DYNAMIC_CLK_DISABLE |
  219. AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE);
  220. gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0);
  221. for (i = 1; i < len; i++)
  222. gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]);
  223. /* Load PFP: */
  224. ptr = (uint32_t *)(adreno_gpu->pfp->data);
  225. len = adreno_gpu->pfp->size / 4;
  226. DBG("loading PFP ucode version: %x", ptr[5]);
  227. gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_ADDR, 0);
  228. for (i = 1; i < len; i++)
  229. gpu_write(gpu, REG_A3XX_CP_PFP_UCODE_DATA, ptr[i]);
  230. /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
  231. if (adreno_is_a305(adreno_gpu) || adreno_is_a320(adreno_gpu)) {
  232. gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS,
  233. AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB1_START(2) |
  234. AXXX_CP_QUEUE_THRESHOLDS_CSQ_IB2_START(6) |
  235. AXXX_CP_QUEUE_THRESHOLDS_CSQ_ST_START(14));
  236. } else if (adreno_is_a330(adreno_gpu)) {
  237. /* NOTE: this (value take from downstream android driver)
  238. * includes some bits outside of the known bitfields. But
  239. * A330 has this "MERCIU queue" thing too, which might
  240. * explain a new bitfield or reshuffling:
  241. */
  242. gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x003e2008);
  243. }
  244. /* clear ME_HALT to start micro engine */
  245. gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0);
  246. a3xx_me_init(gpu);
  247. return 0;
  248. }
  249. static void a3xx_recover(struct msm_gpu *gpu)
  250. {
  251. gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 1);
  252. gpu_read(gpu, REG_A3XX_RBBM_SW_RESET_CMD);
  253. gpu_write(gpu, REG_A3XX_RBBM_SW_RESET_CMD, 0);
  254. adreno_recover(gpu);
  255. }
  256. static void a3xx_destroy(struct msm_gpu *gpu)
  257. {
  258. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  259. struct a3xx_gpu *a3xx_gpu = to_a3xx_gpu(adreno_gpu);
  260. DBG("%s", gpu->name);
  261. adreno_gpu_cleanup(adreno_gpu);
  262. #ifdef CONFIG_MSM_OCMEM
  263. if (a3xx_gpu->ocmem_base)
  264. ocmem_free(OCMEM_GRAPHICS, a3xx_gpu->ocmem_hdl);
  265. #endif
  266. put_device(&a3xx_gpu->pdev->dev);
  267. kfree(a3xx_gpu);
  268. }
  269. static void a3xx_idle(struct msm_gpu *gpu)
  270. {
  271. unsigned long t;
  272. /* wait for ringbuffer to drain: */
  273. adreno_idle(gpu);
  274. t = jiffies + ADRENO_IDLE_TIMEOUT;
  275. /* then wait for GPU to finish: */
  276. do {
  277. uint32_t rbbm_status = gpu_read(gpu, REG_A3XX_RBBM_STATUS);
  278. if (!(rbbm_status & A3XX_RBBM_STATUS_GPU_BUSY))
  279. return;
  280. } while(time_before(jiffies, t));
  281. DRM_ERROR("timeout waiting for %s to idle!\n", gpu->name);
  282. /* TODO maybe we need to reset GPU here to recover from hang? */
  283. }
  284. static irqreturn_t a3xx_irq(struct msm_gpu *gpu)
  285. {
  286. uint32_t status;
  287. status = gpu_read(gpu, REG_A3XX_RBBM_INT_0_STATUS);
  288. DBG("%s: %08x", gpu->name, status);
  289. // TODO
  290. gpu_write(gpu, REG_A3XX_RBBM_INT_CLEAR_CMD, status);
  291. msm_gpu_retire(gpu);
  292. return IRQ_HANDLED;
  293. }
  294. #ifdef CONFIG_DEBUG_FS
  295. static const unsigned int a3xx_registers[] = {
  296. 0x0000, 0x0002, 0x0010, 0x0012, 0x0018, 0x0018, 0x0020, 0x0027,
  297. 0x0029, 0x002b, 0x002e, 0x0033, 0x0040, 0x0042, 0x0050, 0x005c,
  298. 0x0060, 0x006c, 0x0080, 0x0082, 0x0084, 0x0088, 0x0090, 0x00e5,
  299. 0x00ea, 0x00ed, 0x0100, 0x0100, 0x0110, 0x0123, 0x01c0, 0x01c1,
  300. 0x01c3, 0x01c5, 0x01c7, 0x01c7, 0x01d5, 0x01d9, 0x01dc, 0x01dd,
  301. 0x01ea, 0x01ea, 0x01ee, 0x01f1, 0x01f5, 0x01f5, 0x01fc, 0x01ff,
  302. 0x0440, 0x0440, 0x0443, 0x0443, 0x0445, 0x0445, 0x044d, 0x044f,
  303. 0x0452, 0x0452, 0x0454, 0x046f, 0x047c, 0x047c, 0x047f, 0x047f,
  304. 0x0578, 0x057f, 0x0600, 0x0602, 0x0605, 0x0607, 0x060a, 0x060e,
  305. 0x0612, 0x0614, 0x0c01, 0x0c02, 0x0c06, 0x0c1d, 0x0c3d, 0x0c3f,
  306. 0x0c48, 0x0c4b, 0x0c80, 0x0c80, 0x0c88, 0x0c8b, 0x0ca0, 0x0cb7,
  307. 0x0cc0, 0x0cc1, 0x0cc6, 0x0cc7, 0x0ce4, 0x0ce5, 0x0e00, 0x0e05,
  308. 0x0e0c, 0x0e0c, 0x0e22, 0x0e23, 0x0e41, 0x0e45, 0x0e64, 0x0e65,
  309. 0x0e80, 0x0e82, 0x0e84, 0x0e89, 0x0ea0, 0x0ea1, 0x0ea4, 0x0ea7,
  310. 0x0ec4, 0x0ecb, 0x0ee0, 0x0ee0, 0x0f00, 0x0f01, 0x0f03, 0x0f09,
  311. 0x2040, 0x2040, 0x2044, 0x2044, 0x2048, 0x204d, 0x2068, 0x2069,
  312. 0x206c, 0x206d, 0x2070, 0x2070, 0x2072, 0x2072, 0x2074, 0x2075,
  313. 0x2079, 0x207a, 0x20c0, 0x20d3, 0x20e4, 0x20ef, 0x2100, 0x2109,
  314. 0x210c, 0x210c, 0x210e, 0x210e, 0x2110, 0x2111, 0x2114, 0x2115,
  315. 0x21e4, 0x21e4, 0x21ea, 0x21ea, 0x21ec, 0x21ed, 0x21f0, 0x21f0,
  316. 0x2200, 0x2212, 0x2214, 0x2217, 0x221a, 0x221a, 0x2240, 0x227e,
  317. 0x2280, 0x228b, 0x22c0, 0x22c0, 0x22c4, 0x22ce, 0x22d0, 0x22d8,
  318. 0x22df, 0x22e6, 0x22e8, 0x22e9, 0x22ec, 0x22ec, 0x22f0, 0x22f7,
  319. 0x22ff, 0x22ff, 0x2340, 0x2343, 0x2348, 0x2349, 0x2350, 0x2356,
  320. 0x2360, 0x2360, 0x2440, 0x2440, 0x2444, 0x2444, 0x2448, 0x244d,
  321. 0x2468, 0x2469, 0x246c, 0x246d, 0x2470, 0x2470, 0x2472, 0x2472,
  322. 0x2474, 0x2475, 0x2479, 0x247a, 0x24c0, 0x24d3, 0x24e4, 0x24ef,
  323. 0x2500, 0x2509, 0x250c, 0x250c, 0x250e, 0x250e, 0x2510, 0x2511,
  324. 0x2514, 0x2515, 0x25e4, 0x25e4, 0x25ea, 0x25ea, 0x25ec, 0x25ed,
  325. 0x25f0, 0x25f0, 0x2600, 0x2612, 0x2614, 0x2617, 0x261a, 0x261a,
  326. 0x2640, 0x267e, 0x2680, 0x268b, 0x26c0, 0x26c0, 0x26c4, 0x26ce,
  327. 0x26d0, 0x26d8, 0x26df, 0x26e6, 0x26e8, 0x26e9, 0x26ec, 0x26ec,
  328. 0x26f0, 0x26f7, 0x26ff, 0x26ff, 0x2740, 0x2743, 0x2748, 0x2749,
  329. 0x2750, 0x2756, 0x2760, 0x2760, 0x300c, 0x300e, 0x301c, 0x301d,
  330. 0x302a, 0x302a, 0x302c, 0x302d, 0x3030, 0x3031, 0x3034, 0x3036,
  331. 0x303c, 0x303c, 0x305e, 0x305f,
  332. };
  333. static void a3xx_show(struct msm_gpu *gpu, struct seq_file *m)
  334. {
  335. int i;
  336. adreno_show(gpu, m);
  337. seq_printf(m, "status: %08x\n",
  338. gpu_read(gpu, REG_A3XX_RBBM_STATUS));
  339. /* dump these out in a form that can be parsed by demsm: */
  340. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  341. for (i = 0; i < ARRAY_SIZE(a3xx_registers); i += 2) {
  342. uint32_t start = a3xx_registers[i];
  343. uint32_t end = a3xx_registers[i+1];
  344. uint32_t addr;
  345. for (addr = start; addr <= end; addr++) {
  346. uint32_t val = gpu_read(gpu, addr);
  347. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  348. }
  349. }
  350. }
  351. #endif
  352. static const struct adreno_gpu_funcs funcs = {
  353. .base = {
  354. .get_param = adreno_get_param,
  355. .hw_init = a3xx_hw_init,
  356. .pm_suspend = msm_gpu_pm_suspend,
  357. .pm_resume = msm_gpu_pm_resume,
  358. .recover = a3xx_recover,
  359. .last_fence = adreno_last_fence,
  360. .submit = adreno_submit,
  361. .flush = adreno_flush,
  362. .idle = a3xx_idle,
  363. .irq = a3xx_irq,
  364. .destroy = a3xx_destroy,
  365. #ifdef CONFIG_DEBUG_FS
  366. .show = a3xx_show,
  367. #endif
  368. },
  369. };
  370. struct msm_gpu *a3xx_gpu_init(struct drm_device *dev)
  371. {
  372. struct a3xx_gpu *a3xx_gpu = NULL;
  373. struct adreno_gpu *adreno_gpu;
  374. struct msm_gpu *gpu;
  375. struct platform_device *pdev = a3xx_pdev;
  376. struct adreno_platform_config *config;
  377. int ret;
  378. if (!pdev) {
  379. dev_err(dev->dev, "no a3xx device\n");
  380. ret = -ENXIO;
  381. goto fail;
  382. }
  383. config = pdev->dev.platform_data;
  384. a3xx_gpu = kzalloc(sizeof(*a3xx_gpu), GFP_KERNEL);
  385. if (!a3xx_gpu) {
  386. ret = -ENOMEM;
  387. goto fail;
  388. }
  389. adreno_gpu = &a3xx_gpu->base;
  390. gpu = &adreno_gpu->base;
  391. get_device(&pdev->dev);
  392. a3xx_gpu->pdev = pdev;
  393. gpu->fast_rate = config->fast_rate;
  394. gpu->slow_rate = config->slow_rate;
  395. gpu->bus_freq = config->bus_freq;
  396. #ifdef CONFIG_MSM_BUS_SCALING
  397. gpu->bus_scale_table = config->bus_scale_table;
  398. #endif
  399. DBG("fast_rate=%u, slow_rate=%u, bus_freq=%u",
  400. gpu->fast_rate, gpu->slow_rate, gpu->bus_freq);
  401. ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, config->rev);
  402. if (ret)
  403. goto fail;
  404. /* if needed, allocate gmem: */
  405. if (adreno_is_a330(adreno_gpu)) {
  406. #ifdef CONFIG_MSM_OCMEM
  407. /* TODO this is different/missing upstream: */
  408. struct ocmem_buf *ocmem_hdl =
  409. ocmem_allocate(OCMEM_GRAPHICS, adreno_gpu->gmem);
  410. a3xx_gpu->ocmem_hdl = ocmem_hdl;
  411. a3xx_gpu->ocmem_base = ocmem_hdl->addr;
  412. adreno_gpu->gmem = ocmem_hdl->len;
  413. DBG("using %dK of OCMEM at 0x%08x", adreno_gpu->gmem / 1024,
  414. a3xx_gpu->ocmem_base);
  415. #endif
  416. }
  417. if (!gpu->mmu) {
  418. /* TODO we think it is possible to configure the GPU to
  419. * restrict access to VRAM carveout. But the required
  420. * registers are unknown. For now just bail out and
  421. * limp along with just modesetting. If it turns out
  422. * to not be possible to restrict access, then we must
  423. * implement a cmdstream validator.
  424. */
  425. dev_err(dev->dev, "No memory protection without IOMMU\n");
  426. ret = -ENXIO;
  427. goto fail;
  428. }
  429. return gpu;
  430. fail:
  431. if (a3xx_gpu)
  432. a3xx_destroy(&a3xx_gpu->base.base);
  433. return ERR_PTR(ret);
  434. }
  435. /*
  436. * The a3xx device:
  437. */
  438. #if defined(CONFIG_MSM_BUS_SCALING) && !defined(CONFIG_OF)
  439. # include <mach/kgsl.h>
  440. #endif
  441. static int a3xx_probe(struct platform_device *pdev)
  442. {
  443. static struct adreno_platform_config config = {};
  444. #ifdef CONFIG_OF
  445. struct device_node *child, *node = pdev->dev.of_node;
  446. u32 val;
  447. int ret;
  448. ret = of_property_read_u32(node, "qcom,chipid", &val);
  449. if (ret) {
  450. dev_err(&pdev->dev, "could not find chipid: %d\n", ret);
  451. return ret;
  452. }
  453. config.rev = ADRENO_REV((val >> 24) & 0xff,
  454. (val >> 16) & 0xff, (val >> 8) & 0xff, val & 0xff);
  455. /* find clock rates: */
  456. config.fast_rate = 0;
  457. config.slow_rate = ~0;
  458. for_each_child_of_node(node, child) {
  459. if (of_device_is_compatible(child, "qcom,gpu-pwrlevels")) {
  460. struct device_node *pwrlvl;
  461. for_each_child_of_node(child, pwrlvl) {
  462. ret = of_property_read_u32(pwrlvl, "qcom,gpu-freq", &val);
  463. if (ret) {
  464. dev_err(&pdev->dev, "could not find gpu-freq: %d\n", ret);
  465. return ret;
  466. }
  467. config.fast_rate = max(config.fast_rate, val);
  468. config.slow_rate = min(config.slow_rate, val);
  469. }
  470. }
  471. }
  472. if (!config.fast_rate) {
  473. dev_err(&pdev->dev, "could not find clk rates\n");
  474. return -ENXIO;
  475. }
  476. #else
  477. struct kgsl_device_platform_data *pdata = pdev->dev.platform_data;
  478. uint32_t version = socinfo_get_version();
  479. if (cpu_is_apq8064ab()) {
  480. config.fast_rate = 450000000;
  481. config.slow_rate = 27000000;
  482. config.bus_freq = 4;
  483. config.rev = ADRENO_REV(3, 2, 1, 0);
  484. } else if (cpu_is_apq8064()) {
  485. config.fast_rate = 400000000;
  486. config.slow_rate = 27000000;
  487. config.bus_freq = 4;
  488. if (SOCINFO_VERSION_MAJOR(version) == 2)
  489. config.rev = ADRENO_REV(3, 2, 0, 2);
  490. else if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
  491. (SOCINFO_VERSION_MINOR(version) == 1))
  492. config.rev = ADRENO_REV(3, 2, 0, 1);
  493. else
  494. config.rev = ADRENO_REV(3, 2, 0, 0);
  495. } else if (cpu_is_msm8960ab()) {
  496. config.fast_rate = 400000000;
  497. config.slow_rate = 320000000;
  498. config.bus_freq = 4;
  499. if (SOCINFO_VERSION_MINOR(version) == 0)
  500. config.rev = ADRENO_REV(3, 2, 1, 0);
  501. else
  502. config.rev = ADRENO_REV(3, 2, 1, 1);
  503. } else if (cpu_is_msm8930()) {
  504. config.fast_rate = 400000000;
  505. config.slow_rate = 27000000;
  506. config.bus_freq = 3;
  507. if ((SOCINFO_VERSION_MAJOR(version) == 1) &&
  508. (SOCINFO_VERSION_MINOR(version) == 2))
  509. config.rev = ADRENO_REV(3, 0, 5, 2);
  510. else
  511. config.rev = ADRENO_REV(3, 0, 5, 0);
  512. }
  513. # ifdef CONFIG_MSM_BUS_SCALING
  514. config.bus_scale_table = pdata->bus_scale_table;
  515. # endif
  516. #endif
  517. pdev->dev.platform_data = &config;
  518. a3xx_pdev = pdev;
  519. return 0;
  520. }
  521. static int a3xx_remove(struct platform_device *pdev)
  522. {
  523. a3xx_pdev = NULL;
  524. return 0;
  525. }
  526. static const struct of_device_id dt_match[] = {
  527. { .compatible = "qcom,kgsl-3d0" },
  528. {}
  529. };
  530. MODULE_DEVICE_TABLE(of, dt_match);
  531. static struct platform_driver a3xx_driver = {
  532. .probe = a3xx_probe,
  533. .remove = a3xx_remove,
  534. .driver = {
  535. .name = "kgsl-3d0",
  536. .of_match_table = dt_match,
  537. },
  538. };
  539. void __init a3xx_register(void)
  540. {
  541. platform_driver_register(&a3xx_driver);
  542. }
  543. void __exit a3xx_unregister(void)
  544. {
  545. platform_driver_unregister(&a3xx_driver);
  546. }