intel_sideband.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_drv.h"
  26. /*
  27. * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and
  28. * VLV_VLV2_PUNIT_HAS_0.8.docx
  29. */
  30. static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
  31. u32 port, u32 opcode, u32 addr, u32 *val)
  32. {
  33. u32 cmd, be = 0xf, bar = 0;
  34. bool is_read = (opcode == PUNIT_OPCODE_REG_READ ||
  35. opcode == DPIO_OPCODE_REG_READ);
  36. cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
  37. (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
  38. (bar << IOSF_BAR_SHIFT);
  39. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  40. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
  41. DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
  42. is_read ? "read" : "write");
  43. return -EAGAIN;
  44. }
  45. I915_WRITE(VLV_IOSF_ADDR, addr);
  46. if (!is_read)
  47. I915_WRITE(VLV_IOSF_DATA, *val);
  48. I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
  49. if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
  50. DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
  51. is_read ? "read" : "write");
  52. return -ETIMEDOUT;
  53. }
  54. if (is_read)
  55. *val = I915_READ(VLV_IOSF_DATA);
  56. I915_WRITE(VLV_IOSF_DATA, 0);
  57. return 0;
  58. }
  59. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr)
  60. {
  61. u32 val = 0;
  62. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  63. mutex_lock(&dev_priv->dpio_lock);
  64. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
  65. PUNIT_OPCODE_REG_READ, addr, &val);
  66. mutex_unlock(&dev_priv->dpio_lock);
  67. return val;
  68. }
  69. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val)
  70. {
  71. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  72. mutex_lock(&dev_priv->dpio_lock);
  73. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
  74. PUNIT_OPCODE_REG_WRITE, addr, &val);
  75. mutex_unlock(&dev_priv->dpio_lock);
  76. }
  77. u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg)
  78. {
  79. u32 val = 0;
  80. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT,
  81. PUNIT_OPCODE_REG_READ, reg, &val);
  82. return val;
  83. }
  84. void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  85. {
  86. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT,
  87. PUNIT_OPCODE_REG_WRITE, reg, &val);
  88. }
  89. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
  90. {
  91. u32 val = 0;
  92. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  93. mutex_lock(&dev_priv->dpio_lock);
  94. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC,
  95. PUNIT_OPCODE_REG_READ, addr, &val);
  96. mutex_unlock(&dev_priv->dpio_lock);
  97. return val;
  98. }
  99. u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg)
  100. {
  101. u32 val = 0;
  102. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC,
  103. PUNIT_OPCODE_REG_READ, reg, &val);
  104. return val;
  105. }
  106. void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  107. {
  108. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC,
  109. PUNIT_OPCODE_REG_WRITE, reg, &val);
  110. }
  111. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
  112. {
  113. u32 val = 0;
  114. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK,
  115. PUNIT_OPCODE_REG_READ, reg, &val);
  116. return val;
  117. }
  118. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  119. {
  120. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK,
  121. PUNIT_OPCODE_REG_WRITE, reg, &val);
  122. }
  123. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
  124. {
  125. u32 val = 0;
  126. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU,
  127. PUNIT_OPCODE_REG_READ, reg, &val);
  128. return val;
  129. }
  130. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  131. {
  132. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU,
  133. PUNIT_OPCODE_REG_WRITE, reg, &val);
  134. }
  135. u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg)
  136. {
  137. u32 val = 0;
  138. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE,
  139. PUNIT_OPCODE_REG_READ, reg, &val);
  140. return val;
  141. }
  142. void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  143. {
  144. vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE,
  145. PUNIT_OPCODE_REG_WRITE, reg, &val);
  146. }
  147. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg)
  148. {
  149. u32 val = 0;
  150. vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
  151. DPIO_OPCODE_REG_READ, reg, &val);
  152. return val;
  153. }
  154. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val)
  155. {
  156. vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
  157. DPIO_OPCODE_REG_WRITE, reg, &val);
  158. }
  159. /* SBI access */
  160. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  161. enum intel_sbi_destination destination)
  162. {
  163. u32 value = 0;
  164. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  165. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  166. 100)) {
  167. DRM_ERROR("timeout waiting for SBI to become ready\n");
  168. return 0;
  169. }
  170. I915_WRITE(SBI_ADDR, (reg << 16));
  171. if (destination == SBI_ICLK)
  172. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  173. else
  174. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  175. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  176. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  177. 100)) {
  178. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  179. return 0;
  180. }
  181. return I915_READ(SBI_DATA);
  182. }
  183. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  184. enum intel_sbi_destination destination)
  185. {
  186. u32 tmp;
  187. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  188. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  189. 100)) {
  190. DRM_ERROR("timeout waiting for SBI to become ready\n");
  191. return;
  192. }
  193. I915_WRITE(SBI_ADDR, (reg << 16));
  194. I915_WRITE(SBI_DATA, value);
  195. if (destination == SBI_ICLK)
  196. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  197. else
  198. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  199. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  200. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  201. 100)) {
  202. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  203. return;
  204. }
  205. }
  206. u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg)
  207. {
  208. u32 val = 0;
  209. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI,
  210. DPIO_OPCODE_REG_READ, reg, &val);
  211. return val;
  212. }
  213. void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  214. {
  215. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI,
  216. DPIO_OPCODE_REG_WRITE, reg, &val);
  217. }