intel_crt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. /* DPMS state is stored in the connector, which we need in the
  46. * encoder's enable/disable callbacks */
  47. struct intel_connector *connector;
  48. bool force_hotplug_required;
  49. u32 adpa_reg;
  50. };
  51. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_crt, base);
  54. }
  55. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  56. {
  57. return intel_encoder_to_crt(intel_attached_encoder(connector));
  58. }
  59. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  60. enum pipe *pipe)
  61. {
  62. struct drm_device *dev = encoder->base.dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  65. u32 tmp;
  66. tmp = I915_READ(crt->adpa_reg);
  67. if (!(tmp & ADPA_DAC_ENABLE))
  68. return false;
  69. if (HAS_PCH_CPT(dev))
  70. *pipe = PORT_TO_PIPE_CPT(tmp);
  71. else
  72. *pipe = PORT_TO_PIPE(tmp);
  73. return true;
  74. }
  75. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  76. {
  77. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  78. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  79. u32 tmp, flags = 0;
  80. tmp = I915_READ(crt->adpa_reg);
  81. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  82. flags |= DRM_MODE_FLAG_PHSYNC;
  83. else
  84. flags |= DRM_MODE_FLAG_NHSYNC;
  85. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  86. flags |= DRM_MODE_FLAG_PVSYNC;
  87. else
  88. flags |= DRM_MODE_FLAG_NVSYNC;
  89. return flags;
  90. }
  91. static void intel_crt_get_config(struct intel_encoder *encoder,
  92. struct intel_crtc_config *pipe_config)
  93. {
  94. struct drm_device *dev = encoder->base.dev;
  95. int dotclock;
  96. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  97. dotclock = pipe_config->port_clock;
  98. if (HAS_PCH_SPLIT(dev))
  99. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  100. pipe_config->adjusted_mode.crtc_clock = dotclock;
  101. }
  102. static void hsw_crt_get_config(struct intel_encoder *encoder,
  103. struct intel_crtc_config *pipe_config)
  104. {
  105. intel_ddi_get_config(encoder, pipe_config);
  106. pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  107. DRM_MODE_FLAG_NHSYNC |
  108. DRM_MODE_FLAG_PVSYNC |
  109. DRM_MODE_FLAG_NVSYNC);
  110. pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
  111. }
  112. /* Note: The caller is required to filter out dpms modes not supported by the
  113. * platform. */
  114. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  115. {
  116. struct drm_device *dev = encoder->base.dev;
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  119. u32 temp;
  120. temp = I915_READ(crt->adpa_reg);
  121. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  122. temp &= ~ADPA_DAC_ENABLE;
  123. switch (mode) {
  124. case DRM_MODE_DPMS_ON:
  125. temp |= ADPA_DAC_ENABLE;
  126. break;
  127. case DRM_MODE_DPMS_STANDBY:
  128. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  129. break;
  130. case DRM_MODE_DPMS_SUSPEND:
  131. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  132. break;
  133. case DRM_MODE_DPMS_OFF:
  134. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  135. break;
  136. }
  137. I915_WRITE(crt->adpa_reg, temp);
  138. }
  139. static void intel_disable_crt(struct intel_encoder *encoder)
  140. {
  141. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  142. }
  143. static void intel_enable_crt(struct intel_encoder *encoder)
  144. {
  145. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  146. intel_crt_set_dpms(encoder, crt->connector->base.dpms);
  147. }
  148. /* Special dpms function to support cloning between dvo/sdvo/crt. */
  149. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  150. {
  151. struct drm_device *dev = connector->dev;
  152. struct intel_encoder *encoder = intel_attached_encoder(connector);
  153. struct drm_crtc *crtc;
  154. int old_dpms;
  155. /* PCH platforms and VLV only support on/off. */
  156. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  157. mode = DRM_MODE_DPMS_OFF;
  158. if (mode == connector->dpms)
  159. return;
  160. old_dpms = connector->dpms;
  161. connector->dpms = mode;
  162. /* Only need to change hw state when actually enabled */
  163. crtc = encoder->base.crtc;
  164. if (!crtc) {
  165. encoder->connectors_active = false;
  166. return;
  167. }
  168. /* We need the pipe to run for anything but OFF. */
  169. if (mode == DRM_MODE_DPMS_OFF)
  170. encoder->connectors_active = false;
  171. else
  172. encoder->connectors_active = true;
  173. /* We call connector dpms manually below in case pipe dpms doesn't
  174. * change due to cloning. */
  175. if (mode < old_dpms) {
  176. /* From off to on, enable the pipe first. */
  177. intel_crtc_update_dpms(crtc);
  178. intel_crt_set_dpms(encoder, mode);
  179. } else {
  180. intel_crt_set_dpms(encoder, mode);
  181. intel_crtc_update_dpms(crtc);
  182. }
  183. intel_modeset_check_state(connector->dev);
  184. }
  185. static enum drm_mode_status
  186. intel_crt_mode_valid(struct drm_connector *connector,
  187. struct drm_display_mode *mode)
  188. {
  189. struct drm_device *dev = connector->dev;
  190. int max_clock = 0;
  191. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  192. return MODE_NO_DBLESCAN;
  193. if (mode->clock < 25000)
  194. return MODE_CLOCK_LOW;
  195. if (IS_GEN2(dev))
  196. max_clock = 350000;
  197. else
  198. max_clock = 400000;
  199. if (mode->clock > max_clock)
  200. return MODE_CLOCK_HIGH;
  201. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  202. if (HAS_PCH_LPT(dev) &&
  203. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  204. return MODE_CLOCK_HIGH;
  205. return MODE_OK;
  206. }
  207. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  208. struct intel_crtc_config *pipe_config)
  209. {
  210. struct drm_device *dev = encoder->base.dev;
  211. if (HAS_PCH_SPLIT(dev))
  212. pipe_config->has_pch_encoder = true;
  213. /* LPT FDI RX only supports 8bpc. */
  214. if (HAS_PCH_LPT(dev))
  215. pipe_config->pipe_bpp = 24;
  216. return true;
  217. }
  218. static void intel_crt_mode_set(struct intel_encoder *encoder)
  219. {
  220. struct drm_device *dev = encoder->base.dev;
  221. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  222. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  223. struct drm_i915_private *dev_priv = dev->dev_private;
  224. struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
  225. u32 adpa;
  226. if (INTEL_INFO(dev)->gen >= 5)
  227. adpa = ADPA_HOTPLUG_BITS;
  228. else
  229. adpa = 0;
  230. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  231. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  232. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  233. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  234. /* For CPT allow 3 pipe config, for others just use A or B */
  235. if (HAS_PCH_LPT(dev))
  236. ; /* Those bits don't exist here */
  237. else if (HAS_PCH_CPT(dev))
  238. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  239. else if (crtc->pipe == 0)
  240. adpa |= ADPA_PIPE_A_SELECT;
  241. else
  242. adpa |= ADPA_PIPE_B_SELECT;
  243. if (!HAS_PCH_SPLIT(dev))
  244. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  245. I915_WRITE(crt->adpa_reg, adpa);
  246. }
  247. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  248. {
  249. struct drm_device *dev = connector->dev;
  250. struct intel_crt *crt = intel_attached_crt(connector);
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. u32 adpa;
  253. bool ret;
  254. /* The first time through, trigger an explicit detection cycle */
  255. if (crt->force_hotplug_required) {
  256. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  257. u32 save_adpa;
  258. crt->force_hotplug_required = 0;
  259. save_adpa = adpa = I915_READ(crt->adpa_reg);
  260. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  261. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  262. if (turn_off_dac)
  263. adpa &= ~ADPA_DAC_ENABLE;
  264. I915_WRITE(crt->adpa_reg, adpa);
  265. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  266. 1000))
  267. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  268. if (turn_off_dac) {
  269. I915_WRITE(crt->adpa_reg, save_adpa);
  270. POSTING_READ(crt->adpa_reg);
  271. }
  272. }
  273. /* Check the status to see if both blue and green are on now */
  274. adpa = I915_READ(crt->adpa_reg);
  275. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  276. ret = true;
  277. else
  278. ret = false;
  279. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  280. return ret;
  281. }
  282. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  283. {
  284. struct drm_device *dev = connector->dev;
  285. struct intel_crt *crt = intel_attached_crt(connector);
  286. struct drm_i915_private *dev_priv = dev->dev_private;
  287. u32 adpa;
  288. bool ret;
  289. u32 save_adpa;
  290. save_adpa = adpa = I915_READ(crt->adpa_reg);
  291. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  292. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  293. I915_WRITE(crt->adpa_reg, adpa);
  294. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  295. 1000)) {
  296. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  297. I915_WRITE(crt->adpa_reg, save_adpa);
  298. }
  299. /* Check the status to see if both blue and green are on now */
  300. adpa = I915_READ(crt->adpa_reg);
  301. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  302. ret = true;
  303. else
  304. ret = false;
  305. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  306. return ret;
  307. }
  308. /**
  309. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  310. *
  311. * Not for i915G/i915GM
  312. *
  313. * \return true if CRT is connected.
  314. * \return false if CRT is disconnected.
  315. */
  316. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  317. {
  318. struct drm_device *dev = connector->dev;
  319. struct drm_i915_private *dev_priv = dev->dev_private;
  320. u32 hotplug_en, orig, stat;
  321. bool ret = false;
  322. int i, tries = 0;
  323. if (HAS_PCH_SPLIT(dev))
  324. return intel_ironlake_crt_detect_hotplug(connector);
  325. if (IS_VALLEYVIEW(dev))
  326. return valleyview_crt_detect_hotplug(connector);
  327. /*
  328. * On 4 series desktop, CRT detect sequence need to be done twice
  329. * to get a reliable result.
  330. */
  331. if (IS_G4X(dev) && !IS_GM45(dev))
  332. tries = 2;
  333. else
  334. tries = 1;
  335. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  336. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  337. for (i = 0; i < tries ; i++) {
  338. /* turn on the FORCE_DETECT */
  339. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  340. /* wait for FORCE_DETECT to go off */
  341. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  342. CRT_HOTPLUG_FORCE_DETECT) == 0,
  343. 1000))
  344. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  345. }
  346. stat = I915_READ(PORT_HOTPLUG_STAT);
  347. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  348. ret = true;
  349. /* clear the interrupt we just generated, if any */
  350. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  351. /* and put the bits back */
  352. I915_WRITE(PORT_HOTPLUG_EN, orig);
  353. return ret;
  354. }
  355. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  356. struct i2c_adapter *i2c)
  357. {
  358. struct edid *edid;
  359. edid = drm_get_edid(connector, i2c);
  360. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  361. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  362. intel_gmbus_force_bit(i2c, true);
  363. edid = drm_get_edid(connector, i2c);
  364. intel_gmbus_force_bit(i2c, false);
  365. }
  366. return edid;
  367. }
  368. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  369. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  370. struct i2c_adapter *adapter)
  371. {
  372. struct edid *edid;
  373. int ret;
  374. edid = intel_crt_get_edid(connector, adapter);
  375. if (!edid)
  376. return 0;
  377. ret = intel_connector_update_modes(connector, edid);
  378. kfree(edid);
  379. return ret;
  380. }
  381. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  382. {
  383. struct intel_crt *crt = intel_attached_crt(connector);
  384. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  385. struct edid *edid;
  386. struct i2c_adapter *i2c;
  387. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  388. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  389. edid = intel_crt_get_edid(connector, i2c);
  390. if (edid) {
  391. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  392. /*
  393. * This may be a DVI-I connector with a shared DDC
  394. * link between analog and digital outputs, so we
  395. * have to check the EDID input spec of the attached device.
  396. */
  397. if (!is_digital) {
  398. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  399. return true;
  400. }
  401. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  402. } else {
  403. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  404. }
  405. kfree(edid);
  406. return false;
  407. }
  408. static enum drm_connector_status
  409. intel_crt_load_detect(struct intel_crt *crt)
  410. {
  411. struct drm_device *dev = crt->base.base.dev;
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  414. uint32_t save_bclrpat;
  415. uint32_t save_vtotal;
  416. uint32_t vtotal, vactive;
  417. uint32_t vsample;
  418. uint32_t vblank, vblank_start, vblank_end;
  419. uint32_t dsl;
  420. uint32_t bclrpat_reg;
  421. uint32_t vtotal_reg;
  422. uint32_t vblank_reg;
  423. uint32_t vsync_reg;
  424. uint32_t pipeconf_reg;
  425. uint32_t pipe_dsl_reg;
  426. uint8_t st00;
  427. enum drm_connector_status status;
  428. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  429. bclrpat_reg = BCLRPAT(pipe);
  430. vtotal_reg = VTOTAL(pipe);
  431. vblank_reg = VBLANK(pipe);
  432. vsync_reg = VSYNC(pipe);
  433. pipeconf_reg = PIPECONF(pipe);
  434. pipe_dsl_reg = PIPEDSL(pipe);
  435. save_bclrpat = I915_READ(bclrpat_reg);
  436. save_vtotal = I915_READ(vtotal_reg);
  437. vblank = I915_READ(vblank_reg);
  438. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  439. vactive = (save_vtotal & 0x7ff) + 1;
  440. vblank_start = (vblank & 0xfff) + 1;
  441. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  442. /* Set the border color to purple. */
  443. I915_WRITE(bclrpat_reg, 0x500050);
  444. if (!IS_GEN2(dev)) {
  445. uint32_t pipeconf = I915_READ(pipeconf_reg);
  446. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  447. POSTING_READ(pipeconf_reg);
  448. /* Wait for next Vblank to substitue
  449. * border color for Color info */
  450. intel_wait_for_vblank(dev, pipe);
  451. st00 = I915_READ8(VGA_MSR_WRITE);
  452. status = ((st00 & (1 << 4)) != 0) ?
  453. connector_status_connected :
  454. connector_status_disconnected;
  455. I915_WRITE(pipeconf_reg, pipeconf);
  456. } else {
  457. bool restore_vblank = false;
  458. int count, detect;
  459. /*
  460. * If there isn't any border, add some.
  461. * Yes, this will flicker
  462. */
  463. if (vblank_start <= vactive && vblank_end >= vtotal) {
  464. uint32_t vsync = I915_READ(vsync_reg);
  465. uint32_t vsync_start = (vsync & 0xffff) + 1;
  466. vblank_start = vsync_start;
  467. I915_WRITE(vblank_reg,
  468. (vblank_start - 1) |
  469. ((vblank_end - 1) << 16));
  470. restore_vblank = true;
  471. }
  472. /* sample in the vertical border, selecting the larger one */
  473. if (vblank_start - vactive >= vtotal - vblank_end)
  474. vsample = (vblank_start + vactive) >> 1;
  475. else
  476. vsample = (vtotal + vblank_end) >> 1;
  477. /*
  478. * Wait for the border to be displayed
  479. */
  480. while (I915_READ(pipe_dsl_reg) >= vactive)
  481. ;
  482. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  483. ;
  484. /*
  485. * Watch ST00 for an entire scanline
  486. */
  487. detect = 0;
  488. count = 0;
  489. do {
  490. count++;
  491. /* Read the ST00 VGA status register */
  492. st00 = I915_READ8(VGA_MSR_WRITE);
  493. if (st00 & (1 << 4))
  494. detect++;
  495. } while ((I915_READ(pipe_dsl_reg) == dsl));
  496. /* restore vblank if necessary */
  497. if (restore_vblank)
  498. I915_WRITE(vblank_reg, vblank);
  499. /*
  500. * If more than 3/4 of the scanline detected a monitor,
  501. * then it is assumed to be present. This works even on i830,
  502. * where there isn't any way to force the border color across
  503. * the screen
  504. */
  505. status = detect * 4 > count * 3 ?
  506. connector_status_connected :
  507. connector_status_disconnected;
  508. }
  509. /* Restore previous settings */
  510. I915_WRITE(bclrpat_reg, save_bclrpat);
  511. return status;
  512. }
  513. static enum drm_connector_status
  514. intel_crt_detect(struct drm_connector *connector, bool force)
  515. {
  516. struct drm_device *dev = connector->dev;
  517. struct intel_crt *crt = intel_attached_crt(connector);
  518. enum drm_connector_status status;
  519. struct intel_load_detect_pipe tmp;
  520. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  521. connector->base.id, drm_get_connector_name(connector),
  522. force);
  523. if (I915_HAS_HOTPLUG(dev)) {
  524. /* We can not rely on the HPD pin always being correctly wired
  525. * up, for example many KVM do not pass it through, and so
  526. * only trust an assertion that the monitor is connected.
  527. */
  528. if (intel_crt_detect_hotplug(connector)) {
  529. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  530. return connector_status_connected;
  531. } else
  532. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  533. }
  534. if (intel_crt_detect_ddc(connector))
  535. return connector_status_connected;
  536. /* Load detection is broken on HPD capable machines. Whoever wants a
  537. * broken monitor (without edid) to work behind a broken kvm (that fails
  538. * to have the right resistors for HP detection) needs to fix this up.
  539. * For now just bail out. */
  540. if (I915_HAS_HOTPLUG(dev))
  541. return connector_status_disconnected;
  542. if (!force)
  543. return connector->status;
  544. /* for pre-945g platforms use load detect */
  545. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  546. if (intel_crt_detect_ddc(connector))
  547. status = connector_status_connected;
  548. else
  549. status = intel_crt_load_detect(crt);
  550. intel_release_load_detect_pipe(connector, &tmp);
  551. } else
  552. status = connector_status_unknown;
  553. return status;
  554. }
  555. static void intel_crt_destroy(struct drm_connector *connector)
  556. {
  557. drm_connector_cleanup(connector);
  558. kfree(connector);
  559. }
  560. static int intel_crt_get_modes(struct drm_connector *connector)
  561. {
  562. struct drm_device *dev = connector->dev;
  563. struct drm_i915_private *dev_priv = dev->dev_private;
  564. int ret;
  565. struct i2c_adapter *i2c;
  566. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  567. ret = intel_crt_ddc_get_modes(connector, i2c);
  568. if (ret || !IS_G4X(dev))
  569. return ret;
  570. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  571. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  572. return intel_crt_ddc_get_modes(connector, i2c);
  573. }
  574. static int intel_crt_set_property(struct drm_connector *connector,
  575. struct drm_property *property,
  576. uint64_t value)
  577. {
  578. return 0;
  579. }
  580. static void intel_crt_reset(struct drm_connector *connector)
  581. {
  582. struct drm_device *dev = connector->dev;
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. struct intel_crt *crt = intel_attached_crt(connector);
  585. if (INTEL_INFO(dev)->gen >= 5) {
  586. u32 adpa;
  587. adpa = I915_READ(crt->adpa_reg);
  588. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  589. adpa |= ADPA_HOTPLUG_BITS;
  590. I915_WRITE(crt->adpa_reg, adpa);
  591. POSTING_READ(crt->adpa_reg);
  592. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  593. crt->force_hotplug_required = 1;
  594. }
  595. }
  596. /*
  597. * Routines for controlling stuff on the analog port
  598. */
  599. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  600. .reset = intel_crt_reset,
  601. .dpms = intel_crt_dpms,
  602. .detect = intel_crt_detect,
  603. .fill_modes = drm_helper_probe_single_connector_modes,
  604. .destroy = intel_crt_destroy,
  605. .set_property = intel_crt_set_property,
  606. };
  607. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  608. .mode_valid = intel_crt_mode_valid,
  609. .get_modes = intel_crt_get_modes,
  610. .best_encoder = intel_best_encoder,
  611. };
  612. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  613. .destroy = intel_encoder_destroy,
  614. };
  615. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  616. {
  617. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  618. return 1;
  619. }
  620. static const struct dmi_system_id intel_no_crt[] = {
  621. {
  622. .callback = intel_no_crt_dmi_callback,
  623. .ident = "ACER ZGB",
  624. .matches = {
  625. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  626. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  627. },
  628. },
  629. { }
  630. };
  631. void intel_crt_init(struct drm_device *dev)
  632. {
  633. struct drm_connector *connector;
  634. struct intel_crt *crt;
  635. struct intel_connector *intel_connector;
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. /* Skip machines without VGA that falsely report hotplug events */
  638. if (dmi_check_system(intel_no_crt))
  639. return;
  640. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  641. if (!crt)
  642. return;
  643. intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
  644. if (!intel_connector) {
  645. kfree(crt);
  646. return;
  647. }
  648. connector = &intel_connector->base;
  649. crt->connector = intel_connector;
  650. drm_connector_init(dev, &intel_connector->base,
  651. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  652. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  653. DRM_MODE_ENCODER_DAC);
  654. intel_connector_attach_encoder(intel_connector, &crt->base);
  655. crt->base.type = INTEL_OUTPUT_ANALOG;
  656. crt->base.cloneable = true;
  657. if (IS_I830(dev))
  658. crt->base.crtc_mask = (1 << 0);
  659. else
  660. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  661. if (IS_GEN2(dev))
  662. connector->interlace_allowed = 0;
  663. else
  664. connector->interlace_allowed = 1;
  665. connector->doublescan_allowed = 0;
  666. if (HAS_PCH_SPLIT(dev))
  667. crt->adpa_reg = PCH_ADPA;
  668. else if (IS_VALLEYVIEW(dev))
  669. crt->adpa_reg = VLV_ADPA;
  670. else
  671. crt->adpa_reg = ADPA;
  672. crt->base.compute_config = intel_crt_compute_config;
  673. crt->base.mode_set = intel_crt_mode_set;
  674. crt->base.disable = intel_disable_crt;
  675. crt->base.enable = intel_enable_crt;
  676. if (I915_HAS_HOTPLUG(dev))
  677. crt->base.hpd_pin = HPD_CRT;
  678. if (HAS_DDI(dev)) {
  679. crt->base.get_config = hsw_crt_get_config;
  680. crt->base.get_hw_state = intel_ddi_get_hw_state;
  681. } else {
  682. crt->base.get_config = intel_crt_get_config;
  683. crt->base.get_hw_state = intel_crt_get_hw_state;
  684. }
  685. intel_connector->get_hw_state = intel_connector_get_hw_state;
  686. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  687. drm_sysfs_connector_add(connector);
  688. if (!I915_HAS_HOTPLUG(dev))
  689. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  690. /*
  691. * Configure the automatic hotplug detection stuff
  692. */
  693. crt->force_hotplug_required = 0;
  694. /*
  695. * TODO: find a proper way to discover whether we need to set the the
  696. * polarity and link reversal bits or not, instead of relying on the
  697. * BIOS.
  698. */
  699. if (HAS_PCH_LPT(dev)) {
  700. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  701. FDI_RX_LINK_REVERSAL_OVERRIDE;
  702. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  703. }
  704. }