i915_drv.h 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. INVALID_PIPE = -1,
  51. PIPE_A = 0,
  52. PIPE_B,
  53. PIPE_C,
  54. I915_MAX_PIPES
  55. };
  56. #define pipe_name(p) ((p) + 'A')
  57. enum transcoder {
  58. TRANSCODER_A = 0,
  59. TRANSCODER_B,
  60. TRANSCODER_C,
  61. TRANSCODER_EDP = 0xF,
  62. };
  63. #define transcoder_name(t) ((t) + 'A')
  64. enum plane {
  65. PLANE_A = 0,
  66. PLANE_B,
  67. PLANE_C,
  68. };
  69. #define plane_name(p) ((p) + 'A')
  70. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  71. enum port {
  72. PORT_A = 0,
  73. PORT_B,
  74. PORT_C,
  75. PORT_D,
  76. PORT_E,
  77. I915_MAX_PORTS
  78. };
  79. #define port_name(p) ((p) + 'A')
  80. #define I915_NUM_PHYS_VLV 1
  81. enum dpio_channel {
  82. DPIO_CH0,
  83. DPIO_CH1
  84. };
  85. enum dpio_phy {
  86. DPIO_PHY0,
  87. DPIO_PHY1
  88. };
  89. enum intel_display_power_domain {
  90. POWER_DOMAIN_PIPE_A,
  91. POWER_DOMAIN_PIPE_B,
  92. POWER_DOMAIN_PIPE_C,
  93. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  94. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  95. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  96. POWER_DOMAIN_TRANSCODER_A,
  97. POWER_DOMAIN_TRANSCODER_B,
  98. POWER_DOMAIN_TRANSCODER_C,
  99. POWER_DOMAIN_TRANSCODER_EDP,
  100. POWER_DOMAIN_VGA,
  101. POWER_DOMAIN_AUDIO,
  102. POWER_DOMAIN_INIT,
  103. POWER_DOMAIN_NUM,
  104. };
  105. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  106. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  107. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  108. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  109. #define POWER_DOMAIN_TRANSCODER(tran) \
  110. ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
  111. (tran) + POWER_DOMAIN_TRANSCODER_A)
  112. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  113. BIT(POWER_DOMAIN_PIPE_A) | \
  114. BIT(POWER_DOMAIN_TRANSCODER_EDP))
  115. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  116. BIT(POWER_DOMAIN_PIPE_A) | \
  117. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  118. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  119. enum hpd_pin {
  120. HPD_NONE = 0,
  121. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  122. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  123. HPD_CRT,
  124. HPD_SDVO_B,
  125. HPD_SDVO_C,
  126. HPD_PORT_B,
  127. HPD_PORT_C,
  128. HPD_PORT_D,
  129. HPD_NUM_PINS
  130. };
  131. #define I915_GEM_GPU_DOMAINS \
  132. (I915_GEM_DOMAIN_RENDER | \
  133. I915_GEM_DOMAIN_SAMPLER | \
  134. I915_GEM_DOMAIN_COMMAND | \
  135. I915_GEM_DOMAIN_INSTRUCTION | \
  136. I915_GEM_DOMAIN_VERTEX)
  137. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  138. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  139. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  140. if ((intel_encoder)->base.crtc == (__crtc))
  141. struct drm_i915_private;
  142. enum intel_dpll_id {
  143. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  144. /* real shared dpll ids must be >= 0 */
  145. DPLL_ID_PCH_PLL_A,
  146. DPLL_ID_PCH_PLL_B,
  147. };
  148. #define I915_NUM_PLLS 2
  149. struct intel_dpll_hw_state {
  150. uint32_t dpll;
  151. uint32_t dpll_md;
  152. uint32_t fp0;
  153. uint32_t fp1;
  154. };
  155. struct intel_shared_dpll {
  156. int refcount; /* count of number of CRTCs sharing this PLL */
  157. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  158. bool on; /* is the PLL actually active? Disabled during modeset */
  159. const char *name;
  160. /* should match the index in the dev_priv->shared_dplls array */
  161. enum intel_dpll_id id;
  162. struct intel_dpll_hw_state hw_state;
  163. void (*mode_set)(struct drm_i915_private *dev_priv,
  164. struct intel_shared_dpll *pll);
  165. void (*enable)(struct drm_i915_private *dev_priv,
  166. struct intel_shared_dpll *pll);
  167. void (*disable)(struct drm_i915_private *dev_priv,
  168. struct intel_shared_dpll *pll);
  169. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  170. struct intel_shared_dpll *pll,
  171. struct intel_dpll_hw_state *hw_state);
  172. };
  173. /* Used by dp and fdi links */
  174. struct intel_link_m_n {
  175. uint32_t tu;
  176. uint32_t gmch_m;
  177. uint32_t gmch_n;
  178. uint32_t link_m;
  179. uint32_t link_n;
  180. };
  181. void intel_link_compute_m_n(int bpp, int nlanes,
  182. int pixel_clock, int link_clock,
  183. struct intel_link_m_n *m_n);
  184. struct intel_ddi_plls {
  185. int spll_refcount;
  186. int wrpll1_refcount;
  187. int wrpll2_refcount;
  188. };
  189. /* Interface history:
  190. *
  191. * 1.1: Original.
  192. * 1.2: Add Power Management
  193. * 1.3: Add vblank support
  194. * 1.4: Fix cmdbuffer path, add heap destroy
  195. * 1.5: Add vblank pipe configuration
  196. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  197. * - Support vertical blank on secondary display pipe
  198. */
  199. #define DRIVER_MAJOR 1
  200. #define DRIVER_MINOR 6
  201. #define DRIVER_PATCHLEVEL 0
  202. #define WATCH_LISTS 0
  203. #define WATCH_GTT 0
  204. #define I915_GEM_PHYS_CURSOR_0 1
  205. #define I915_GEM_PHYS_CURSOR_1 2
  206. #define I915_GEM_PHYS_OVERLAY_REGS 3
  207. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  208. struct drm_i915_gem_phys_object {
  209. int id;
  210. struct page **page_list;
  211. drm_dma_handle_t *handle;
  212. struct drm_i915_gem_object *cur_obj;
  213. };
  214. struct opregion_header;
  215. struct opregion_acpi;
  216. struct opregion_swsci;
  217. struct opregion_asle;
  218. struct intel_opregion {
  219. struct opregion_header __iomem *header;
  220. struct opregion_acpi __iomem *acpi;
  221. struct opregion_swsci __iomem *swsci;
  222. u32 swsci_gbda_sub_functions;
  223. u32 swsci_sbcb_sub_functions;
  224. struct opregion_asle __iomem *asle;
  225. void __iomem *vbt;
  226. u32 __iomem *lid_state;
  227. struct work_struct asle_work;
  228. };
  229. #define OPREGION_SIZE (8*1024)
  230. struct intel_overlay;
  231. struct intel_overlay_error_state;
  232. struct drm_i915_master_private {
  233. drm_local_map_t *sarea;
  234. struct _drm_i915_sarea *sarea_priv;
  235. };
  236. #define I915_FENCE_REG_NONE -1
  237. #define I915_MAX_NUM_FENCES 32
  238. /* 32 fences + sign bit for FENCE_REG_NONE */
  239. #define I915_MAX_NUM_FENCE_BITS 6
  240. struct drm_i915_fence_reg {
  241. struct list_head lru_list;
  242. struct drm_i915_gem_object *obj;
  243. int pin_count;
  244. };
  245. struct sdvo_device_mapping {
  246. u8 initialized;
  247. u8 dvo_port;
  248. u8 slave_addr;
  249. u8 dvo_wiring;
  250. u8 i2c_pin;
  251. u8 ddc_pin;
  252. };
  253. struct intel_display_error_state;
  254. struct drm_i915_error_state {
  255. struct kref ref;
  256. u32 eir;
  257. u32 pgtbl_er;
  258. u32 ier;
  259. u32 ccid;
  260. u32 derrmr;
  261. u32 forcewake;
  262. bool waiting[I915_NUM_RINGS];
  263. u32 pipestat[I915_MAX_PIPES];
  264. u32 tail[I915_NUM_RINGS];
  265. u32 head[I915_NUM_RINGS];
  266. u32 ctl[I915_NUM_RINGS];
  267. u32 ipeir[I915_NUM_RINGS];
  268. u32 ipehr[I915_NUM_RINGS];
  269. u32 instdone[I915_NUM_RINGS];
  270. u32 acthd[I915_NUM_RINGS];
  271. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  272. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  273. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  274. /* our own tracking of ring head and tail */
  275. u32 cpu_ring_head[I915_NUM_RINGS];
  276. u32 cpu_ring_tail[I915_NUM_RINGS];
  277. u32 error; /* gen6+ */
  278. u32 err_int; /* gen7 */
  279. u32 bbstate[I915_NUM_RINGS];
  280. u32 instpm[I915_NUM_RINGS];
  281. u32 instps[I915_NUM_RINGS];
  282. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  283. u32 seqno[I915_NUM_RINGS];
  284. u64 bbaddr[I915_NUM_RINGS];
  285. u32 fault_reg[I915_NUM_RINGS];
  286. u32 done_reg;
  287. u32 faddr[I915_NUM_RINGS];
  288. u64 fence[I915_MAX_NUM_FENCES];
  289. struct timeval time;
  290. struct drm_i915_error_ring {
  291. bool valid;
  292. struct drm_i915_error_object {
  293. int page_count;
  294. u32 gtt_offset;
  295. u32 *pages[0];
  296. } *ringbuffer, *batchbuffer, *ctx;
  297. struct drm_i915_error_request {
  298. long jiffies;
  299. u32 seqno;
  300. u32 tail;
  301. } *requests;
  302. int num_requests;
  303. } ring[I915_NUM_RINGS];
  304. struct drm_i915_error_buffer {
  305. u32 size;
  306. u32 name;
  307. u32 rseqno, wseqno;
  308. u32 gtt_offset;
  309. u32 read_domains;
  310. u32 write_domain;
  311. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  312. s32 pinned:2;
  313. u32 tiling:2;
  314. u32 dirty:1;
  315. u32 purgeable:1;
  316. s32 ring:4;
  317. u32 cache_level:3;
  318. } **active_bo, **pinned_bo;
  319. u32 *active_bo_count, *pinned_bo_count;
  320. struct intel_overlay_error_state *overlay;
  321. struct intel_display_error_state *display;
  322. int hangcheck_score[I915_NUM_RINGS];
  323. enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
  324. };
  325. struct intel_connector;
  326. struct intel_crtc_config;
  327. struct intel_crtc;
  328. struct intel_limit;
  329. struct dpll;
  330. struct drm_i915_display_funcs {
  331. bool (*fbc_enabled)(struct drm_device *dev);
  332. void (*enable_fbc)(struct drm_crtc *crtc);
  333. void (*disable_fbc)(struct drm_device *dev);
  334. int (*get_display_clock_speed)(struct drm_device *dev);
  335. int (*get_fifo_size)(struct drm_device *dev, int plane);
  336. /**
  337. * find_dpll() - Find the best values for the PLL
  338. * @limit: limits for the PLL
  339. * @crtc: current CRTC
  340. * @target: target frequency in kHz
  341. * @refclk: reference clock frequency in kHz
  342. * @match_clock: if provided, @best_clock P divider must
  343. * match the P divider from @match_clock
  344. * used for LVDS downclocking
  345. * @best_clock: best PLL values found
  346. *
  347. * Returns true on success, false on failure.
  348. */
  349. bool (*find_dpll)(const struct intel_limit *limit,
  350. struct drm_crtc *crtc,
  351. int target, int refclk,
  352. struct dpll *match_clock,
  353. struct dpll *best_clock);
  354. void (*update_wm)(struct drm_crtc *crtc);
  355. void (*update_sprite_wm)(struct drm_plane *plane,
  356. struct drm_crtc *crtc,
  357. uint32_t sprite_width, int pixel_size,
  358. bool enable, bool scaled);
  359. void (*modeset_global_resources)(struct drm_device *dev);
  360. /* Returns the active state of the crtc, and if the crtc is active,
  361. * fills out the pipe-config with the hw state. */
  362. bool (*get_pipe_config)(struct intel_crtc *,
  363. struct intel_crtc_config *);
  364. int (*crtc_mode_set)(struct drm_crtc *crtc,
  365. int x, int y,
  366. struct drm_framebuffer *old_fb);
  367. void (*crtc_enable)(struct drm_crtc *crtc);
  368. void (*crtc_disable)(struct drm_crtc *crtc);
  369. void (*off)(struct drm_crtc *crtc);
  370. void (*write_eld)(struct drm_connector *connector,
  371. struct drm_crtc *crtc,
  372. struct drm_display_mode *mode);
  373. void (*fdi_link_train)(struct drm_crtc *crtc);
  374. void (*init_clock_gating)(struct drm_device *dev);
  375. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  376. struct drm_framebuffer *fb,
  377. struct drm_i915_gem_object *obj,
  378. uint32_t flags);
  379. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  380. int x, int y);
  381. void (*hpd_irq_setup)(struct drm_device *dev);
  382. /* clock updates for mode set */
  383. /* cursor updates */
  384. /* render clock increase/decrease */
  385. /* display clock increase/decrease */
  386. /* pll clock increase/decrease */
  387. int (*setup_backlight)(struct intel_connector *connector);
  388. uint32_t (*get_backlight)(struct intel_connector *connector);
  389. void (*set_backlight)(struct intel_connector *connector,
  390. uint32_t level);
  391. void (*disable_backlight)(struct intel_connector *connector);
  392. void (*enable_backlight)(struct intel_connector *connector);
  393. };
  394. struct intel_uncore_funcs {
  395. void (*force_wake_get)(struct drm_i915_private *dev_priv,
  396. int fw_engine);
  397. void (*force_wake_put)(struct drm_i915_private *dev_priv,
  398. int fw_engine);
  399. uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  400. uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  401. uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  402. uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  403. void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
  404. uint8_t val, bool trace);
  405. void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
  406. uint16_t val, bool trace);
  407. void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
  408. uint32_t val, bool trace);
  409. void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
  410. uint64_t val, bool trace);
  411. };
  412. struct intel_uncore {
  413. spinlock_t lock; /** lock is also taken in irq contexts. */
  414. struct intel_uncore_funcs funcs;
  415. unsigned fifo_count;
  416. unsigned forcewake_count;
  417. unsigned fw_rendercount;
  418. unsigned fw_mediacount;
  419. struct delayed_work force_wake_work;
  420. };
  421. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  422. func(is_mobile) sep \
  423. func(is_i85x) sep \
  424. func(is_i915g) sep \
  425. func(is_i945gm) sep \
  426. func(is_g33) sep \
  427. func(need_gfx_hws) sep \
  428. func(is_g4x) sep \
  429. func(is_pineview) sep \
  430. func(is_broadwater) sep \
  431. func(is_crestline) sep \
  432. func(is_ivybridge) sep \
  433. func(is_valleyview) sep \
  434. func(is_haswell) sep \
  435. func(is_preliminary) sep \
  436. func(has_fbc) sep \
  437. func(has_pipe_cxsr) sep \
  438. func(has_hotplug) sep \
  439. func(cursor_needs_physical) sep \
  440. func(has_overlay) sep \
  441. func(overlay_needs_physical) sep \
  442. func(supports_tv) sep \
  443. func(has_llc) sep \
  444. func(has_ddi) sep \
  445. func(has_fpga_dbg)
  446. #define DEFINE_FLAG(name) u8 name:1
  447. #define SEP_SEMICOLON ;
  448. struct intel_device_info {
  449. u32 display_mmio_offset;
  450. u8 num_pipes:3;
  451. u8 gen;
  452. u8 ring_mask; /* Rings supported by the HW */
  453. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  454. };
  455. #undef DEFINE_FLAG
  456. #undef SEP_SEMICOLON
  457. enum i915_cache_level {
  458. I915_CACHE_NONE = 0,
  459. I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
  460. I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
  461. caches, eg sampler/render caches, and the
  462. large Last-Level-Cache. LLC is coherent with
  463. the CPU, but L3 is only visible to the GPU. */
  464. I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
  465. };
  466. typedef uint32_t gen6_gtt_pte_t;
  467. struct i915_address_space {
  468. struct drm_mm mm;
  469. struct drm_device *dev;
  470. struct list_head global_link;
  471. unsigned long start; /* Start offset always 0 for dri2 */
  472. size_t total; /* size addr space maps (ex. 2GB for ggtt) */
  473. struct {
  474. dma_addr_t addr;
  475. struct page *page;
  476. } scratch;
  477. /**
  478. * List of objects currently involved in rendering.
  479. *
  480. * Includes buffers having the contents of their GPU caches
  481. * flushed, not necessarily primitives. last_rendering_seqno
  482. * represents when the rendering involved will be completed.
  483. *
  484. * A reference is held on the buffer while on this list.
  485. */
  486. struct list_head active_list;
  487. /**
  488. * LRU list of objects which are not in the ringbuffer and
  489. * are ready to unbind, but are still in the GTT.
  490. *
  491. * last_rendering_seqno is 0 while an object is in this list.
  492. *
  493. * A reference is not held on the buffer while on this list,
  494. * as merely being GTT-bound shouldn't prevent its being
  495. * freed, and we'll pull it off the list in the free path.
  496. */
  497. struct list_head inactive_list;
  498. /* FIXME: Need a more generic return type */
  499. gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
  500. enum i915_cache_level level,
  501. bool valid); /* Create a valid PTE */
  502. void (*clear_range)(struct i915_address_space *vm,
  503. unsigned int first_entry,
  504. unsigned int num_entries,
  505. bool use_scratch);
  506. void (*insert_entries)(struct i915_address_space *vm,
  507. struct sg_table *st,
  508. unsigned int first_entry,
  509. enum i915_cache_level cache_level);
  510. void (*cleanup)(struct i915_address_space *vm);
  511. };
  512. /* The Graphics Translation Table is the way in which GEN hardware translates a
  513. * Graphics Virtual Address into a Physical Address. In addition to the normal
  514. * collateral associated with any va->pa translations GEN hardware also has a
  515. * portion of the GTT which can be mapped by the CPU and remain both coherent
  516. * and correct (in cases like swizzling). That region is referred to as GMADR in
  517. * the spec.
  518. */
  519. struct i915_gtt {
  520. struct i915_address_space base;
  521. size_t stolen_size; /* Total size of stolen memory */
  522. unsigned long mappable_end; /* End offset that we can CPU map */
  523. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  524. phys_addr_t mappable_base; /* PA of our GMADR */
  525. /** "Graphics Stolen Memory" holds the global PTEs */
  526. void __iomem *gsm;
  527. bool do_idle_maps;
  528. int mtrr;
  529. /* global gtt ops */
  530. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  531. size_t *stolen, phys_addr_t *mappable_base,
  532. unsigned long *mappable_end);
  533. };
  534. #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
  535. struct i915_hw_ppgtt {
  536. struct i915_address_space base;
  537. unsigned num_pd_entries;
  538. union {
  539. struct page **pt_pages;
  540. struct page *gen8_pt_pages;
  541. };
  542. struct page *pd_pages;
  543. int num_pd_pages;
  544. int num_pt_pages;
  545. union {
  546. uint32_t pd_offset;
  547. dma_addr_t pd_dma_addr[4];
  548. };
  549. union {
  550. dma_addr_t *pt_dma_addr;
  551. dma_addr_t *gen8_pt_dma_addr[4];
  552. };
  553. int (*enable)(struct drm_device *dev);
  554. };
  555. /**
  556. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  557. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  558. * object into/from the address space.
  559. *
  560. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  561. * will always be <= an objects lifetime. So object refcounting should cover us.
  562. */
  563. struct i915_vma {
  564. struct drm_mm_node node;
  565. struct drm_i915_gem_object *obj;
  566. struct i915_address_space *vm;
  567. /** This object's place on the active/inactive lists */
  568. struct list_head mm_list;
  569. struct list_head vma_link; /* Link in the object's VMA list */
  570. /** This vma's place in the batchbuffer or on the eviction list */
  571. struct list_head exec_list;
  572. /**
  573. * Used for performing relocations during execbuffer insertion.
  574. */
  575. struct hlist_node exec_node;
  576. unsigned long exec_handle;
  577. struct drm_i915_gem_exec_object2 *exec_entry;
  578. };
  579. struct i915_ctx_hang_stats {
  580. /* This context had batch pending when hang was declared */
  581. unsigned batch_pending;
  582. /* This context had batch active when hang was declared */
  583. unsigned batch_active;
  584. /* Time when this context was last blamed for a GPU reset */
  585. unsigned long guilty_ts;
  586. /* This context is banned to submit more work */
  587. bool banned;
  588. };
  589. /* This must match up with the value previously used for execbuf2.rsvd1. */
  590. #define DEFAULT_CONTEXT_ID 0
  591. struct i915_hw_context {
  592. struct kref ref;
  593. int id;
  594. bool is_initialized;
  595. uint8_t remap_slice;
  596. struct drm_i915_file_private *file_priv;
  597. struct intel_ring_buffer *ring;
  598. struct drm_i915_gem_object *obj;
  599. struct i915_ctx_hang_stats hang_stats;
  600. struct list_head link;
  601. };
  602. struct i915_fbc {
  603. unsigned long size;
  604. unsigned int fb_id;
  605. enum plane plane;
  606. int y;
  607. struct drm_mm_node *compressed_fb;
  608. struct drm_mm_node *compressed_llb;
  609. struct intel_fbc_work {
  610. struct delayed_work work;
  611. struct drm_crtc *crtc;
  612. struct drm_framebuffer *fb;
  613. } *fbc_work;
  614. enum no_fbc_reason {
  615. FBC_OK, /* FBC is enabled */
  616. FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
  617. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  618. FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
  619. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  620. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  621. FBC_BAD_PLANE, /* fbc not supported on plane */
  622. FBC_NOT_TILED, /* buffer not tiled */
  623. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  624. FBC_MODULE_PARAM,
  625. FBC_CHIP_DEFAULT, /* disabled by default on this chip */
  626. } no_fbc_reason;
  627. };
  628. struct i915_psr {
  629. bool sink_support;
  630. bool source_ok;
  631. };
  632. enum intel_pch {
  633. PCH_NONE = 0, /* No PCH present */
  634. PCH_IBX, /* Ibexpeak PCH */
  635. PCH_CPT, /* Cougarpoint PCH */
  636. PCH_LPT, /* Lynxpoint PCH */
  637. PCH_NOP,
  638. };
  639. enum intel_sbi_destination {
  640. SBI_ICLK,
  641. SBI_MPHY,
  642. };
  643. #define QUIRK_PIPEA_FORCE (1<<0)
  644. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  645. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  646. struct intel_fbdev;
  647. struct intel_fbc_work;
  648. struct intel_gmbus {
  649. struct i2c_adapter adapter;
  650. u32 force_bit;
  651. u32 reg0;
  652. u32 gpio_reg;
  653. struct i2c_algo_bit_data bit_algo;
  654. struct drm_i915_private *dev_priv;
  655. };
  656. struct i915_suspend_saved_registers {
  657. u8 saveLBB;
  658. u32 saveDSPACNTR;
  659. u32 saveDSPBCNTR;
  660. u32 saveDSPARB;
  661. u32 savePIPEACONF;
  662. u32 savePIPEBCONF;
  663. u32 savePIPEASRC;
  664. u32 savePIPEBSRC;
  665. u32 saveFPA0;
  666. u32 saveFPA1;
  667. u32 saveDPLL_A;
  668. u32 saveDPLL_A_MD;
  669. u32 saveHTOTAL_A;
  670. u32 saveHBLANK_A;
  671. u32 saveHSYNC_A;
  672. u32 saveVTOTAL_A;
  673. u32 saveVBLANK_A;
  674. u32 saveVSYNC_A;
  675. u32 saveBCLRPAT_A;
  676. u32 saveTRANSACONF;
  677. u32 saveTRANS_HTOTAL_A;
  678. u32 saveTRANS_HBLANK_A;
  679. u32 saveTRANS_HSYNC_A;
  680. u32 saveTRANS_VTOTAL_A;
  681. u32 saveTRANS_VBLANK_A;
  682. u32 saveTRANS_VSYNC_A;
  683. u32 savePIPEASTAT;
  684. u32 saveDSPASTRIDE;
  685. u32 saveDSPASIZE;
  686. u32 saveDSPAPOS;
  687. u32 saveDSPAADDR;
  688. u32 saveDSPASURF;
  689. u32 saveDSPATILEOFF;
  690. u32 savePFIT_PGM_RATIOS;
  691. u32 saveBLC_HIST_CTL;
  692. u32 saveBLC_PWM_CTL;
  693. u32 saveBLC_PWM_CTL2;
  694. u32 saveBLC_HIST_CTL_B;
  695. u32 saveBLC_CPU_PWM_CTL;
  696. u32 saveBLC_CPU_PWM_CTL2;
  697. u32 saveFPB0;
  698. u32 saveFPB1;
  699. u32 saveDPLL_B;
  700. u32 saveDPLL_B_MD;
  701. u32 saveHTOTAL_B;
  702. u32 saveHBLANK_B;
  703. u32 saveHSYNC_B;
  704. u32 saveVTOTAL_B;
  705. u32 saveVBLANK_B;
  706. u32 saveVSYNC_B;
  707. u32 saveBCLRPAT_B;
  708. u32 saveTRANSBCONF;
  709. u32 saveTRANS_HTOTAL_B;
  710. u32 saveTRANS_HBLANK_B;
  711. u32 saveTRANS_HSYNC_B;
  712. u32 saveTRANS_VTOTAL_B;
  713. u32 saveTRANS_VBLANK_B;
  714. u32 saveTRANS_VSYNC_B;
  715. u32 savePIPEBSTAT;
  716. u32 saveDSPBSTRIDE;
  717. u32 saveDSPBSIZE;
  718. u32 saveDSPBPOS;
  719. u32 saveDSPBADDR;
  720. u32 saveDSPBSURF;
  721. u32 saveDSPBTILEOFF;
  722. u32 saveVGA0;
  723. u32 saveVGA1;
  724. u32 saveVGA_PD;
  725. u32 saveVGACNTRL;
  726. u32 saveADPA;
  727. u32 saveLVDS;
  728. u32 savePP_ON_DELAYS;
  729. u32 savePP_OFF_DELAYS;
  730. u32 saveDVOA;
  731. u32 saveDVOB;
  732. u32 saveDVOC;
  733. u32 savePP_ON;
  734. u32 savePP_OFF;
  735. u32 savePP_CONTROL;
  736. u32 savePP_DIVISOR;
  737. u32 savePFIT_CONTROL;
  738. u32 save_palette_a[256];
  739. u32 save_palette_b[256];
  740. u32 saveDPFC_CB_BASE;
  741. u32 saveFBC_CFB_BASE;
  742. u32 saveFBC_LL_BASE;
  743. u32 saveFBC_CONTROL;
  744. u32 saveFBC_CONTROL2;
  745. u32 saveIER;
  746. u32 saveIIR;
  747. u32 saveIMR;
  748. u32 saveDEIER;
  749. u32 saveDEIMR;
  750. u32 saveGTIER;
  751. u32 saveGTIMR;
  752. u32 saveFDI_RXA_IMR;
  753. u32 saveFDI_RXB_IMR;
  754. u32 saveCACHE_MODE_0;
  755. u32 saveMI_ARB_STATE;
  756. u32 saveSWF0[16];
  757. u32 saveSWF1[16];
  758. u32 saveSWF2[3];
  759. u8 saveMSR;
  760. u8 saveSR[8];
  761. u8 saveGR[25];
  762. u8 saveAR_INDEX;
  763. u8 saveAR[21];
  764. u8 saveDACMASK;
  765. u8 saveCR[37];
  766. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  767. u32 saveCURACNTR;
  768. u32 saveCURAPOS;
  769. u32 saveCURABASE;
  770. u32 saveCURBCNTR;
  771. u32 saveCURBPOS;
  772. u32 saveCURBBASE;
  773. u32 saveCURSIZE;
  774. u32 saveDP_B;
  775. u32 saveDP_C;
  776. u32 saveDP_D;
  777. u32 savePIPEA_GMCH_DATA_M;
  778. u32 savePIPEB_GMCH_DATA_M;
  779. u32 savePIPEA_GMCH_DATA_N;
  780. u32 savePIPEB_GMCH_DATA_N;
  781. u32 savePIPEA_DP_LINK_M;
  782. u32 savePIPEB_DP_LINK_M;
  783. u32 savePIPEA_DP_LINK_N;
  784. u32 savePIPEB_DP_LINK_N;
  785. u32 saveFDI_RXA_CTL;
  786. u32 saveFDI_TXA_CTL;
  787. u32 saveFDI_RXB_CTL;
  788. u32 saveFDI_TXB_CTL;
  789. u32 savePFA_CTL_1;
  790. u32 savePFB_CTL_1;
  791. u32 savePFA_WIN_SZ;
  792. u32 savePFB_WIN_SZ;
  793. u32 savePFA_WIN_POS;
  794. u32 savePFB_WIN_POS;
  795. u32 savePCH_DREF_CONTROL;
  796. u32 saveDISP_ARB_CTL;
  797. u32 savePIPEA_DATA_M1;
  798. u32 savePIPEA_DATA_N1;
  799. u32 savePIPEA_LINK_M1;
  800. u32 savePIPEA_LINK_N1;
  801. u32 savePIPEB_DATA_M1;
  802. u32 savePIPEB_DATA_N1;
  803. u32 savePIPEB_LINK_M1;
  804. u32 savePIPEB_LINK_N1;
  805. u32 saveMCHBAR_RENDER_STANDBY;
  806. u32 savePCH_PORT_HOTPLUG;
  807. };
  808. struct intel_gen6_power_mgmt {
  809. /* work and pm_iir are protected by dev_priv->irq_lock */
  810. struct work_struct work;
  811. u32 pm_iir;
  812. /* The below variables an all the rps hw state are protected by
  813. * dev->struct mutext. */
  814. u8 cur_delay;
  815. u8 min_delay;
  816. u8 max_delay;
  817. u8 rpe_delay;
  818. u8 rp1_delay;
  819. u8 rp0_delay;
  820. u8 hw_max;
  821. int last_adj;
  822. enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
  823. bool enabled;
  824. struct delayed_work delayed_resume_work;
  825. /*
  826. * Protects RPS/RC6 register access and PCU communication.
  827. * Must be taken after struct_mutex if nested.
  828. */
  829. struct mutex hw_lock;
  830. };
  831. /* defined intel_pm.c */
  832. extern spinlock_t mchdev_lock;
  833. struct intel_ilk_power_mgmt {
  834. u8 cur_delay;
  835. u8 min_delay;
  836. u8 max_delay;
  837. u8 fmax;
  838. u8 fstart;
  839. u64 last_count1;
  840. unsigned long last_time1;
  841. unsigned long chipset_power;
  842. u64 last_count2;
  843. struct timespec last_time2;
  844. unsigned long gfx_power;
  845. u8 corr;
  846. int c_m;
  847. int r_t;
  848. struct drm_i915_gem_object *pwrctx;
  849. struct drm_i915_gem_object *renderctx;
  850. };
  851. /* Power well structure for haswell */
  852. struct i915_power_well {
  853. const char *name;
  854. bool always_on;
  855. /* power well enable/disable usage count */
  856. int count;
  857. unsigned long domains;
  858. void *data;
  859. void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
  860. bool enable);
  861. bool (*is_enabled)(struct drm_device *dev,
  862. struct i915_power_well *power_well);
  863. };
  864. struct i915_power_domains {
  865. /*
  866. * Power wells needed for initialization at driver init and suspend
  867. * time are on. They are kept on until after the first modeset.
  868. */
  869. bool init_power_on;
  870. int power_well_count;
  871. struct mutex lock;
  872. int domain_use_count[POWER_DOMAIN_NUM];
  873. struct i915_power_well *power_wells;
  874. };
  875. struct i915_dri1_state {
  876. unsigned allow_batchbuffer : 1;
  877. u32 __iomem *gfx_hws_cpu_addr;
  878. unsigned int cpp;
  879. int back_offset;
  880. int front_offset;
  881. int current_page;
  882. int page_flipping;
  883. uint32_t counter;
  884. };
  885. struct i915_ums_state {
  886. /**
  887. * Flag if the X Server, and thus DRM, is not currently in
  888. * control of the device.
  889. *
  890. * This is set between LeaveVT and EnterVT. It needs to be
  891. * replaced with a semaphore. It also needs to be
  892. * transitioned away from for kernel modesetting.
  893. */
  894. int mm_suspended;
  895. };
  896. #define MAX_L3_SLICES 2
  897. struct intel_l3_parity {
  898. u32 *remap_info[MAX_L3_SLICES];
  899. struct work_struct error_work;
  900. int which_slice;
  901. };
  902. struct i915_gem_mm {
  903. /** Memory allocator for GTT stolen memory */
  904. struct drm_mm stolen;
  905. /** List of all objects in gtt_space. Used to restore gtt
  906. * mappings on resume */
  907. struct list_head bound_list;
  908. /**
  909. * List of objects which are not bound to the GTT (thus
  910. * are idle and not used by the GPU) but still have
  911. * (presumably uncached) pages still attached.
  912. */
  913. struct list_head unbound_list;
  914. /** Usable portion of the GTT for GEM */
  915. unsigned long stolen_base; /* limited to low memory (32-bit) */
  916. /** PPGTT used for aliasing the PPGTT with the GTT */
  917. struct i915_hw_ppgtt *aliasing_ppgtt;
  918. struct shrinker inactive_shrinker;
  919. bool shrinker_no_lock_stealing;
  920. /** LRU list of objects with fence regs on them. */
  921. struct list_head fence_list;
  922. /**
  923. * We leave the user IRQ off as much as possible,
  924. * but this means that requests will finish and never
  925. * be retired once the system goes idle. Set a timer to
  926. * fire periodically while the ring is running. When it
  927. * fires, go retire requests.
  928. */
  929. struct delayed_work retire_work;
  930. /**
  931. * When we detect an idle GPU, we want to turn on
  932. * powersaving features. So once we see that there
  933. * are no more requests outstanding and no more
  934. * arrive within a small period of time, we fire
  935. * off the idle_work.
  936. */
  937. struct delayed_work idle_work;
  938. /**
  939. * Are we in a non-interruptible section of code like
  940. * modesetting?
  941. */
  942. bool interruptible;
  943. /** Bit 6 swizzling required for X tiling */
  944. uint32_t bit_6_swizzle_x;
  945. /** Bit 6 swizzling required for Y tiling */
  946. uint32_t bit_6_swizzle_y;
  947. /* storage for physical objects */
  948. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  949. /* accounting, useful for userland debugging */
  950. spinlock_t object_stat_lock;
  951. size_t object_memory;
  952. u32 object_count;
  953. };
  954. struct drm_i915_error_state_buf {
  955. unsigned bytes;
  956. unsigned size;
  957. int err;
  958. u8 *buf;
  959. loff_t start;
  960. loff_t pos;
  961. };
  962. struct i915_error_state_file_priv {
  963. struct drm_device *dev;
  964. struct drm_i915_error_state *error;
  965. };
  966. struct i915_gpu_error {
  967. /* For hangcheck timer */
  968. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  969. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  970. /* Hang gpu twice in this window and your context gets banned */
  971. #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
  972. struct timer_list hangcheck_timer;
  973. /* For reset and error_state handling. */
  974. spinlock_t lock;
  975. /* Protected by the above dev->gpu_error.lock. */
  976. struct drm_i915_error_state *first_error;
  977. struct work_struct work;
  978. unsigned long missed_irq_rings;
  979. /**
  980. * State variable controlling the reset flow and count
  981. *
  982. * This is a counter which gets incremented when reset is triggered,
  983. * and again when reset has been handled. So odd values (lowest bit set)
  984. * means that reset is in progress and even values that
  985. * (reset_counter >> 1):th reset was successfully completed.
  986. *
  987. * If reset is not completed succesfully, the I915_WEDGE bit is
  988. * set meaning that hardware is terminally sour and there is no
  989. * recovery. All waiters on the reset_queue will be woken when
  990. * that happens.
  991. *
  992. * This counter is used by the wait_seqno code to notice that reset
  993. * event happened and it needs to restart the entire ioctl (since most
  994. * likely the seqno it waited for won't ever signal anytime soon).
  995. *
  996. * This is important for lock-free wait paths, where no contended lock
  997. * naturally enforces the correct ordering between the bail-out of the
  998. * waiter and the gpu reset work code.
  999. */
  1000. atomic_t reset_counter;
  1001. #define I915_RESET_IN_PROGRESS_FLAG 1
  1002. #define I915_WEDGED (1 << 31)
  1003. /**
  1004. * Waitqueue to signal when the reset has completed. Used by clients
  1005. * that wait for dev_priv->mm.wedged to settle.
  1006. */
  1007. wait_queue_head_t reset_queue;
  1008. /* For gpu hang simulation. */
  1009. unsigned int stop_rings;
  1010. /* For missed irq/seqno simulation. */
  1011. unsigned int test_irq_rings;
  1012. };
  1013. enum modeset_restore {
  1014. MODESET_ON_LID_OPEN,
  1015. MODESET_DONE,
  1016. MODESET_SUSPENDED,
  1017. };
  1018. struct ddi_vbt_port_info {
  1019. uint8_t hdmi_level_shift;
  1020. uint8_t supports_dvi:1;
  1021. uint8_t supports_hdmi:1;
  1022. uint8_t supports_dp:1;
  1023. };
  1024. struct intel_vbt_data {
  1025. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  1026. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  1027. /* Feature bits */
  1028. unsigned int int_tv_support:1;
  1029. unsigned int lvds_dither:1;
  1030. unsigned int lvds_vbt:1;
  1031. unsigned int int_crt_support:1;
  1032. unsigned int lvds_use_ssc:1;
  1033. unsigned int display_clock_mode:1;
  1034. unsigned int fdi_rx_polarity_inverted:1;
  1035. int lvds_ssc_freq;
  1036. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  1037. /* eDP */
  1038. int edp_rate;
  1039. int edp_lanes;
  1040. int edp_preemphasis;
  1041. int edp_vswing;
  1042. bool edp_initialized;
  1043. bool edp_support;
  1044. int edp_bpp;
  1045. struct edp_power_seq edp_pps;
  1046. struct {
  1047. u16 pwm_freq_hz;
  1048. bool active_low_pwm;
  1049. } backlight;
  1050. /* MIPI DSI */
  1051. struct {
  1052. u16 panel_id;
  1053. } dsi;
  1054. int crt_ddc_pin;
  1055. int child_dev_num;
  1056. union child_device_config *child_dev;
  1057. struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
  1058. };
  1059. enum intel_ddb_partitioning {
  1060. INTEL_DDB_PART_1_2,
  1061. INTEL_DDB_PART_5_6, /* IVB+ */
  1062. };
  1063. struct intel_wm_level {
  1064. bool enable;
  1065. uint32_t pri_val;
  1066. uint32_t spr_val;
  1067. uint32_t cur_val;
  1068. uint32_t fbc_val;
  1069. };
  1070. struct ilk_wm_values {
  1071. uint32_t wm_pipe[3];
  1072. uint32_t wm_lp[3];
  1073. uint32_t wm_lp_spr[3];
  1074. uint32_t wm_linetime[3];
  1075. bool enable_fbc_wm;
  1076. enum intel_ddb_partitioning partitioning;
  1077. };
  1078. /*
  1079. * This struct tracks the state needed for the Package C8+ feature.
  1080. *
  1081. * Package states C8 and deeper are really deep PC states that can only be
  1082. * reached when all the devices on the system allow it, so even if the graphics
  1083. * device allows PC8+, it doesn't mean the system will actually get to these
  1084. * states.
  1085. *
  1086. * Our driver only allows PC8+ when all the outputs are disabled, the power well
  1087. * is disabled and the GPU is idle. When these conditions are met, we manually
  1088. * do the other conditions: disable the interrupts, clocks and switch LCPLL
  1089. * refclk to Fclk.
  1090. *
  1091. * When we really reach PC8 or deeper states (not just when we allow it) we lose
  1092. * the state of some registers, so when we come back from PC8+ we need to
  1093. * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
  1094. * need to take care of the registers kept by RC6.
  1095. *
  1096. * The interrupt disabling is part of the requirements. We can only leave the
  1097. * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
  1098. * can lock the machine.
  1099. *
  1100. * Ideally every piece of our code that needs PC8+ disabled would call
  1101. * hsw_disable_package_c8, which would increment disable_count and prevent the
  1102. * system from reaching PC8+. But we don't have a symmetric way to do this for
  1103. * everything, so we have the requirements_met and gpu_idle variables. When we
  1104. * switch requirements_met or gpu_idle to true we decrease disable_count, and
  1105. * increase it in the opposite case. The requirements_met variable is true when
  1106. * all the CRTCs, encoders and the power well are disabled. The gpu_idle
  1107. * variable is true when the GPU is idle.
  1108. *
  1109. * In addition to everything, we only actually enable PC8+ if disable_count
  1110. * stays at zero for at least some seconds. This is implemented with the
  1111. * enable_work variable. We do this so we don't enable/disable PC8 dozens of
  1112. * consecutive times when all screens are disabled and some background app
  1113. * queries the state of our connectors, or we have some application constantly
  1114. * waking up to use the GPU. Only after the enable_work function actually
  1115. * enables PC8+ the "enable" variable will become true, which means that it can
  1116. * be false even if disable_count is 0.
  1117. *
  1118. * The irqs_disabled variable becomes true exactly after we disable the IRQs and
  1119. * goes back to false exactly before we reenable the IRQs. We use this variable
  1120. * to check if someone is trying to enable/disable IRQs while they're supposed
  1121. * to be disabled. This shouldn't happen and we'll print some error messages in
  1122. * case it happens, but if it actually happens we'll also update the variables
  1123. * inside struct regsave so when we restore the IRQs they will contain the
  1124. * latest expected values.
  1125. *
  1126. * For more, read "Display Sequences for Package C8" on our documentation.
  1127. */
  1128. struct i915_package_c8 {
  1129. bool requirements_met;
  1130. bool gpu_idle;
  1131. bool irqs_disabled;
  1132. /* Only true after the delayed work task actually enables it. */
  1133. bool enabled;
  1134. int disable_count;
  1135. struct mutex lock;
  1136. struct delayed_work enable_work;
  1137. struct {
  1138. uint32_t deimr;
  1139. uint32_t sdeimr;
  1140. uint32_t gtimr;
  1141. uint32_t gtier;
  1142. uint32_t gen6_pmimr;
  1143. } regsave;
  1144. };
  1145. struct i915_runtime_pm {
  1146. bool suspended;
  1147. };
  1148. enum intel_pipe_crc_source {
  1149. INTEL_PIPE_CRC_SOURCE_NONE,
  1150. INTEL_PIPE_CRC_SOURCE_PLANE1,
  1151. INTEL_PIPE_CRC_SOURCE_PLANE2,
  1152. INTEL_PIPE_CRC_SOURCE_PF,
  1153. INTEL_PIPE_CRC_SOURCE_PIPE,
  1154. /* TV/DP on pre-gen5/vlv can't use the pipe source. */
  1155. INTEL_PIPE_CRC_SOURCE_TV,
  1156. INTEL_PIPE_CRC_SOURCE_DP_B,
  1157. INTEL_PIPE_CRC_SOURCE_DP_C,
  1158. INTEL_PIPE_CRC_SOURCE_DP_D,
  1159. INTEL_PIPE_CRC_SOURCE_AUTO,
  1160. INTEL_PIPE_CRC_SOURCE_MAX,
  1161. };
  1162. struct intel_pipe_crc_entry {
  1163. uint32_t frame;
  1164. uint32_t crc[5];
  1165. };
  1166. #define INTEL_PIPE_CRC_ENTRIES_NR 128
  1167. struct intel_pipe_crc {
  1168. spinlock_t lock;
  1169. bool opened; /* exclusive access to the result file */
  1170. struct intel_pipe_crc_entry *entries;
  1171. enum intel_pipe_crc_source source;
  1172. int head, tail;
  1173. wait_queue_head_t wq;
  1174. };
  1175. typedef struct drm_i915_private {
  1176. struct drm_device *dev;
  1177. struct kmem_cache *slab;
  1178. const struct intel_device_info *info;
  1179. int relative_constants_mode;
  1180. void __iomem *regs;
  1181. struct intel_uncore uncore;
  1182. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  1183. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  1184. * controller on different i2c buses. */
  1185. struct mutex gmbus_mutex;
  1186. /**
  1187. * Base address of the gmbus and gpio block.
  1188. */
  1189. uint32_t gpio_mmio_base;
  1190. wait_queue_head_t gmbus_wait_queue;
  1191. struct pci_dev *bridge_dev;
  1192. struct intel_ring_buffer ring[I915_NUM_RINGS];
  1193. uint32_t last_seqno, next_seqno;
  1194. drm_dma_handle_t *status_page_dmah;
  1195. struct resource mch_res;
  1196. atomic_t irq_received;
  1197. /* protects the irq masks */
  1198. spinlock_t irq_lock;
  1199. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  1200. struct pm_qos_request pm_qos;
  1201. /* DPIO indirect register protection */
  1202. struct mutex dpio_lock;
  1203. /** Cached value of IMR to avoid reads in updating the bitfield */
  1204. union {
  1205. u32 irq_mask;
  1206. u32 de_irq_mask[I915_MAX_PIPES];
  1207. };
  1208. u32 gt_irq_mask;
  1209. u32 pm_irq_mask;
  1210. struct work_struct hotplug_work;
  1211. bool enable_hotplug_processing;
  1212. struct {
  1213. unsigned long hpd_last_jiffies;
  1214. int hpd_cnt;
  1215. enum {
  1216. HPD_ENABLED = 0,
  1217. HPD_DISABLED = 1,
  1218. HPD_MARK_DISABLED = 2
  1219. } hpd_mark;
  1220. } hpd_stats[HPD_NUM_PINS];
  1221. u32 hpd_event_bits;
  1222. struct timer_list hotplug_reenable_timer;
  1223. int num_plane;
  1224. struct i915_fbc fbc;
  1225. struct intel_opregion opregion;
  1226. struct intel_vbt_data vbt;
  1227. /* overlay */
  1228. struct intel_overlay *overlay;
  1229. /* backlight registers and fields in struct intel_panel */
  1230. spinlock_t backlight_lock;
  1231. /* LVDS info */
  1232. bool no_aux_handshake;
  1233. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  1234. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  1235. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  1236. unsigned int fsb_freq, mem_freq, is_ddr3;
  1237. /**
  1238. * wq - Driver workqueue for GEM.
  1239. *
  1240. * NOTE: Work items scheduled here are not allowed to grab any modeset
  1241. * locks, for otherwise the flushing done in the pageflip code will
  1242. * result in deadlocks.
  1243. */
  1244. struct workqueue_struct *wq;
  1245. /* Display functions */
  1246. struct drm_i915_display_funcs display;
  1247. /* PCH chipset type */
  1248. enum intel_pch pch_type;
  1249. unsigned short pch_id;
  1250. unsigned long quirks;
  1251. enum modeset_restore modeset_restore;
  1252. struct mutex modeset_restore_lock;
  1253. struct list_head vm_list; /* Global list of all address spaces */
  1254. struct i915_gtt gtt; /* VMA representing the global address space */
  1255. struct i915_gem_mm mm;
  1256. /* Kernel Modesetting */
  1257. struct sdvo_device_mapping sdvo_mappings[2];
  1258. struct drm_crtc *plane_to_crtc_mapping[3];
  1259. struct drm_crtc *pipe_to_crtc_mapping[3];
  1260. wait_queue_head_t pending_flip_queue;
  1261. #ifdef CONFIG_DEBUG_FS
  1262. struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
  1263. #endif
  1264. int num_shared_dpll;
  1265. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  1266. struct intel_ddi_plls ddi_plls;
  1267. int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
  1268. /* Reclocking support */
  1269. bool render_reclock_avail;
  1270. bool lvds_downclock_avail;
  1271. /* indicates the reduced downclock for LVDS*/
  1272. int lvds_downclock;
  1273. u16 orig_clock;
  1274. bool mchbar_need_disable;
  1275. struct intel_l3_parity l3_parity;
  1276. /* Cannot be determined by PCIID. You must always read a register. */
  1277. size_t ellc_size;
  1278. /* gen6+ rps state */
  1279. struct intel_gen6_power_mgmt rps;
  1280. /* ilk-only ips/rps state. Everything in here is protected by the global
  1281. * mchdev_lock in intel_pm.c */
  1282. struct intel_ilk_power_mgmt ips;
  1283. struct i915_power_domains power_domains;
  1284. struct i915_psr psr;
  1285. struct i915_gpu_error gpu_error;
  1286. struct drm_i915_gem_object *vlv_pctx;
  1287. #ifdef CONFIG_DRM_I915_FBDEV
  1288. /* list of fbdev register on this device */
  1289. struct intel_fbdev *fbdev;
  1290. #endif
  1291. /*
  1292. * The console may be contended at resume, but we don't
  1293. * want it to block on it.
  1294. */
  1295. struct work_struct console_resume_work;
  1296. struct drm_property *broadcast_rgb_property;
  1297. struct drm_property *force_audio_property;
  1298. uint32_t hw_context_size;
  1299. struct list_head context_list;
  1300. u32 fdi_rx_config;
  1301. struct i915_suspend_saved_registers regfile;
  1302. struct {
  1303. /*
  1304. * Raw watermark latency values:
  1305. * in 0.1us units for WM0,
  1306. * in 0.5us units for WM1+.
  1307. */
  1308. /* primary */
  1309. uint16_t pri_latency[5];
  1310. /* sprite */
  1311. uint16_t spr_latency[5];
  1312. /* cursor */
  1313. uint16_t cur_latency[5];
  1314. /* current hardware state */
  1315. struct ilk_wm_values hw;
  1316. } wm;
  1317. struct i915_package_c8 pc8;
  1318. struct i915_runtime_pm pm;
  1319. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  1320. * here! */
  1321. struct i915_dri1_state dri1;
  1322. /* Old ums support infrastructure, same warning applies. */
  1323. struct i915_ums_state ums;
  1324. } drm_i915_private_t;
  1325. static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
  1326. {
  1327. return dev->dev_private;
  1328. }
  1329. /* Iterate over initialised rings */
  1330. #define for_each_ring(ring__, dev_priv__, i__) \
  1331. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1332. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1333. enum hdmi_force_audio {
  1334. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1335. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1336. HDMI_AUDIO_AUTO, /* trust EDID */
  1337. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1338. };
  1339. #define I915_GTT_OFFSET_NONE ((u32)-1)
  1340. struct drm_i915_gem_object_ops {
  1341. /* Interface between the GEM object and its backing storage.
  1342. * get_pages() is called once prior to the use of the associated set
  1343. * of pages before to binding them into the GTT, and put_pages() is
  1344. * called after we no longer need them. As we expect there to be
  1345. * associated cost with migrating pages between the backing storage
  1346. * and making them available for the GPU (e.g. clflush), we may hold
  1347. * onto the pages after they are no longer referenced by the GPU
  1348. * in case they may be used again shortly (for example migrating the
  1349. * pages to a different memory domain within the GTT). put_pages()
  1350. * will therefore most likely be called when the object itself is
  1351. * being released or under memory pressure (where we attempt to
  1352. * reap pages for the shrinker).
  1353. */
  1354. int (*get_pages)(struct drm_i915_gem_object *);
  1355. void (*put_pages)(struct drm_i915_gem_object *);
  1356. };
  1357. struct drm_i915_gem_object {
  1358. struct drm_gem_object base;
  1359. const struct drm_i915_gem_object_ops *ops;
  1360. /** List of VMAs backed by this object */
  1361. struct list_head vma_list;
  1362. /** Stolen memory for this object, instead of being backed by shmem. */
  1363. struct drm_mm_node *stolen;
  1364. struct list_head global_list;
  1365. struct list_head ring_list;
  1366. /** Used in execbuf to temporarily hold a ref */
  1367. struct list_head obj_exec_link;
  1368. /**
  1369. * This is set if the object is on the active lists (has pending
  1370. * rendering and so a non-zero seqno), and is not set if it i s on
  1371. * inactive (ready to be unbound) list.
  1372. */
  1373. unsigned int active:1;
  1374. /**
  1375. * This is set if the object has been written to since last bound
  1376. * to the GTT
  1377. */
  1378. unsigned int dirty:1;
  1379. /**
  1380. * Fence register bits (if any) for this object. Will be set
  1381. * as needed when mapped into the GTT.
  1382. * Protected by dev->struct_mutex.
  1383. */
  1384. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1385. /**
  1386. * Advice: are the backing pages purgeable?
  1387. */
  1388. unsigned int madv:2;
  1389. /**
  1390. * Current tiling mode for the object.
  1391. */
  1392. unsigned int tiling_mode:2;
  1393. /**
  1394. * Whether the tiling parameters for the currently associated fence
  1395. * register have changed. Note that for the purposes of tracking
  1396. * tiling changes we also treat the unfenced register, the register
  1397. * slot that the object occupies whilst it executes a fenced
  1398. * command (such as BLT on gen2/3), as a "fence".
  1399. */
  1400. unsigned int fence_dirty:1;
  1401. /** How many users have pinned this object in GTT space. The following
  1402. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1403. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1404. * times for the same batchbuffer), and the framebuffer code. When
  1405. * switching/pageflipping, the framebuffer code has at most two buffers
  1406. * pinned per crtc.
  1407. *
  1408. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1409. * bits with absolutely no headroom. So use 4 bits. */
  1410. unsigned int pin_count:4;
  1411. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1412. /**
  1413. * Is the object at the current location in the gtt mappable and
  1414. * fenceable? Used to avoid costly recalculations.
  1415. */
  1416. unsigned int map_and_fenceable:1;
  1417. /**
  1418. * Whether the current gtt mapping needs to be mappable (and isn't just
  1419. * mappable by accident). Track pin and fault separate for a more
  1420. * accurate mappable working set.
  1421. */
  1422. unsigned int fault_mappable:1;
  1423. unsigned int pin_mappable:1;
  1424. unsigned int pin_display:1;
  1425. /*
  1426. * Is the GPU currently using a fence to access this buffer,
  1427. */
  1428. unsigned int pending_fenced_gpu_access:1;
  1429. unsigned int fenced_gpu_access:1;
  1430. unsigned int cache_level:3;
  1431. unsigned int has_aliasing_ppgtt_mapping:1;
  1432. unsigned int has_global_gtt_mapping:1;
  1433. unsigned int has_dma_mapping:1;
  1434. struct sg_table *pages;
  1435. int pages_pin_count;
  1436. /* prime dma-buf support */
  1437. void *dma_buf_vmapping;
  1438. int vmapping_count;
  1439. struct intel_ring_buffer *ring;
  1440. /** Breadcrumb of last rendering to the buffer. */
  1441. uint32_t last_read_seqno;
  1442. uint32_t last_write_seqno;
  1443. /** Breadcrumb of last fenced GPU access to the buffer. */
  1444. uint32_t last_fenced_seqno;
  1445. /** Current tiling stride for the object, if it's tiled. */
  1446. uint32_t stride;
  1447. /** References from framebuffers, locks out tiling changes. */
  1448. unsigned long framebuffer_references;
  1449. /** Record of address bit 17 of each page at last unbind. */
  1450. unsigned long *bit_17;
  1451. /** User space pin count and filp owning the pin */
  1452. unsigned long user_pin_count;
  1453. struct drm_file *pin_filp;
  1454. /** for phy allocated objects */
  1455. struct drm_i915_gem_phys_object *phys_obj;
  1456. };
  1457. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1458. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1459. /**
  1460. * Request queue structure.
  1461. *
  1462. * The request queue allows us to note sequence numbers that have been emitted
  1463. * and may be associated with active buffers to be retired.
  1464. *
  1465. * By keeping this list, we can avoid having to do questionable
  1466. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1467. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1468. */
  1469. struct drm_i915_gem_request {
  1470. /** On Which ring this request was generated */
  1471. struct intel_ring_buffer *ring;
  1472. /** GEM sequence number associated with this request. */
  1473. uint32_t seqno;
  1474. /** Position in the ringbuffer of the start of the request */
  1475. u32 head;
  1476. /** Position in the ringbuffer of the end of the request */
  1477. u32 tail;
  1478. /** Context related to this request */
  1479. struct i915_hw_context *ctx;
  1480. /** Batch buffer related to this request if any */
  1481. struct drm_i915_gem_object *batch_obj;
  1482. /** Time at which this request was emitted, in jiffies. */
  1483. unsigned long emitted_jiffies;
  1484. /** global list entry for this request */
  1485. struct list_head list;
  1486. struct drm_i915_file_private *file_priv;
  1487. /** file_priv list entry for this request */
  1488. struct list_head client_list;
  1489. };
  1490. struct drm_i915_file_private {
  1491. struct drm_i915_private *dev_priv;
  1492. struct {
  1493. spinlock_t lock;
  1494. struct list_head request_list;
  1495. struct delayed_work idle_work;
  1496. } mm;
  1497. struct idr context_idr;
  1498. struct i915_ctx_hang_stats hang_stats;
  1499. atomic_t rps_wait_boost;
  1500. };
  1501. #define INTEL_INFO(dev) (to_i915(dev)->info)
  1502. #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
  1503. #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
  1504. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1505. #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
  1506. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1507. #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
  1508. #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
  1509. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1510. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1511. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1512. #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
  1513. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1514. #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
  1515. #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
  1516. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1517. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1518. #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
  1519. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1520. #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
  1521. (dev)->pdev->device == 0x0152 || \
  1522. (dev)->pdev->device == 0x015a)
  1523. #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
  1524. (dev)->pdev->device == 0x0106 || \
  1525. (dev)->pdev->device == 0x010A)
  1526. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1527. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1528. #define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
  1529. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1530. #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
  1531. ((dev)->pdev->device & 0xFF00) == 0x0C00)
  1532. #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
  1533. (((dev)->pdev->device & 0xf) == 0x2 || \
  1534. ((dev)->pdev->device & 0xf) == 0x6 || \
  1535. ((dev)->pdev->device & 0xf) == 0xe))
  1536. #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
  1537. ((dev)->pdev->device & 0xFF00) == 0x0A00)
  1538. #define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
  1539. #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
  1540. ((dev)->pdev->device & 0x00F0) == 0x0020)
  1541. #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
  1542. /*
  1543. * The genX designation typically refers to the render engine, so render
  1544. * capability related checks should use IS_GEN, while display and other checks
  1545. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1546. * chips, etc.).
  1547. */
  1548. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1549. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1550. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1551. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1552. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1553. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1554. #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
  1555. #define RENDER_RING (1<<RCS)
  1556. #define BSD_RING (1<<VCS)
  1557. #define BLT_RING (1<<BCS)
  1558. #define VEBOX_RING (1<<VECS)
  1559. #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
  1560. #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
  1561. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
  1562. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1563. #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
  1564. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1565. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1566. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1567. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1568. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1569. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1570. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1571. /*
  1572. * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
  1573. * even when in MSI mode. This results in spurious interrupt warnings if the
  1574. * legacy irq no. is shared with another device. The kernel then disables that
  1575. * interrupt source and so prevents the other device from working properly.
  1576. */
  1577. #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
  1578. #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
  1579. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1580. * rows, which changed the alignment requirements and fence programming.
  1581. */
  1582. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1583. IS_I915GM(dev)))
  1584. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1585. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1586. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1587. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1588. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1589. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1590. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1591. #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1592. #define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
  1593. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1594. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1595. #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1596. #define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
  1597. #define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
  1598. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1599. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1600. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1601. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1602. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1603. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1604. #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
  1605. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1606. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1607. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1608. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1609. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1610. /* DPF == dynamic parity feature */
  1611. #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1612. #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
  1613. #define GT_FREQUENCY_MULTIPLIER 50
  1614. #include "i915_trace.h"
  1615. extern const struct drm_ioctl_desc i915_ioctls[];
  1616. extern int i915_max_ioctl;
  1617. extern unsigned int i915_fbpercrtc __always_unused;
  1618. extern int i915_panel_ignore_lid __read_mostly;
  1619. extern unsigned int i915_powersave __read_mostly;
  1620. extern int i915_semaphores __read_mostly;
  1621. extern unsigned int i915_lvds_downclock __read_mostly;
  1622. extern int i915_lvds_channel_mode __read_mostly;
  1623. extern int i915_panel_use_ssc __read_mostly;
  1624. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1625. extern int i915_enable_rc6 __read_mostly;
  1626. extern int i915_enable_fbc __read_mostly;
  1627. extern bool i915_enable_hangcheck __read_mostly;
  1628. extern int i915_enable_ppgtt __read_mostly;
  1629. extern int i915_enable_psr __read_mostly;
  1630. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1631. extern int i915_disable_power_well __read_mostly;
  1632. extern int i915_enable_ips __read_mostly;
  1633. extern bool i915_fastboot __read_mostly;
  1634. extern int i915_enable_pc8 __read_mostly;
  1635. extern int i915_pc8_timeout __read_mostly;
  1636. extern bool i915_prefault_disable __read_mostly;
  1637. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1638. extern int i915_resume(struct drm_device *dev);
  1639. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1640. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1641. /* i915_dma.c */
  1642. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1643. extern void i915_kernel_lost_context(struct drm_device * dev);
  1644. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1645. extern int i915_driver_unload(struct drm_device *);
  1646. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1647. extern void i915_driver_lastclose(struct drm_device * dev);
  1648. extern void i915_driver_preclose(struct drm_device *dev,
  1649. struct drm_file *file_priv);
  1650. extern void i915_driver_postclose(struct drm_device *dev,
  1651. struct drm_file *file_priv);
  1652. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1653. #ifdef CONFIG_COMPAT
  1654. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1655. unsigned long arg);
  1656. #endif
  1657. extern int i915_emit_box(struct drm_device *dev,
  1658. struct drm_clip_rect *box,
  1659. int DR1, int DR4);
  1660. extern int intel_gpu_reset(struct drm_device *dev);
  1661. extern int i915_reset(struct drm_device *dev);
  1662. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1663. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1664. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1665. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1666. extern void intel_console_resume(struct work_struct *work);
  1667. /* i915_irq.c */
  1668. void i915_queue_hangcheck(struct drm_device *dev);
  1669. void i915_handle_error(struct drm_device *dev, bool wedged);
  1670. extern void intel_irq_init(struct drm_device *dev);
  1671. extern void intel_hpd_init(struct drm_device *dev);
  1672. extern void intel_uncore_sanitize(struct drm_device *dev);
  1673. extern void intel_uncore_early_sanitize(struct drm_device *dev);
  1674. extern void intel_uncore_init(struct drm_device *dev);
  1675. extern void intel_uncore_check_errors(struct drm_device *dev);
  1676. extern void intel_uncore_fini(struct drm_device *dev);
  1677. void
  1678. i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
  1679. void
  1680. i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
  1681. /* i915_gem.c */
  1682. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1683. struct drm_file *file_priv);
  1684. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1685. struct drm_file *file_priv);
  1686. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1687. struct drm_file *file_priv);
  1688. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1689. struct drm_file *file_priv);
  1690. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1691. struct drm_file *file_priv);
  1692. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1693. struct drm_file *file_priv);
  1694. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1695. struct drm_file *file_priv);
  1696. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1697. struct drm_file *file_priv);
  1698. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1699. struct drm_file *file_priv);
  1700. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1701. struct drm_file *file_priv);
  1702. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1703. struct drm_file *file_priv);
  1704. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1705. struct drm_file *file_priv);
  1706. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1707. struct drm_file *file_priv);
  1708. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1709. struct drm_file *file);
  1710. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1711. struct drm_file *file);
  1712. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1713. struct drm_file *file_priv);
  1714. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1715. struct drm_file *file_priv);
  1716. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1717. struct drm_file *file_priv);
  1718. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1719. struct drm_file *file_priv);
  1720. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1721. struct drm_file *file_priv);
  1722. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1723. struct drm_file *file_priv);
  1724. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1725. struct drm_file *file_priv);
  1726. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1727. struct drm_file *file_priv);
  1728. void i915_gem_load(struct drm_device *dev);
  1729. void *i915_gem_object_alloc(struct drm_device *dev);
  1730. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1731. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1732. const struct drm_i915_gem_object_ops *ops);
  1733. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1734. size_t size);
  1735. void i915_gem_free_object(struct drm_gem_object *obj);
  1736. void i915_gem_vma_destroy(struct i915_vma *vma);
  1737. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1738. struct i915_address_space *vm,
  1739. uint32_t alignment,
  1740. bool map_and_fenceable,
  1741. bool nonblocking);
  1742. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1743. int __must_check i915_vma_unbind(struct i915_vma *vma);
  1744. int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
  1745. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1746. void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
  1747. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1748. void i915_gem_lastclose(struct drm_device *dev);
  1749. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1750. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1751. {
  1752. struct sg_page_iter sg_iter;
  1753. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1754. return sg_page_iter_page(&sg_iter);
  1755. return NULL;
  1756. }
  1757. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1758. {
  1759. BUG_ON(obj->pages == NULL);
  1760. obj->pages_pin_count++;
  1761. }
  1762. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1763. {
  1764. BUG_ON(obj->pages_pin_count == 0);
  1765. obj->pages_pin_count--;
  1766. }
  1767. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1768. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1769. struct intel_ring_buffer *to);
  1770. void i915_vma_move_to_active(struct i915_vma *vma,
  1771. struct intel_ring_buffer *ring);
  1772. int i915_gem_dumb_create(struct drm_file *file_priv,
  1773. struct drm_device *dev,
  1774. struct drm_mode_create_dumb *args);
  1775. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1776. uint32_t handle, uint64_t *offset);
  1777. /**
  1778. * Returns true if seq1 is later than seq2.
  1779. */
  1780. static inline bool
  1781. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1782. {
  1783. return (int32_t)(seq1 - seq2) >= 0;
  1784. }
  1785. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1786. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1787. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1788. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1789. static inline bool
  1790. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1791. {
  1792. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1793. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1794. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1795. return true;
  1796. } else
  1797. return false;
  1798. }
  1799. static inline void
  1800. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1801. {
  1802. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1803. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1804. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
  1805. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1806. }
  1807. }
  1808. bool i915_gem_retire_requests(struct drm_device *dev);
  1809. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1810. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1811. bool interruptible);
  1812. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1813. {
  1814. return unlikely(atomic_read(&error->reset_counter)
  1815. & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
  1816. }
  1817. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1818. {
  1819. return atomic_read(&error->reset_counter) & I915_WEDGED;
  1820. }
  1821. static inline u32 i915_reset_count(struct i915_gpu_error *error)
  1822. {
  1823. return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
  1824. }
  1825. void i915_gem_reset(struct drm_device *dev);
  1826. bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
  1827. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1828. int __must_check i915_gem_init(struct drm_device *dev);
  1829. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1830. int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
  1831. void i915_gem_init_swizzling(struct drm_device *dev);
  1832. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1833. int __must_check i915_gpu_idle(struct drm_device *dev);
  1834. int __must_check i915_gem_suspend(struct drm_device *dev);
  1835. int __i915_add_request(struct intel_ring_buffer *ring,
  1836. struct drm_file *file,
  1837. struct drm_i915_gem_object *batch_obj,
  1838. u32 *seqno);
  1839. #define i915_add_request(ring, seqno) \
  1840. __i915_add_request(ring, NULL, NULL, seqno)
  1841. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1842. uint32_t seqno);
  1843. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1844. int __must_check
  1845. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1846. bool write);
  1847. int __must_check
  1848. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1849. int __must_check
  1850. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1851. u32 alignment,
  1852. struct intel_ring_buffer *pipelined);
  1853. void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
  1854. int i915_gem_attach_phys_object(struct drm_device *dev,
  1855. struct drm_i915_gem_object *obj,
  1856. int id,
  1857. int align);
  1858. void i915_gem_detach_phys_object(struct drm_device *dev,
  1859. struct drm_i915_gem_object *obj);
  1860. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1861. int i915_gem_open(struct drm_device *dev, struct drm_file *file);
  1862. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1863. uint32_t
  1864. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1865. uint32_t
  1866. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1867. int tiling_mode, bool fenced);
  1868. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1869. enum i915_cache_level cache_level);
  1870. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1871. struct dma_buf *dma_buf);
  1872. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1873. struct drm_gem_object *gem_obj, int flags);
  1874. void i915_gem_restore_fences(struct drm_device *dev);
  1875. unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
  1876. struct i915_address_space *vm);
  1877. bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
  1878. bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
  1879. struct i915_address_space *vm);
  1880. unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
  1881. struct i915_address_space *vm);
  1882. struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
  1883. struct i915_address_space *vm);
  1884. struct i915_vma *
  1885. i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
  1886. struct i915_address_space *vm);
  1887. struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
  1888. /* Some GGTT VM helpers */
  1889. #define obj_to_ggtt(obj) \
  1890. (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
  1891. static inline bool i915_is_ggtt(struct i915_address_space *vm)
  1892. {
  1893. struct i915_address_space *ggtt =
  1894. &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
  1895. return vm == ggtt;
  1896. }
  1897. static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
  1898. {
  1899. return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
  1900. }
  1901. static inline unsigned long
  1902. i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
  1903. {
  1904. return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
  1905. }
  1906. static inline unsigned long
  1907. i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
  1908. {
  1909. return i915_gem_obj_size(obj, obj_to_ggtt(obj));
  1910. }
  1911. static inline int __must_check
  1912. i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
  1913. uint32_t alignment,
  1914. bool map_and_fenceable,
  1915. bool nonblocking)
  1916. {
  1917. return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
  1918. map_and_fenceable, nonblocking);
  1919. }
  1920. /* i915_gem_context.c */
  1921. int __must_check i915_gem_context_init(struct drm_device *dev);
  1922. void i915_gem_context_fini(struct drm_device *dev);
  1923. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1924. int i915_switch_context(struct intel_ring_buffer *ring,
  1925. struct drm_file *file, int to_id);
  1926. void i915_gem_context_free(struct kref *ctx_ref);
  1927. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1928. {
  1929. kref_get(&ctx->ref);
  1930. }
  1931. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1932. {
  1933. kref_put(&ctx->ref, i915_gem_context_free);
  1934. }
  1935. struct i915_ctx_hang_stats * __must_check
  1936. i915_gem_context_get_hang_stats(struct drm_device *dev,
  1937. struct drm_file *file,
  1938. u32 id);
  1939. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1940. struct drm_file *file);
  1941. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1942. struct drm_file *file);
  1943. /* i915_gem_gtt.c */
  1944. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1945. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1946. struct drm_i915_gem_object *obj,
  1947. enum i915_cache_level cache_level);
  1948. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1949. struct drm_i915_gem_object *obj);
  1950. void i915_check_and_clear_faults(struct drm_device *dev);
  1951. void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
  1952. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1953. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1954. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1955. enum i915_cache_level cache_level);
  1956. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1957. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1958. void i915_gem_init_global_gtt(struct drm_device *dev);
  1959. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1960. unsigned long mappable_end, unsigned long end);
  1961. int i915_gem_gtt_init(struct drm_device *dev);
  1962. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1963. {
  1964. if (INTEL_INFO(dev)->gen < 6)
  1965. intel_gtt_chipset_flush();
  1966. }
  1967. /* i915_gem_evict.c */
  1968. int __must_check i915_gem_evict_something(struct drm_device *dev,
  1969. struct i915_address_space *vm,
  1970. int min_size,
  1971. unsigned alignment,
  1972. unsigned cache_level,
  1973. bool mappable,
  1974. bool nonblock);
  1975. int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
  1976. int i915_gem_evict_everything(struct drm_device *dev);
  1977. /* i915_gem_stolen.c */
  1978. int i915_gem_init_stolen(struct drm_device *dev);
  1979. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1980. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1981. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1982. struct drm_i915_gem_object *
  1983. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1984. struct drm_i915_gem_object *
  1985. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1986. u32 stolen_offset,
  1987. u32 gtt_offset,
  1988. u32 size);
  1989. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1990. /* i915_gem_tiling.c */
  1991. static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1992. {
  1993. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1994. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1995. obj->tiling_mode != I915_TILING_NONE;
  1996. }
  1997. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1998. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1999. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  2000. /* i915_gem_debug.c */
  2001. #if WATCH_LISTS
  2002. int i915_verify_lists(struct drm_device *dev);
  2003. #else
  2004. #define i915_verify_lists(dev) 0
  2005. #endif
  2006. /* i915_debugfs.c */
  2007. int i915_debugfs_init(struct drm_minor *minor);
  2008. void i915_debugfs_cleanup(struct drm_minor *minor);
  2009. #ifdef CONFIG_DEBUG_FS
  2010. void intel_display_crc_init(struct drm_device *dev);
  2011. #else
  2012. static inline void intel_display_crc_init(struct drm_device *dev) {}
  2013. #endif
  2014. /* i915_gpu_error.c */
  2015. __printf(2, 3)
  2016. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  2017. int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
  2018. const struct i915_error_state_file_priv *error);
  2019. int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
  2020. size_t count, loff_t pos);
  2021. static inline void i915_error_state_buf_release(
  2022. struct drm_i915_error_state_buf *eb)
  2023. {
  2024. kfree(eb->buf);
  2025. }
  2026. void i915_capture_error_state(struct drm_device *dev);
  2027. void i915_error_state_get(struct drm_device *dev,
  2028. struct i915_error_state_file_priv *error_priv);
  2029. void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
  2030. void i915_destroy_error_state(struct drm_device *dev);
  2031. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
  2032. const char *i915_cache_level_str(int type);
  2033. /* i915_suspend.c */
  2034. extern int i915_save_state(struct drm_device *dev);
  2035. extern int i915_restore_state(struct drm_device *dev);
  2036. /* i915_ums.c */
  2037. void i915_save_display_reg(struct drm_device *dev);
  2038. void i915_restore_display_reg(struct drm_device *dev);
  2039. /* i915_sysfs.c */
  2040. void i915_setup_sysfs(struct drm_device *dev_priv);
  2041. void i915_teardown_sysfs(struct drm_device *dev_priv);
  2042. /* intel_i2c.c */
  2043. extern int intel_setup_gmbus(struct drm_device *dev);
  2044. extern void intel_teardown_gmbus(struct drm_device *dev);
  2045. static inline bool intel_gmbus_is_port_valid(unsigned port)
  2046. {
  2047. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  2048. }
  2049. extern struct i2c_adapter *intel_gmbus_get_adapter(
  2050. struct drm_i915_private *dev_priv, unsigned port);
  2051. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  2052. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  2053. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  2054. {
  2055. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  2056. }
  2057. extern void intel_i2c_reset(struct drm_device *dev);
  2058. /* intel_opregion.c */
  2059. struct intel_encoder;
  2060. #ifdef CONFIG_ACPI
  2061. extern int intel_opregion_setup(struct drm_device *dev);
  2062. extern void intel_opregion_init(struct drm_device *dev);
  2063. extern void intel_opregion_fini(struct drm_device *dev);
  2064. extern void intel_opregion_asle_intr(struct drm_device *dev);
  2065. extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
  2066. bool enable);
  2067. extern int intel_opregion_notify_adapter(struct drm_device *dev,
  2068. pci_power_t state);
  2069. #else
  2070. static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
  2071. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  2072. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  2073. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  2074. static inline int
  2075. intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
  2076. {
  2077. return 0;
  2078. }
  2079. static inline int
  2080. intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
  2081. {
  2082. return 0;
  2083. }
  2084. #endif
  2085. /* intel_acpi.c */
  2086. #ifdef CONFIG_ACPI
  2087. extern void intel_register_dsm_handler(void);
  2088. extern void intel_unregister_dsm_handler(void);
  2089. #else
  2090. static inline void intel_register_dsm_handler(void) { return; }
  2091. static inline void intel_unregister_dsm_handler(void) { return; }
  2092. #endif /* CONFIG_ACPI */
  2093. /* modesetting */
  2094. extern void intel_modeset_init_hw(struct drm_device *dev);
  2095. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  2096. extern void intel_modeset_init(struct drm_device *dev);
  2097. extern void intel_modeset_gem_init(struct drm_device *dev);
  2098. extern void intel_modeset_cleanup(struct drm_device *dev);
  2099. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  2100. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  2101. bool force_restore);
  2102. extern void i915_redisable_vga(struct drm_device *dev);
  2103. extern bool intel_fbc_enabled(struct drm_device *dev);
  2104. extern void intel_disable_fbc(struct drm_device *dev);
  2105. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  2106. extern void intel_init_pch_refclk(struct drm_device *dev);
  2107. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  2108. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  2109. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  2110. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  2111. extern void intel_detect_pch(struct drm_device *dev);
  2112. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  2113. extern int intel_enable_rc6(const struct drm_device *dev);
  2114. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  2115. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  2116. struct drm_file *file);
  2117. int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
  2118. struct drm_file *file);
  2119. /* overlay */
  2120. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  2121. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  2122. struct intel_overlay_error_state *error);
  2123. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  2124. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  2125. struct drm_device *dev,
  2126. struct intel_display_error_state *error);
  2127. /* On SNB platform, before reading ring registers forcewake bit
  2128. * must be set to prevent GT core from power down and stale values being
  2129. * returned.
  2130. */
  2131. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
  2132. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
  2133. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  2134. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  2135. /* intel_sideband.c */
  2136. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  2137. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  2138. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  2139. u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
  2140. void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2141. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
  2142. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2143. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
  2144. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2145. u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
  2146. void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2147. u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
  2148. void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2149. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
  2150. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
  2151. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  2152. enum intel_sbi_destination destination);
  2153. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  2154. enum intel_sbi_destination destination);
  2155. u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
  2156. void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2157. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
  2158. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
  2159. void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
  2160. void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
  2161. #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
  2162. (((reg) >= 0x2000 && (reg) < 0x4000) ||\
  2163. ((reg) >= 0x5000 && (reg) < 0x8000) ||\
  2164. ((reg) >= 0xB000 && (reg) < 0x12000) ||\
  2165. ((reg) >= 0x2E000 && (reg) < 0x30000))
  2166. #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
  2167. (((reg) >= 0x12000 && (reg) < 0x14000) ||\
  2168. ((reg) >= 0x22000 && (reg) < 0x24000) ||\
  2169. ((reg) >= 0x30000 && (reg) < 0x40000))
  2170. #define FORCEWAKE_RENDER (1 << 0)
  2171. #define FORCEWAKE_MEDIA (1 << 1)
  2172. #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
  2173. #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
  2174. #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
  2175. #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
  2176. #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
  2177. #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
  2178. #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
  2179. #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
  2180. #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
  2181. #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
  2182. #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
  2183. #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
  2184. #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
  2185. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  2186. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  2187. /* "Broadcast RGB" property */
  2188. #define INTEL_BROADCAST_RGB_AUTO 0
  2189. #define INTEL_BROADCAST_RGB_FULL 1
  2190. #define INTEL_BROADCAST_RGB_LIMITED 2
  2191. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  2192. {
  2193. if (HAS_PCH_SPLIT(dev))
  2194. return CPU_VGACNTRL;
  2195. else if (IS_VALLEYVIEW(dev))
  2196. return VLV_VGACNTRL;
  2197. else
  2198. return VGACNTRL;
  2199. }
  2200. static inline void __user *to_user_ptr(u64 address)
  2201. {
  2202. return (void __user *)(uintptr_t)address;
  2203. }
  2204. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  2205. {
  2206. unsigned long j = msecs_to_jiffies(m);
  2207. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2208. }
  2209. static inline unsigned long
  2210. timespec_to_jiffies_timeout(const struct timespec *value)
  2211. {
  2212. unsigned long j = timespec_to_jiffies(value);
  2213. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2214. }
  2215. #endif