i915_dma.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #include <linux/pm.h>
  44. #include <linux/pm_runtime.h>
  45. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  46. #define BEGIN_LP_RING(n) \
  47. intel_ring_begin(LP_RING(dev_priv), (n))
  48. #define OUT_RING(x) \
  49. intel_ring_emit(LP_RING(dev_priv), x)
  50. #define ADVANCE_LP_RING() \
  51. __intel_ring_advance(LP_RING(dev_priv))
  52. /**
  53. * Lock test for when it's just for synchronization of ring access.
  54. *
  55. * In that case, we don't need to do it when GEM is initialized as nobody else
  56. * has access to the ring.
  57. */
  58. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  59. if (LP_RING(dev->dev_private)->obj == NULL) \
  60. LOCK_TEST_WITH_RETURN(dev, file); \
  61. } while (0)
  62. static inline u32
  63. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  64. {
  65. if (I915_NEED_GFX_HWS(dev_priv->dev))
  66. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  67. else
  68. return intel_read_status_page(LP_RING(dev_priv), reg);
  69. }
  70. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  71. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  72. #define I915_BREADCRUMB_INDEX 0x21
  73. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. struct drm_i915_master_private *master_priv;
  77. /*
  78. * The dri breadcrumb update races against the drm master disappearing.
  79. * Instead of trying to fix this (this is by far not the only ums issue)
  80. * just don't do the update in kms mode.
  81. */
  82. if (drm_core_check_feature(dev, DRIVER_MODESET))
  83. return;
  84. if (dev->primary->master) {
  85. master_priv = dev->primary->master->driver_priv;
  86. if (master_priv->sarea_priv)
  87. master_priv->sarea_priv->last_dispatch =
  88. READ_BREADCRUMB(dev_priv);
  89. }
  90. }
  91. static void i915_write_hws_pga(struct drm_device *dev)
  92. {
  93. drm_i915_private_t *dev_priv = dev->dev_private;
  94. u32 addr;
  95. addr = dev_priv->status_page_dmah->busaddr;
  96. if (INTEL_INFO(dev)->gen >= 4)
  97. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  98. I915_WRITE(HWS_PGA, addr);
  99. }
  100. /**
  101. * Frees the hardware status page, whether it's a physical address or a virtual
  102. * address set up by the X Server.
  103. */
  104. static void i915_free_hws(struct drm_device *dev)
  105. {
  106. drm_i915_private_t *dev_priv = dev->dev_private;
  107. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  108. if (dev_priv->status_page_dmah) {
  109. drm_pci_free(dev, dev_priv->status_page_dmah);
  110. dev_priv->status_page_dmah = NULL;
  111. }
  112. if (ring->status_page.gfx_addr) {
  113. ring->status_page.gfx_addr = 0;
  114. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  115. }
  116. /* Need to rewrite hardware status page */
  117. I915_WRITE(HWS_PGA, 0x1ffff000);
  118. }
  119. void i915_kernel_lost_context(struct drm_device * dev)
  120. {
  121. drm_i915_private_t *dev_priv = dev->dev_private;
  122. struct drm_i915_master_private *master_priv;
  123. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  124. /*
  125. * We should never lose context on the ring with modesetting
  126. * as we don't expose it to userspace
  127. */
  128. if (drm_core_check_feature(dev, DRIVER_MODESET))
  129. return;
  130. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  131. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  132. ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
  133. if (ring->space < 0)
  134. ring->space += ring->size;
  135. if (!dev->primary->master)
  136. return;
  137. master_priv = dev->primary->master->driver_priv;
  138. if (ring->head == ring->tail && master_priv->sarea_priv)
  139. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  140. }
  141. static int i915_dma_cleanup(struct drm_device * dev)
  142. {
  143. drm_i915_private_t *dev_priv = dev->dev_private;
  144. int i;
  145. /* Make sure interrupts are disabled here because the uninstall ioctl
  146. * may not have been called from userspace and after dev_private
  147. * is freed, it's too late.
  148. */
  149. if (dev->irq_enabled)
  150. drm_irq_uninstall(dev);
  151. mutex_lock(&dev->struct_mutex);
  152. for (i = 0; i < I915_NUM_RINGS; i++)
  153. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  154. mutex_unlock(&dev->struct_mutex);
  155. /* Clear the HWS virtual address at teardown */
  156. if (I915_NEED_GFX_HWS(dev))
  157. i915_free_hws(dev);
  158. return 0;
  159. }
  160. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  161. {
  162. drm_i915_private_t *dev_priv = dev->dev_private;
  163. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  164. int ret;
  165. master_priv->sarea = drm_getsarea(dev);
  166. if (master_priv->sarea) {
  167. master_priv->sarea_priv = (drm_i915_sarea_t *)
  168. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  169. } else {
  170. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  171. }
  172. if (init->ring_size != 0) {
  173. if (LP_RING(dev_priv)->obj != NULL) {
  174. i915_dma_cleanup(dev);
  175. DRM_ERROR("Client tried to initialize ringbuffer in "
  176. "GEM mode\n");
  177. return -EINVAL;
  178. }
  179. ret = intel_render_ring_init_dri(dev,
  180. init->ring_start,
  181. init->ring_size);
  182. if (ret) {
  183. i915_dma_cleanup(dev);
  184. return ret;
  185. }
  186. }
  187. dev_priv->dri1.cpp = init->cpp;
  188. dev_priv->dri1.back_offset = init->back_offset;
  189. dev_priv->dri1.front_offset = init->front_offset;
  190. dev_priv->dri1.current_page = 0;
  191. if (master_priv->sarea_priv)
  192. master_priv->sarea_priv->pf_current_page = 0;
  193. /* Allow hardware batchbuffers unless told otherwise.
  194. */
  195. dev_priv->dri1.allow_batchbuffer = 1;
  196. return 0;
  197. }
  198. static int i915_dma_resume(struct drm_device * dev)
  199. {
  200. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  201. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  202. DRM_DEBUG_DRIVER("%s\n", __func__);
  203. if (ring->virtual_start == NULL) {
  204. DRM_ERROR("can not ioremap virtual address for"
  205. " ring buffer\n");
  206. return -ENOMEM;
  207. }
  208. /* Program Hardware Status Page */
  209. if (!ring->status_page.page_addr) {
  210. DRM_ERROR("Can not find hardware status page\n");
  211. return -EINVAL;
  212. }
  213. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  214. ring->status_page.page_addr);
  215. if (ring->status_page.gfx_addr != 0)
  216. intel_ring_setup_status_page(ring);
  217. else
  218. i915_write_hws_pga(dev);
  219. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  220. return 0;
  221. }
  222. static int i915_dma_init(struct drm_device *dev, void *data,
  223. struct drm_file *file_priv)
  224. {
  225. drm_i915_init_t *init = data;
  226. int retcode = 0;
  227. if (drm_core_check_feature(dev, DRIVER_MODESET))
  228. return -ENODEV;
  229. switch (init->func) {
  230. case I915_INIT_DMA:
  231. retcode = i915_initialize(dev, init);
  232. break;
  233. case I915_CLEANUP_DMA:
  234. retcode = i915_dma_cleanup(dev);
  235. break;
  236. case I915_RESUME_DMA:
  237. retcode = i915_dma_resume(dev);
  238. break;
  239. default:
  240. retcode = -EINVAL;
  241. break;
  242. }
  243. return retcode;
  244. }
  245. /* Implement basically the same security restrictions as hardware does
  246. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  247. *
  248. * Most of the calculations below involve calculating the size of a
  249. * particular instruction. It's important to get the size right as
  250. * that tells us where the next instruction to check is. Any illegal
  251. * instruction detected will be given a size of zero, which is a
  252. * signal to abort the rest of the buffer.
  253. */
  254. static int validate_cmd(int cmd)
  255. {
  256. switch (((cmd >> 29) & 0x7)) {
  257. case 0x0:
  258. switch ((cmd >> 23) & 0x3f) {
  259. case 0x0:
  260. return 1; /* MI_NOOP */
  261. case 0x4:
  262. return 1; /* MI_FLUSH */
  263. default:
  264. return 0; /* disallow everything else */
  265. }
  266. break;
  267. case 0x1:
  268. return 0; /* reserved */
  269. case 0x2:
  270. return (cmd & 0xff) + 2; /* 2d commands */
  271. case 0x3:
  272. if (((cmd >> 24) & 0x1f) <= 0x18)
  273. return 1;
  274. switch ((cmd >> 24) & 0x1f) {
  275. case 0x1c:
  276. return 1;
  277. case 0x1d:
  278. switch ((cmd >> 16) & 0xff) {
  279. case 0x3:
  280. return (cmd & 0x1f) + 2;
  281. case 0x4:
  282. return (cmd & 0xf) + 2;
  283. default:
  284. return (cmd & 0xffff) + 2;
  285. }
  286. case 0x1e:
  287. if (cmd & (1 << 23))
  288. return (cmd & 0xffff) + 1;
  289. else
  290. return 1;
  291. case 0x1f:
  292. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  293. return (cmd & 0x1ffff) + 2;
  294. else if (cmd & (1 << 17)) /* indirect random */
  295. if ((cmd & 0xffff) == 0)
  296. return 0; /* unknown length, too hard */
  297. else
  298. return (((cmd & 0xffff) + 1) / 2) + 1;
  299. else
  300. return 2; /* indirect sequential */
  301. default:
  302. return 0;
  303. }
  304. default:
  305. return 0;
  306. }
  307. return 0;
  308. }
  309. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  310. {
  311. drm_i915_private_t *dev_priv = dev->dev_private;
  312. int i, ret;
  313. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  314. return -EINVAL;
  315. for (i = 0; i < dwords;) {
  316. int sz = validate_cmd(buffer[i]);
  317. if (sz == 0 || i + sz > dwords)
  318. return -EINVAL;
  319. i += sz;
  320. }
  321. ret = BEGIN_LP_RING((dwords+1)&~1);
  322. if (ret)
  323. return ret;
  324. for (i = 0; i < dwords; i++)
  325. OUT_RING(buffer[i]);
  326. if (dwords & 1)
  327. OUT_RING(0);
  328. ADVANCE_LP_RING();
  329. return 0;
  330. }
  331. int
  332. i915_emit_box(struct drm_device *dev,
  333. struct drm_clip_rect *box,
  334. int DR1, int DR4)
  335. {
  336. struct drm_i915_private *dev_priv = dev->dev_private;
  337. int ret;
  338. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  339. box->y2 <= 0 || box->x2 <= 0) {
  340. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  341. box->x1, box->y1, box->x2, box->y2);
  342. return -EINVAL;
  343. }
  344. if (INTEL_INFO(dev)->gen >= 4) {
  345. ret = BEGIN_LP_RING(4);
  346. if (ret)
  347. return ret;
  348. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  349. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  350. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  351. OUT_RING(DR4);
  352. } else {
  353. ret = BEGIN_LP_RING(6);
  354. if (ret)
  355. return ret;
  356. OUT_RING(GFX_OP_DRAWRECT_INFO);
  357. OUT_RING(DR1);
  358. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  359. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  360. OUT_RING(DR4);
  361. OUT_RING(0);
  362. }
  363. ADVANCE_LP_RING();
  364. return 0;
  365. }
  366. /* XXX: Emitting the counter should really be moved to part of the IRQ
  367. * emit. For now, do it in both places:
  368. */
  369. static void i915_emit_breadcrumb(struct drm_device *dev)
  370. {
  371. drm_i915_private_t *dev_priv = dev->dev_private;
  372. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  373. dev_priv->dri1.counter++;
  374. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  375. dev_priv->dri1.counter = 0;
  376. if (master_priv->sarea_priv)
  377. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  378. if (BEGIN_LP_RING(4) == 0) {
  379. OUT_RING(MI_STORE_DWORD_INDEX);
  380. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  381. OUT_RING(dev_priv->dri1.counter);
  382. OUT_RING(0);
  383. ADVANCE_LP_RING();
  384. }
  385. }
  386. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  387. drm_i915_cmdbuffer_t *cmd,
  388. struct drm_clip_rect *cliprects,
  389. void *cmdbuf)
  390. {
  391. int nbox = cmd->num_cliprects;
  392. int i = 0, count, ret;
  393. if (cmd->sz & 0x3) {
  394. DRM_ERROR("alignment");
  395. return -EINVAL;
  396. }
  397. i915_kernel_lost_context(dev);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. ret = i915_emit_box(dev, &cliprects[i],
  402. cmd->DR1, cmd->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  407. if (ret)
  408. return ret;
  409. }
  410. i915_emit_breadcrumb(dev);
  411. return 0;
  412. }
  413. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  414. drm_i915_batchbuffer_t * batch,
  415. struct drm_clip_rect *cliprects)
  416. {
  417. struct drm_i915_private *dev_priv = dev->dev_private;
  418. int nbox = batch->num_cliprects;
  419. int i, count, ret;
  420. if ((batch->start | batch->used) & 0x7) {
  421. DRM_ERROR("alignment");
  422. return -EINVAL;
  423. }
  424. i915_kernel_lost_context(dev);
  425. count = nbox ? nbox : 1;
  426. for (i = 0; i < count; i++) {
  427. if (i < nbox) {
  428. ret = i915_emit_box(dev, &cliprects[i],
  429. batch->DR1, batch->DR4);
  430. if (ret)
  431. return ret;
  432. }
  433. if (!IS_I830(dev) && !IS_845G(dev)) {
  434. ret = BEGIN_LP_RING(2);
  435. if (ret)
  436. return ret;
  437. if (INTEL_INFO(dev)->gen >= 4) {
  438. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  439. OUT_RING(batch->start);
  440. } else {
  441. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  442. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  443. }
  444. } else {
  445. ret = BEGIN_LP_RING(4);
  446. if (ret)
  447. return ret;
  448. OUT_RING(MI_BATCH_BUFFER);
  449. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  450. OUT_RING(batch->start + batch->used - 4);
  451. OUT_RING(0);
  452. }
  453. ADVANCE_LP_RING();
  454. }
  455. if (IS_G4X(dev) || IS_GEN5(dev)) {
  456. if (BEGIN_LP_RING(2) == 0) {
  457. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  458. OUT_RING(MI_NOOP);
  459. ADVANCE_LP_RING();
  460. }
  461. }
  462. i915_emit_breadcrumb(dev);
  463. return 0;
  464. }
  465. static int i915_dispatch_flip(struct drm_device * dev)
  466. {
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. struct drm_i915_master_private *master_priv =
  469. dev->primary->master->driver_priv;
  470. int ret;
  471. if (!master_priv->sarea_priv)
  472. return -EINVAL;
  473. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  474. __func__,
  475. dev_priv->dri1.current_page,
  476. master_priv->sarea_priv->pf_current_page);
  477. i915_kernel_lost_context(dev);
  478. ret = BEGIN_LP_RING(10);
  479. if (ret)
  480. return ret;
  481. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  482. OUT_RING(0);
  483. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  484. OUT_RING(0);
  485. if (dev_priv->dri1.current_page == 0) {
  486. OUT_RING(dev_priv->dri1.back_offset);
  487. dev_priv->dri1.current_page = 1;
  488. } else {
  489. OUT_RING(dev_priv->dri1.front_offset);
  490. dev_priv->dri1.current_page = 0;
  491. }
  492. OUT_RING(0);
  493. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  494. OUT_RING(0);
  495. ADVANCE_LP_RING();
  496. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  497. if (BEGIN_LP_RING(4) == 0) {
  498. OUT_RING(MI_STORE_DWORD_INDEX);
  499. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  500. OUT_RING(dev_priv->dri1.counter);
  501. OUT_RING(0);
  502. ADVANCE_LP_RING();
  503. }
  504. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  505. return 0;
  506. }
  507. static int i915_quiescent(struct drm_device *dev)
  508. {
  509. i915_kernel_lost_context(dev);
  510. return intel_ring_idle(LP_RING(dev->dev_private));
  511. }
  512. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  513. struct drm_file *file_priv)
  514. {
  515. int ret;
  516. if (drm_core_check_feature(dev, DRIVER_MODESET))
  517. return -ENODEV;
  518. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  519. mutex_lock(&dev->struct_mutex);
  520. ret = i915_quiescent(dev);
  521. mutex_unlock(&dev->struct_mutex);
  522. return ret;
  523. }
  524. static int i915_batchbuffer(struct drm_device *dev, void *data,
  525. struct drm_file *file_priv)
  526. {
  527. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  528. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  529. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  530. master_priv->sarea_priv;
  531. drm_i915_batchbuffer_t *batch = data;
  532. int ret;
  533. struct drm_clip_rect *cliprects = NULL;
  534. if (drm_core_check_feature(dev, DRIVER_MODESET))
  535. return -ENODEV;
  536. if (!dev_priv->dri1.allow_batchbuffer) {
  537. DRM_ERROR("Batchbuffer ioctl disabled\n");
  538. return -EINVAL;
  539. }
  540. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  541. batch->start, batch->used, batch->num_cliprects);
  542. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  543. if (batch->num_cliprects < 0)
  544. return -EINVAL;
  545. if (batch->num_cliprects) {
  546. cliprects = kcalloc(batch->num_cliprects,
  547. sizeof(*cliprects),
  548. GFP_KERNEL);
  549. if (cliprects == NULL)
  550. return -ENOMEM;
  551. ret = copy_from_user(cliprects, batch->cliprects,
  552. batch->num_cliprects *
  553. sizeof(struct drm_clip_rect));
  554. if (ret != 0) {
  555. ret = -EFAULT;
  556. goto fail_free;
  557. }
  558. }
  559. mutex_lock(&dev->struct_mutex);
  560. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  561. mutex_unlock(&dev->struct_mutex);
  562. if (sarea_priv)
  563. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  564. fail_free:
  565. kfree(cliprects);
  566. return ret;
  567. }
  568. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  569. struct drm_file *file_priv)
  570. {
  571. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  572. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  573. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  574. master_priv->sarea_priv;
  575. drm_i915_cmdbuffer_t *cmdbuf = data;
  576. struct drm_clip_rect *cliprects = NULL;
  577. void *batch_data;
  578. int ret;
  579. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  580. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  581. if (drm_core_check_feature(dev, DRIVER_MODESET))
  582. return -ENODEV;
  583. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  584. if (cmdbuf->num_cliprects < 0)
  585. return -EINVAL;
  586. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  587. if (batch_data == NULL)
  588. return -ENOMEM;
  589. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  590. if (ret != 0) {
  591. ret = -EFAULT;
  592. goto fail_batch_free;
  593. }
  594. if (cmdbuf->num_cliprects) {
  595. cliprects = kcalloc(cmdbuf->num_cliprects,
  596. sizeof(*cliprects), GFP_KERNEL);
  597. if (cliprects == NULL) {
  598. ret = -ENOMEM;
  599. goto fail_batch_free;
  600. }
  601. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  602. cmdbuf->num_cliprects *
  603. sizeof(struct drm_clip_rect));
  604. if (ret != 0) {
  605. ret = -EFAULT;
  606. goto fail_clip_free;
  607. }
  608. }
  609. mutex_lock(&dev->struct_mutex);
  610. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  611. mutex_unlock(&dev->struct_mutex);
  612. if (ret) {
  613. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  614. goto fail_clip_free;
  615. }
  616. if (sarea_priv)
  617. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  618. fail_clip_free:
  619. kfree(cliprects);
  620. fail_batch_free:
  621. kfree(batch_data);
  622. return ret;
  623. }
  624. static int i915_emit_irq(struct drm_device * dev)
  625. {
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  628. i915_kernel_lost_context(dev);
  629. DRM_DEBUG_DRIVER("\n");
  630. dev_priv->dri1.counter++;
  631. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  632. dev_priv->dri1.counter = 1;
  633. if (master_priv->sarea_priv)
  634. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  635. if (BEGIN_LP_RING(4) == 0) {
  636. OUT_RING(MI_STORE_DWORD_INDEX);
  637. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  638. OUT_RING(dev_priv->dri1.counter);
  639. OUT_RING(MI_USER_INTERRUPT);
  640. ADVANCE_LP_RING();
  641. }
  642. return dev_priv->dri1.counter;
  643. }
  644. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  645. {
  646. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  647. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  648. int ret = 0;
  649. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  650. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  651. READ_BREADCRUMB(dev_priv));
  652. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  653. if (master_priv->sarea_priv)
  654. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  655. return 0;
  656. }
  657. if (master_priv->sarea_priv)
  658. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  659. if (ring->irq_get(ring)) {
  660. DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
  661. READ_BREADCRUMB(dev_priv) >= irq_nr);
  662. ring->irq_put(ring);
  663. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  664. ret = -EBUSY;
  665. if (ret == -EBUSY) {
  666. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  667. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  668. }
  669. return ret;
  670. }
  671. /* Needs the lock as it touches the ring.
  672. */
  673. static int i915_irq_emit(struct drm_device *dev, void *data,
  674. struct drm_file *file_priv)
  675. {
  676. drm_i915_private_t *dev_priv = dev->dev_private;
  677. drm_i915_irq_emit_t *emit = data;
  678. int result;
  679. if (drm_core_check_feature(dev, DRIVER_MODESET))
  680. return -ENODEV;
  681. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  682. DRM_ERROR("called with no initialization\n");
  683. return -EINVAL;
  684. }
  685. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  686. mutex_lock(&dev->struct_mutex);
  687. result = i915_emit_irq(dev);
  688. mutex_unlock(&dev->struct_mutex);
  689. if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
  690. DRM_ERROR("copy_to_user\n");
  691. return -EFAULT;
  692. }
  693. return 0;
  694. }
  695. /* Doesn't need the hardware lock.
  696. */
  697. static int i915_irq_wait(struct drm_device *dev, void *data,
  698. struct drm_file *file_priv)
  699. {
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. drm_i915_irq_wait_t *irqwait = data;
  702. if (drm_core_check_feature(dev, DRIVER_MODESET))
  703. return -ENODEV;
  704. if (!dev_priv) {
  705. DRM_ERROR("called with no initialization\n");
  706. return -EINVAL;
  707. }
  708. return i915_wait_irq(dev, irqwait->irq_seq);
  709. }
  710. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  711. struct drm_file *file_priv)
  712. {
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. drm_i915_vblank_pipe_t *pipe = data;
  715. if (drm_core_check_feature(dev, DRIVER_MODESET))
  716. return -ENODEV;
  717. if (!dev_priv) {
  718. DRM_ERROR("called with no initialization\n");
  719. return -EINVAL;
  720. }
  721. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  722. return 0;
  723. }
  724. /**
  725. * Schedule buffer swap at given vertical blank.
  726. */
  727. static int i915_vblank_swap(struct drm_device *dev, void *data,
  728. struct drm_file *file_priv)
  729. {
  730. /* The delayed swap mechanism was fundamentally racy, and has been
  731. * removed. The model was that the client requested a delayed flip/swap
  732. * from the kernel, then waited for vblank before continuing to perform
  733. * rendering. The problem was that the kernel might wake the client
  734. * up before it dispatched the vblank swap (since the lock has to be
  735. * held while touching the ringbuffer), in which case the client would
  736. * clear and start the next frame before the swap occurred, and
  737. * flicker would occur in addition to likely missing the vblank.
  738. *
  739. * In the absence of this ioctl, userland falls back to a correct path
  740. * of waiting for a vblank, then dispatching the swap on its own.
  741. * Context switching to userland and back is plenty fast enough for
  742. * meeting the requirements of vblank swapping.
  743. */
  744. return -EINVAL;
  745. }
  746. static int i915_flip_bufs(struct drm_device *dev, void *data,
  747. struct drm_file *file_priv)
  748. {
  749. int ret;
  750. if (drm_core_check_feature(dev, DRIVER_MODESET))
  751. return -ENODEV;
  752. DRM_DEBUG_DRIVER("%s\n", __func__);
  753. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  754. mutex_lock(&dev->struct_mutex);
  755. ret = i915_dispatch_flip(dev);
  756. mutex_unlock(&dev->struct_mutex);
  757. return ret;
  758. }
  759. static int i915_getparam(struct drm_device *dev, void *data,
  760. struct drm_file *file_priv)
  761. {
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. drm_i915_getparam_t *param = data;
  764. int value;
  765. if (!dev_priv) {
  766. DRM_ERROR("called with no initialization\n");
  767. return -EINVAL;
  768. }
  769. switch (param->param) {
  770. case I915_PARAM_IRQ_ACTIVE:
  771. value = dev->pdev->irq ? 1 : 0;
  772. break;
  773. case I915_PARAM_ALLOW_BATCHBUFFER:
  774. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  775. break;
  776. case I915_PARAM_LAST_DISPATCH:
  777. value = READ_BREADCRUMB(dev_priv);
  778. break;
  779. case I915_PARAM_CHIPSET_ID:
  780. value = dev->pdev->device;
  781. break;
  782. case I915_PARAM_HAS_GEM:
  783. value = 1;
  784. break;
  785. case I915_PARAM_NUM_FENCES_AVAIL:
  786. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  787. break;
  788. case I915_PARAM_HAS_OVERLAY:
  789. value = dev_priv->overlay ? 1 : 0;
  790. break;
  791. case I915_PARAM_HAS_PAGEFLIPPING:
  792. value = 1;
  793. break;
  794. case I915_PARAM_HAS_EXECBUF2:
  795. /* depends on GEM */
  796. value = 1;
  797. break;
  798. case I915_PARAM_HAS_BSD:
  799. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  800. break;
  801. case I915_PARAM_HAS_BLT:
  802. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  803. break;
  804. case I915_PARAM_HAS_VEBOX:
  805. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  806. break;
  807. case I915_PARAM_HAS_RELAXED_FENCING:
  808. value = 1;
  809. break;
  810. case I915_PARAM_HAS_COHERENT_RINGS:
  811. value = 1;
  812. break;
  813. case I915_PARAM_HAS_EXEC_CONSTANTS:
  814. value = INTEL_INFO(dev)->gen >= 4;
  815. break;
  816. case I915_PARAM_HAS_RELAXED_DELTA:
  817. value = 1;
  818. break;
  819. case I915_PARAM_HAS_GEN7_SOL_RESET:
  820. value = 1;
  821. break;
  822. case I915_PARAM_HAS_LLC:
  823. value = HAS_LLC(dev);
  824. break;
  825. case I915_PARAM_HAS_WT:
  826. value = HAS_WT(dev);
  827. break;
  828. case I915_PARAM_HAS_ALIASING_PPGTT:
  829. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  830. break;
  831. case I915_PARAM_HAS_WAIT_TIMEOUT:
  832. value = 1;
  833. break;
  834. case I915_PARAM_HAS_SEMAPHORES:
  835. value = i915_semaphore_is_enabled(dev);
  836. break;
  837. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  838. value = 1;
  839. break;
  840. case I915_PARAM_HAS_SECURE_BATCHES:
  841. value = capable(CAP_SYS_ADMIN);
  842. break;
  843. case I915_PARAM_HAS_PINNED_BATCHES:
  844. value = 1;
  845. break;
  846. case I915_PARAM_HAS_EXEC_NO_RELOC:
  847. value = 1;
  848. break;
  849. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  850. value = 1;
  851. break;
  852. default:
  853. DRM_DEBUG("Unknown parameter %d\n", param->param);
  854. return -EINVAL;
  855. }
  856. if (copy_to_user(param->value, &value, sizeof(int))) {
  857. DRM_ERROR("copy_to_user failed\n");
  858. return -EFAULT;
  859. }
  860. return 0;
  861. }
  862. static int i915_setparam(struct drm_device *dev, void *data,
  863. struct drm_file *file_priv)
  864. {
  865. drm_i915_private_t *dev_priv = dev->dev_private;
  866. drm_i915_setparam_t *param = data;
  867. if (!dev_priv) {
  868. DRM_ERROR("called with no initialization\n");
  869. return -EINVAL;
  870. }
  871. switch (param->param) {
  872. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  873. break;
  874. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  875. break;
  876. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  877. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  878. break;
  879. case I915_SETPARAM_NUM_USED_FENCES:
  880. if (param->value > dev_priv->num_fence_regs ||
  881. param->value < 0)
  882. return -EINVAL;
  883. /* Userspace can use first N regs */
  884. dev_priv->fence_reg_start = param->value;
  885. break;
  886. default:
  887. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  888. param->param);
  889. return -EINVAL;
  890. }
  891. return 0;
  892. }
  893. static int i915_set_status_page(struct drm_device *dev, void *data,
  894. struct drm_file *file_priv)
  895. {
  896. drm_i915_private_t *dev_priv = dev->dev_private;
  897. drm_i915_hws_addr_t *hws = data;
  898. struct intel_ring_buffer *ring;
  899. if (drm_core_check_feature(dev, DRIVER_MODESET))
  900. return -ENODEV;
  901. if (!I915_NEED_GFX_HWS(dev))
  902. return -EINVAL;
  903. if (!dev_priv) {
  904. DRM_ERROR("called with no initialization\n");
  905. return -EINVAL;
  906. }
  907. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  908. WARN(1, "tried to set status page when mode setting active\n");
  909. return 0;
  910. }
  911. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  912. ring = LP_RING(dev_priv);
  913. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  914. dev_priv->dri1.gfx_hws_cpu_addr =
  915. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  916. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  917. i915_dma_cleanup(dev);
  918. ring->status_page.gfx_addr = 0;
  919. DRM_ERROR("can not ioremap virtual address for"
  920. " G33 hw status page\n");
  921. return -ENOMEM;
  922. }
  923. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  924. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  925. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  926. ring->status_page.gfx_addr);
  927. DRM_DEBUG_DRIVER("load hws at %p\n",
  928. ring->status_page.page_addr);
  929. return 0;
  930. }
  931. static int i915_get_bridge_dev(struct drm_device *dev)
  932. {
  933. struct drm_i915_private *dev_priv = dev->dev_private;
  934. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  935. if (!dev_priv->bridge_dev) {
  936. DRM_ERROR("bridge device not found\n");
  937. return -1;
  938. }
  939. return 0;
  940. }
  941. #define MCHBAR_I915 0x44
  942. #define MCHBAR_I965 0x48
  943. #define MCHBAR_SIZE (4*4096)
  944. #define DEVEN_REG 0x54
  945. #define DEVEN_MCHBAR_EN (1 << 28)
  946. /* Allocate space for the MCH regs if needed, return nonzero on error */
  947. static int
  948. intel_alloc_mchbar_resource(struct drm_device *dev)
  949. {
  950. drm_i915_private_t *dev_priv = dev->dev_private;
  951. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  952. u32 temp_lo, temp_hi = 0;
  953. u64 mchbar_addr;
  954. int ret;
  955. if (INTEL_INFO(dev)->gen >= 4)
  956. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  957. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  958. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  959. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  960. #ifdef CONFIG_PNP
  961. if (mchbar_addr &&
  962. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  963. return 0;
  964. #endif
  965. /* Get some space for it */
  966. dev_priv->mch_res.name = "i915 MCHBAR";
  967. dev_priv->mch_res.flags = IORESOURCE_MEM;
  968. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  969. &dev_priv->mch_res,
  970. MCHBAR_SIZE, MCHBAR_SIZE,
  971. PCIBIOS_MIN_MEM,
  972. 0, pcibios_align_resource,
  973. dev_priv->bridge_dev);
  974. if (ret) {
  975. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  976. dev_priv->mch_res.start = 0;
  977. return ret;
  978. }
  979. if (INTEL_INFO(dev)->gen >= 4)
  980. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  981. upper_32_bits(dev_priv->mch_res.start));
  982. pci_write_config_dword(dev_priv->bridge_dev, reg,
  983. lower_32_bits(dev_priv->mch_res.start));
  984. return 0;
  985. }
  986. /* Setup MCHBAR if possible, return true if we should disable it again */
  987. static void
  988. intel_setup_mchbar(struct drm_device *dev)
  989. {
  990. drm_i915_private_t *dev_priv = dev->dev_private;
  991. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  992. u32 temp;
  993. bool enabled;
  994. dev_priv->mchbar_need_disable = false;
  995. if (IS_I915G(dev) || IS_I915GM(dev)) {
  996. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  997. enabled = !!(temp & DEVEN_MCHBAR_EN);
  998. } else {
  999. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1000. enabled = temp & 1;
  1001. }
  1002. /* If it's already enabled, don't have to do anything */
  1003. if (enabled)
  1004. return;
  1005. if (intel_alloc_mchbar_resource(dev))
  1006. return;
  1007. dev_priv->mchbar_need_disable = true;
  1008. /* Space is allocated or reserved, so enable it. */
  1009. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1010. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1011. temp | DEVEN_MCHBAR_EN);
  1012. } else {
  1013. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1014. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1015. }
  1016. }
  1017. static void
  1018. intel_teardown_mchbar(struct drm_device *dev)
  1019. {
  1020. drm_i915_private_t *dev_priv = dev->dev_private;
  1021. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1022. u32 temp;
  1023. if (dev_priv->mchbar_need_disable) {
  1024. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1025. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1026. temp &= ~DEVEN_MCHBAR_EN;
  1027. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1028. } else {
  1029. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1030. temp &= ~1;
  1031. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1032. }
  1033. }
  1034. if (dev_priv->mch_res.start)
  1035. release_resource(&dev_priv->mch_res);
  1036. }
  1037. /* true = enable decode, false = disable decoder */
  1038. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1039. {
  1040. struct drm_device *dev = cookie;
  1041. intel_modeset_vga_set_state(dev, state);
  1042. if (state)
  1043. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1044. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1045. else
  1046. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1047. }
  1048. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1049. {
  1050. struct drm_device *dev = pci_get_drvdata(pdev);
  1051. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1052. if (state == VGA_SWITCHEROO_ON) {
  1053. pr_info("switched on\n");
  1054. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1055. /* i915 resume handler doesn't set to D0 */
  1056. pci_set_power_state(dev->pdev, PCI_D0);
  1057. i915_resume(dev);
  1058. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1059. } else {
  1060. pr_err("switched off\n");
  1061. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1062. i915_suspend(dev, pmm);
  1063. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1064. }
  1065. }
  1066. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1067. {
  1068. struct drm_device *dev = pci_get_drvdata(pdev);
  1069. bool can_switch;
  1070. spin_lock(&dev->count_lock);
  1071. can_switch = (dev->open_count == 0);
  1072. spin_unlock(&dev->count_lock);
  1073. return can_switch;
  1074. }
  1075. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1076. .set_gpu_state = i915_switcheroo_set_state,
  1077. .reprobe = NULL,
  1078. .can_switch = i915_switcheroo_can_switch,
  1079. };
  1080. static int i915_load_modeset_init(struct drm_device *dev)
  1081. {
  1082. struct drm_i915_private *dev_priv = dev->dev_private;
  1083. int ret;
  1084. ret = intel_parse_bios(dev);
  1085. if (ret)
  1086. DRM_INFO("failed to find VBIOS tables\n");
  1087. /* If we have > 1 VGA cards, then we need to arbitrate access
  1088. * to the common VGA resources.
  1089. *
  1090. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1091. * then we do not take part in VGA arbitration and the
  1092. * vga_client_register() fails with -ENODEV.
  1093. */
  1094. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1095. if (ret && ret != -ENODEV)
  1096. goto out;
  1097. intel_register_dsm_handler();
  1098. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1099. if (ret)
  1100. goto cleanup_vga_client;
  1101. /* Initialise stolen first so that we may reserve preallocated
  1102. * objects for the BIOS to KMS transition.
  1103. */
  1104. ret = i915_gem_init_stolen(dev);
  1105. if (ret)
  1106. goto cleanup_vga_switcheroo;
  1107. ret = drm_irq_install(dev);
  1108. if (ret)
  1109. goto cleanup_gem_stolen;
  1110. intel_power_domains_init_hw(dev);
  1111. /* Important: The output setup functions called by modeset_init need
  1112. * working irqs for e.g. gmbus and dp aux transfers. */
  1113. intel_modeset_init(dev);
  1114. ret = i915_gem_init(dev);
  1115. if (ret)
  1116. goto cleanup_power;
  1117. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1118. intel_modeset_gem_init(dev);
  1119. /* Always safe in the mode setting case. */
  1120. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1121. dev->vblank_disable_allowed = true;
  1122. if (INTEL_INFO(dev)->num_pipes == 0) {
  1123. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1124. return 0;
  1125. }
  1126. ret = intel_fbdev_init(dev);
  1127. if (ret)
  1128. goto cleanup_gem;
  1129. /* Only enable hotplug handling once the fbdev is fully set up. */
  1130. intel_hpd_init(dev);
  1131. /*
  1132. * Some ports require correctly set-up hpd registers for detection to
  1133. * work properly (leading to ghost connected connector status), e.g. VGA
  1134. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1135. * irqs are fully enabled. Now we should scan for the initial config
  1136. * only once hotplug handling is enabled, but due to screwed-up locking
  1137. * around kms/fbdev init we can't protect the fdbev initial config
  1138. * scanning against hotplug events. Hence do this first and ignore the
  1139. * tiny window where we will loose hotplug notifactions.
  1140. */
  1141. intel_fbdev_initial_config(dev);
  1142. /* Only enable hotplug handling once the fbdev is fully set up. */
  1143. dev_priv->enable_hotplug_processing = true;
  1144. drm_kms_helper_poll_init(dev);
  1145. return 0;
  1146. cleanup_gem:
  1147. mutex_lock(&dev->struct_mutex);
  1148. i915_gem_cleanup_ringbuffer(dev);
  1149. i915_gem_context_fini(dev);
  1150. mutex_unlock(&dev->struct_mutex);
  1151. i915_gem_cleanup_aliasing_ppgtt(dev);
  1152. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1153. cleanup_power:
  1154. intel_display_power_put(dev, POWER_DOMAIN_VGA);
  1155. drm_irq_uninstall(dev);
  1156. cleanup_gem_stolen:
  1157. i915_gem_cleanup_stolen(dev);
  1158. cleanup_vga_switcheroo:
  1159. vga_switcheroo_unregister_client(dev->pdev);
  1160. cleanup_vga_client:
  1161. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1162. out:
  1163. return ret;
  1164. }
  1165. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1166. {
  1167. struct drm_i915_master_private *master_priv;
  1168. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1169. if (!master_priv)
  1170. return -ENOMEM;
  1171. master->driver_priv = master_priv;
  1172. return 0;
  1173. }
  1174. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1175. {
  1176. struct drm_i915_master_private *master_priv = master->driver_priv;
  1177. if (!master_priv)
  1178. return;
  1179. kfree(master_priv);
  1180. master->driver_priv = NULL;
  1181. }
  1182. #if IS_ENABLED(CONFIG_FB)
  1183. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1184. {
  1185. struct apertures_struct *ap;
  1186. struct pci_dev *pdev = dev_priv->dev->pdev;
  1187. bool primary;
  1188. ap = alloc_apertures(1);
  1189. if (!ap)
  1190. return;
  1191. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1192. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1193. primary =
  1194. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1195. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1196. kfree(ap);
  1197. }
  1198. #else
  1199. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1200. {
  1201. }
  1202. #endif
  1203. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1204. {
  1205. const struct intel_device_info *info = dev_priv->info;
  1206. #define PRINT_S(name) "%s"
  1207. #define SEP_EMPTY
  1208. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1209. #define SEP_COMMA ,
  1210. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1211. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1212. info->gen,
  1213. dev_priv->dev->pdev->device,
  1214. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1215. #undef PRINT_S
  1216. #undef SEP_EMPTY
  1217. #undef PRINT_FLAG
  1218. #undef SEP_COMMA
  1219. }
  1220. /**
  1221. * i915_driver_load - setup chip and create an initial config
  1222. * @dev: DRM device
  1223. * @flags: startup flags
  1224. *
  1225. * The driver load routine has to do several things:
  1226. * - drive output discovery via intel_modeset_init()
  1227. * - initialize the memory manager
  1228. * - allocate initial config memory
  1229. * - setup the DRM framebuffer with the allocated memory
  1230. */
  1231. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1232. {
  1233. struct drm_i915_private *dev_priv;
  1234. struct intel_device_info *info;
  1235. int ret = 0, mmio_bar, mmio_size;
  1236. uint32_t aperture_size;
  1237. info = (struct intel_device_info *) flags;
  1238. /* Refuse to load on gen6+ without kms enabled. */
  1239. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1240. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1241. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1242. return -ENODEV;
  1243. }
  1244. /* UMS needs agp support. */
  1245. if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
  1246. return -EINVAL;
  1247. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1248. if (dev_priv == NULL)
  1249. return -ENOMEM;
  1250. dev->dev_private = (void *)dev_priv;
  1251. dev_priv->dev = dev;
  1252. dev_priv->info = info;
  1253. spin_lock_init(&dev_priv->irq_lock);
  1254. spin_lock_init(&dev_priv->gpu_error.lock);
  1255. spin_lock_init(&dev_priv->backlight_lock);
  1256. spin_lock_init(&dev_priv->uncore.lock);
  1257. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1258. mutex_init(&dev_priv->dpio_lock);
  1259. mutex_init(&dev_priv->modeset_restore_lock);
  1260. intel_pm_setup(dev);
  1261. intel_display_crc_init(dev);
  1262. i915_dump_device_info(dev_priv);
  1263. /* Not all pre-production machines fall into this category, only the
  1264. * very first ones. Almost everything should work, except for maybe
  1265. * suspend/resume. And we don't implement workarounds that affect only
  1266. * pre-production machines. */
  1267. if (IS_HSW_EARLY_SDV(dev))
  1268. DRM_INFO("This is an early pre-production Haswell machine. "
  1269. "It may not be fully functional.\n");
  1270. if (i915_get_bridge_dev(dev)) {
  1271. ret = -EIO;
  1272. goto free_priv;
  1273. }
  1274. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1275. /* Before gen4, the registers and the GTT are behind different BARs.
  1276. * However, from gen4 onwards, the registers and the GTT are shared
  1277. * in the same BAR, so we want to restrict this ioremap from
  1278. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1279. * the register BAR remains the same size for all the earlier
  1280. * generations up to Ironlake.
  1281. */
  1282. if (info->gen < 5)
  1283. mmio_size = 512*1024;
  1284. else
  1285. mmio_size = 2*1024*1024;
  1286. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1287. if (!dev_priv->regs) {
  1288. DRM_ERROR("failed to map registers\n");
  1289. ret = -EIO;
  1290. goto put_bridge;
  1291. }
  1292. intel_uncore_early_sanitize(dev);
  1293. /* This must be called before any calls to HAS_PCH_* */
  1294. intel_detect_pch(dev);
  1295. intel_uncore_init(dev);
  1296. ret = i915_gem_gtt_init(dev);
  1297. if (ret)
  1298. goto out_regs;
  1299. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1300. i915_kick_out_firmware_fb(dev_priv);
  1301. pci_set_master(dev->pdev);
  1302. /* overlay on gen2 is broken and can't address above 1G */
  1303. if (IS_GEN2(dev))
  1304. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1305. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1306. * using 32bit addressing, overwriting memory if HWS is located
  1307. * above 4GB.
  1308. *
  1309. * The documentation also mentions an issue with undefined
  1310. * behaviour if any general state is accessed within a page above 4GB,
  1311. * which also needs to be handled carefully.
  1312. */
  1313. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1314. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1315. aperture_size = dev_priv->gtt.mappable_end;
  1316. dev_priv->gtt.mappable =
  1317. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1318. aperture_size);
  1319. if (dev_priv->gtt.mappable == NULL) {
  1320. ret = -EIO;
  1321. goto out_gtt;
  1322. }
  1323. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1324. aperture_size);
  1325. /* The i915 workqueue is primarily used for batched retirement of
  1326. * requests (and thus managing bo) once the task has been completed
  1327. * by the GPU. i915_gem_retire_requests() is called directly when we
  1328. * need high-priority retirement, such as waiting for an explicit
  1329. * bo.
  1330. *
  1331. * It is also used for periodic low-priority events, such as
  1332. * idle-timers and recording error state.
  1333. *
  1334. * All tasks on the workqueue are expected to acquire the dev mutex
  1335. * so there is no point in running more than one instance of the
  1336. * workqueue at any time. Use an ordered one.
  1337. */
  1338. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1339. if (dev_priv->wq == NULL) {
  1340. DRM_ERROR("Failed to create our workqueue.\n");
  1341. ret = -ENOMEM;
  1342. goto out_mtrrfree;
  1343. }
  1344. intel_irq_init(dev);
  1345. intel_uncore_sanitize(dev);
  1346. /* Try to make sure MCHBAR is enabled before poking at it */
  1347. intel_setup_mchbar(dev);
  1348. intel_setup_gmbus(dev);
  1349. intel_opregion_setup(dev);
  1350. intel_setup_bios(dev);
  1351. i915_gem_load(dev);
  1352. /* On the 945G/GM, the chipset reports the MSI capability on the
  1353. * integrated graphics even though the support isn't actually there
  1354. * according to the published specs. It doesn't appear to function
  1355. * correctly in testing on 945G.
  1356. * This may be a side effect of MSI having been made available for PEG
  1357. * and the registers being closely associated.
  1358. *
  1359. * According to chipset errata, on the 965GM, MSI interrupts may
  1360. * be lost or delayed, but we use them anyways to avoid
  1361. * stuck interrupts on some machines.
  1362. */
  1363. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1364. pci_enable_msi(dev->pdev);
  1365. dev_priv->num_plane = 1;
  1366. if (IS_VALLEYVIEW(dev))
  1367. dev_priv->num_plane = 2;
  1368. if (INTEL_INFO(dev)->num_pipes) {
  1369. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1370. if (ret)
  1371. goto out_gem_unload;
  1372. }
  1373. intel_power_domains_init(dev);
  1374. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1375. ret = i915_load_modeset_init(dev);
  1376. if (ret < 0) {
  1377. DRM_ERROR("failed to init modeset\n");
  1378. goto out_power_well;
  1379. }
  1380. } else {
  1381. /* Start out suspended in ums mode. */
  1382. dev_priv->ums.mm_suspended = 1;
  1383. }
  1384. i915_setup_sysfs(dev);
  1385. if (INTEL_INFO(dev)->num_pipes) {
  1386. /* Must be done after probing outputs */
  1387. intel_opregion_init(dev);
  1388. acpi_video_register();
  1389. }
  1390. if (IS_GEN5(dev))
  1391. intel_gpu_ips_init(dev_priv);
  1392. intel_init_runtime_pm(dev_priv);
  1393. return 0;
  1394. out_power_well:
  1395. intel_power_domains_remove(dev);
  1396. drm_vblank_cleanup(dev);
  1397. out_gem_unload:
  1398. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1399. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1400. if (dev->pdev->msi_enabled)
  1401. pci_disable_msi(dev->pdev);
  1402. intel_teardown_gmbus(dev);
  1403. intel_teardown_mchbar(dev);
  1404. pm_qos_remove_request(&dev_priv->pm_qos);
  1405. destroy_workqueue(dev_priv->wq);
  1406. out_mtrrfree:
  1407. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1408. io_mapping_free(dev_priv->gtt.mappable);
  1409. out_gtt:
  1410. list_del(&dev_priv->gtt.base.global_link);
  1411. drm_mm_takedown(&dev_priv->gtt.base.mm);
  1412. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1413. out_regs:
  1414. intel_uncore_fini(dev);
  1415. pci_iounmap(dev->pdev, dev_priv->regs);
  1416. put_bridge:
  1417. pci_dev_put(dev_priv->bridge_dev);
  1418. free_priv:
  1419. if (dev_priv->slab)
  1420. kmem_cache_destroy(dev_priv->slab);
  1421. kfree(dev_priv);
  1422. return ret;
  1423. }
  1424. int i915_driver_unload(struct drm_device *dev)
  1425. {
  1426. struct drm_i915_private *dev_priv = dev->dev_private;
  1427. int ret;
  1428. ret = i915_gem_suspend(dev);
  1429. if (ret) {
  1430. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1431. return ret;
  1432. }
  1433. intel_fini_runtime_pm(dev_priv);
  1434. intel_gpu_ips_teardown();
  1435. /* The i915.ko module is still not prepared to be loaded when
  1436. * the power well is not enabled, so just enable it in case
  1437. * we're going to unload/reload. */
  1438. intel_display_set_init_power(dev, true);
  1439. intel_power_domains_remove(dev);
  1440. i915_teardown_sysfs(dev);
  1441. if (dev_priv->mm.inactive_shrinker.scan_objects)
  1442. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1443. io_mapping_free(dev_priv->gtt.mappable);
  1444. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1445. acpi_video_unregister();
  1446. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1447. intel_fbdev_fini(dev);
  1448. intel_modeset_cleanup(dev);
  1449. cancel_work_sync(&dev_priv->console_resume_work);
  1450. /*
  1451. * free the memory space allocated for the child device
  1452. * config parsed from VBT
  1453. */
  1454. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1455. kfree(dev_priv->vbt.child_dev);
  1456. dev_priv->vbt.child_dev = NULL;
  1457. dev_priv->vbt.child_dev_num = 0;
  1458. }
  1459. vga_switcheroo_unregister_client(dev->pdev);
  1460. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1461. }
  1462. /* Free error state after interrupts are fully disabled. */
  1463. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1464. cancel_work_sync(&dev_priv->gpu_error.work);
  1465. i915_destroy_error_state(dev);
  1466. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  1467. if (dev->pdev->msi_enabled)
  1468. pci_disable_msi(dev->pdev);
  1469. intel_opregion_fini(dev);
  1470. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1471. /* Flush any outstanding unpin_work. */
  1472. flush_workqueue(dev_priv->wq);
  1473. mutex_lock(&dev->struct_mutex);
  1474. i915_gem_free_all_phys_object(dev);
  1475. i915_gem_cleanup_ringbuffer(dev);
  1476. i915_gem_context_fini(dev);
  1477. mutex_unlock(&dev->struct_mutex);
  1478. i915_gem_cleanup_aliasing_ppgtt(dev);
  1479. i915_gem_cleanup_stolen(dev);
  1480. if (!I915_NEED_GFX_HWS(dev))
  1481. i915_free_hws(dev);
  1482. }
  1483. list_del(&dev_priv->gtt.base.global_link);
  1484. WARN_ON(!list_empty(&dev_priv->vm_list));
  1485. drm_vblank_cleanup(dev);
  1486. intel_teardown_gmbus(dev);
  1487. intel_teardown_mchbar(dev);
  1488. destroy_workqueue(dev_priv->wq);
  1489. pm_qos_remove_request(&dev_priv->pm_qos);
  1490. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1491. intel_uncore_fini(dev);
  1492. if (dev_priv->regs != NULL)
  1493. pci_iounmap(dev->pdev, dev_priv->regs);
  1494. if (dev_priv->slab)
  1495. kmem_cache_destroy(dev_priv->slab);
  1496. pci_dev_put(dev_priv->bridge_dev);
  1497. kfree(dev->dev_private);
  1498. return 0;
  1499. }
  1500. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1501. {
  1502. int ret;
  1503. ret = i915_gem_open(dev, file);
  1504. if (ret)
  1505. return ret;
  1506. return 0;
  1507. }
  1508. /**
  1509. * i915_driver_lastclose - clean up after all DRM clients have exited
  1510. * @dev: DRM device
  1511. *
  1512. * Take care of cleaning up after all DRM clients have exited. In the
  1513. * mode setting case, we want to restore the kernel's initial mode (just
  1514. * in case the last client left us in a bad state).
  1515. *
  1516. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1517. * and DMA structures, since the kernel won't be using them, and clea
  1518. * up any GEM state.
  1519. */
  1520. void i915_driver_lastclose(struct drm_device * dev)
  1521. {
  1522. drm_i915_private_t *dev_priv = dev->dev_private;
  1523. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1524. * goes right around and calls lastclose. Check for this and don't clean
  1525. * up anything. */
  1526. if (!dev_priv)
  1527. return;
  1528. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1529. intel_fbdev_restore_mode(dev);
  1530. vga_switcheroo_process_delayed_switch();
  1531. return;
  1532. }
  1533. i915_gem_lastclose(dev);
  1534. i915_dma_cleanup(dev);
  1535. }
  1536. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1537. {
  1538. mutex_lock(&dev->struct_mutex);
  1539. i915_gem_context_close(dev, file_priv);
  1540. i915_gem_release(dev, file_priv);
  1541. mutex_unlock(&dev->struct_mutex);
  1542. }
  1543. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1544. {
  1545. struct drm_i915_file_private *file_priv = file->driver_priv;
  1546. kfree(file_priv);
  1547. }
  1548. const struct drm_ioctl_desc i915_ioctls[] = {
  1549. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1550. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1551. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1552. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1553. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1554. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1555. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1556. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1557. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1558. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1559. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1560. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1561. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1562. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1563. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1564. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1565. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1566. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1567. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1568. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1569. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1570. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1571. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1572. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1573. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1574. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1575. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1576. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1577. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1578. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1579. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1580. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1581. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1582. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1583. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1584. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1585. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1586. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1587. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1588. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1589. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1590. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1591. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1592. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1593. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1594. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1595. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1596. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1597. DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1598. };
  1599. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1600. /*
  1601. * This is really ugly: Because old userspace abused the linux agp interface to
  1602. * manage the gtt, we need to claim that all intel devices are agp. For
  1603. * otherwise the drm core refuses to initialize the agp support code.
  1604. */
  1605. int i915_driver_device_is_agp(struct drm_device * dev)
  1606. {
  1607. return 1;
  1608. }