i915_debugfs.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. enum {
  42. ACTIVE_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. static const char *yesno(int v)
  47. {
  48. return v ? "yes" : "no";
  49. }
  50. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  51. * allocated we need to hook into the minor for release. */
  52. static int
  53. drm_add_fake_info_node(struct drm_minor *minor,
  54. struct dentry *ent,
  55. const void *key)
  56. {
  57. struct drm_info_node *node;
  58. node = kmalloc(sizeof(*node), GFP_KERNEL);
  59. if (node == NULL) {
  60. debugfs_remove(ent);
  61. return -ENOMEM;
  62. }
  63. node->minor = minor;
  64. node->dent = ent;
  65. node->info_ent = (void *) key;
  66. mutex_lock(&minor->debugfs_lock);
  67. list_add(&node->list, &minor->debugfs_list);
  68. mutex_unlock(&minor->debugfs_lock);
  69. return 0;
  70. }
  71. static int i915_capabilities(struct seq_file *m, void *data)
  72. {
  73. struct drm_info_node *node = (struct drm_info_node *) m->private;
  74. struct drm_device *dev = node->minor->dev;
  75. const struct intel_device_info *info = INTEL_INFO(dev);
  76. seq_printf(m, "gen: %d\n", info->gen);
  77. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  78. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  79. #define SEP_SEMICOLON ;
  80. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  81. #undef PRINT_FLAG
  82. #undef SEP_SEMICOLON
  83. return 0;
  84. }
  85. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  86. {
  87. if (obj->user_pin_count > 0)
  88. return "P";
  89. else if (obj->pin_count > 0)
  90. return "p";
  91. else
  92. return " ";
  93. }
  94. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  95. {
  96. switch (obj->tiling_mode) {
  97. default:
  98. case I915_TILING_NONE: return " ";
  99. case I915_TILING_X: return "X";
  100. case I915_TILING_Y: return "Y";
  101. }
  102. }
  103. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  104. {
  105. return obj->has_global_gtt_mapping ? "g" : " ";
  106. }
  107. static void
  108. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  109. {
  110. struct i915_vma *vma;
  111. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  112. &obj->base,
  113. get_pin_flag(obj),
  114. get_tiling_flag(obj),
  115. get_global_flag(obj),
  116. obj->base.size / 1024,
  117. obj->base.read_domains,
  118. obj->base.write_domain,
  119. obj->last_read_seqno,
  120. obj->last_write_seqno,
  121. obj->last_fenced_seqno,
  122. i915_cache_level_str(obj->cache_level),
  123. obj->dirty ? " dirty" : "",
  124. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  125. if (obj->base.name)
  126. seq_printf(m, " (name: %d)", obj->base.name);
  127. if (obj->pin_count)
  128. seq_printf(m, " (pinned x %d)", obj->pin_count);
  129. if (obj->pin_display)
  130. seq_printf(m, " (display)");
  131. if (obj->fence_reg != I915_FENCE_REG_NONE)
  132. seq_printf(m, " (fence: %d)", obj->fence_reg);
  133. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  134. if (!i915_is_ggtt(vma->vm))
  135. seq_puts(m, " (pp");
  136. else
  137. seq_puts(m, " (g");
  138. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  139. vma->node.start, vma->node.size);
  140. }
  141. if (obj->stolen)
  142. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  143. if (obj->pin_mappable || obj->fault_mappable) {
  144. char s[3], *t = s;
  145. if (obj->pin_mappable)
  146. *t++ = 'p';
  147. if (obj->fault_mappable)
  148. *t++ = 'f';
  149. *t = '\0';
  150. seq_printf(m, " (%s mappable)", s);
  151. }
  152. if (obj->ring != NULL)
  153. seq_printf(m, " (%s)", obj->ring->name);
  154. }
  155. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  156. {
  157. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  158. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  159. seq_putc(m, ' ');
  160. }
  161. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  162. {
  163. struct drm_info_node *node = (struct drm_info_node *) m->private;
  164. uintptr_t list = (uintptr_t) node->info_ent->data;
  165. struct list_head *head;
  166. struct drm_device *dev = node->minor->dev;
  167. struct drm_i915_private *dev_priv = dev->dev_private;
  168. struct i915_address_space *vm = &dev_priv->gtt.base;
  169. struct i915_vma *vma;
  170. size_t total_obj_size, total_gtt_size;
  171. int count, ret;
  172. ret = mutex_lock_interruptible(&dev->struct_mutex);
  173. if (ret)
  174. return ret;
  175. /* FIXME: the user of this interface might want more than just GGTT */
  176. switch (list) {
  177. case ACTIVE_LIST:
  178. seq_puts(m, "Active:\n");
  179. head = &vm->active_list;
  180. break;
  181. case INACTIVE_LIST:
  182. seq_puts(m, "Inactive:\n");
  183. head = &vm->inactive_list;
  184. break;
  185. default:
  186. mutex_unlock(&dev->struct_mutex);
  187. return -EINVAL;
  188. }
  189. total_obj_size = total_gtt_size = count = 0;
  190. list_for_each_entry(vma, head, mm_list) {
  191. seq_printf(m, " ");
  192. describe_obj(m, vma->obj);
  193. seq_printf(m, "\n");
  194. total_obj_size += vma->obj->base.size;
  195. total_gtt_size += vma->node.size;
  196. count++;
  197. }
  198. mutex_unlock(&dev->struct_mutex);
  199. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  200. count, total_obj_size, total_gtt_size);
  201. return 0;
  202. }
  203. static int obj_rank_by_stolen(void *priv,
  204. struct list_head *A, struct list_head *B)
  205. {
  206. struct drm_i915_gem_object *a =
  207. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  208. struct drm_i915_gem_object *b =
  209. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  210. return a->stolen->start - b->stolen->start;
  211. }
  212. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  213. {
  214. struct drm_info_node *node = (struct drm_info_node *) m->private;
  215. struct drm_device *dev = node->minor->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct drm_i915_gem_object *obj;
  218. size_t total_obj_size, total_gtt_size;
  219. LIST_HEAD(stolen);
  220. int count, ret;
  221. ret = mutex_lock_interruptible(&dev->struct_mutex);
  222. if (ret)
  223. return ret;
  224. total_obj_size = total_gtt_size = count = 0;
  225. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  226. if (obj->stolen == NULL)
  227. continue;
  228. list_add(&obj->obj_exec_link, &stolen);
  229. total_obj_size += obj->base.size;
  230. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  231. count++;
  232. }
  233. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  234. if (obj->stolen == NULL)
  235. continue;
  236. list_add(&obj->obj_exec_link, &stolen);
  237. total_obj_size += obj->base.size;
  238. count++;
  239. }
  240. list_sort(NULL, &stolen, obj_rank_by_stolen);
  241. seq_puts(m, "Stolen:\n");
  242. while (!list_empty(&stolen)) {
  243. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  244. seq_puts(m, " ");
  245. describe_obj(m, obj);
  246. seq_putc(m, '\n');
  247. list_del_init(&obj->obj_exec_link);
  248. }
  249. mutex_unlock(&dev->struct_mutex);
  250. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  251. count, total_obj_size, total_gtt_size);
  252. return 0;
  253. }
  254. #define count_objects(list, member) do { \
  255. list_for_each_entry(obj, list, member) { \
  256. size += i915_gem_obj_ggtt_size(obj); \
  257. ++count; \
  258. if (obj->map_and_fenceable) { \
  259. mappable_size += i915_gem_obj_ggtt_size(obj); \
  260. ++mappable_count; \
  261. } \
  262. } \
  263. } while (0)
  264. struct file_stats {
  265. int count;
  266. size_t total, active, inactive, unbound;
  267. };
  268. static int per_file_stats(int id, void *ptr, void *data)
  269. {
  270. struct drm_i915_gem_object *obj = ptr;
  271. struct file_stats *stats = data;
  272. stats->count++;
  273. stats->total += obj->base.size;
  274. if (i915_gem_obj_ggtt_bound(obj)) {
  275. if (!list_empty(&obj->ring_list))
  276. stats->active += obj->base.size;
  277. else
  278. stats->inactive += obj->base.size;
  279. } else {
  280. if (!list_empty(&obj->global_list))
  281. stats->unbound += obj->base.size;
  282. }
  283. return 0;
  284. }
  285. #define count_vmas(list, member) do { \
  286. list_for_each_entry(vma, list, member) { \
  287. size += i915_gem_obj_ggtt_size(vma->obj); \
  288. ++count; \
  289. if (vma->obj->map_and_fenceable) { \
  290. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  291. ++mappable_count; \
  292. } \
  293. } \
  294. } while (0)
  295. static int i915_gem_object_info(struct seq_file *m, void* data)
  296. {
  297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  298. struct drm_device *dev = node->minor->dev;
  299. struct drm_i915_private *dev_priv = dev->dev_private;
  300. u32 count, mappable_count, purgeable_count;
  301. size_t size, mappable_size, purgeable_size;
  302. struct drm_i915_gem_object *obj;
  303. struct i915_address_space *vm = &dev_priv->gtt.base;
  304. struct drm_file *file;
  305. struct i915_vma *vma;
  306. int ret;
  307. ret = mutex_lock_interruptible(&dev->struct_mutex);
  308. if (ret)
  309. return ret;
  310. seq_printf(m, "%u objects, %zu bytes\n",
  311. dev_priv->mm.object_count,
  312. dev_priv->mm.object_memory);
  313. size = count = mappable_size = mappable_count = 0;
  314. count_objects(&dev_priv->mm.bound_list, global_list);
  315. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  316. count, mappable_count, size, mappable_size);
  317. size = count = mappable_size = mappable_count = 0;
  318. count_vmas(&vm->active_list, mm_list);
  319. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  320. count, mappable_count, size, mappable_size);
  321. size = count = mappable_size = mappable_count = 0;
  322. count_vmas(&vm->inactive_list, mm_list);
  323. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  324. count, mappable_count, size, mappable_size);
  325. size = count = purgeable_size = purgeable_count = 0;
  326. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  327. size += obj->base.size, ++count;
  328. if (obj->madv == I915_MADV_DONTNEED)
  329. purgeable_size += obj->base.size, ++purgeable_count;
  330. }
  331. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  332. size = count = mappable_size = mappable_count = 0;
  333. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  334. if (obj->fault_mappable) {
  335. size += i915_gem_obj_ggtt_size(obj);
  336. ++count;
  337. }
  338. if (obj->pin_mappable) {
  339. mappable_size += i915_gem_obj_ggtt_size(obj);
  340. ++mappable_count;
  341. }
  342. if (obj->madv == I915_MADV_DONTNEED) {
  343. purgeable_size += obj->base.size;
  344. ++purgeable_count;
  345. }
  346. }
  347. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  348. purgeable_count, purgeable_size);
  349. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  350. mappable_count, mappable_size);
  351. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  352. count, size);
  353. seq_printf(m, "%zu [%lu] gtt total\n",
  354. dev_priv->gtt.base.total,
  355. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  356. seq_putc(m, '\n');
  357. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  358. struct file_stats stats;
  359. struct task_struct *task;
  360. memset(&stats, 0, sizeof(stats));
  361. idr_for_each(&file->object_idr, per_file_stats, &stats);
  362. /*
  363. * Although we have a valid reference on file->pid, that does
  364. * not guarantee that the task_struct who called get_pid() is
  365. * still alive (e.g. get_pid(current) => fork() => exit()).
  366. * Therefore, we need to protect this ->comm access using RCU.
  367. */
  368. rcu_read_lock();
  369. task = pid_task(file->pid, PIDTYPE_PID);
  370. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  371. task ? task->comm : "<unknown>",
  372. stats.count,
  373. stats.total,
  374. stats.active,
  375. stats.inactive,
  376. stats.unbound);
  377. rcu_read_unlock();
  378. }
  379. mutex_unlock(&dev->struct_mutex);
  380. return 0;
  381. }
  382. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  383. {
  384. struct drm_info_node *node = (struct drm_info_node *) m->private;
  385. struct drm_device *dev = node->minor->dev;
  386. uintptr_t list = (uintptr_t) node->info_ent->data;
  387. struct drm_i915_private *dev_priv = dev->dev_private;
  388. struct drm_i915_gem_object *obj;
  389. size_t total_obj_size, total_gtt_size;
  390. int count, ret;
  391. ret = mutex_lock_interruptible(&dev->struct_mutex);
  392. if (ret)
  393. return ret;
  394. total_obj_size = total_gtt_size = count = 0;
  395. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  396. if (list == PINNED_LIST && obj->pin_count == 0)
  397. continue;
  398. seq_puts(m, " ");
  399. describe_obj(m, obj);
  400. seq_putc(m, '\n');
  401. total_obj_size += obj->base.size;
  402. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  403. count++;
  404. }
  405. mutex_unlock(&dev->struct_mutex);
  406. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  407. count, total_obj_size, total_gtt_size);
  408. return 0;
  409. }
  410. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  411. {
  412. struct drm_info_node *node = (struct drm_info_node *) m->private;
  413. struct drm_device *dev = node->minor->dev;
  414. unsigned long flags;
  415. struct intel_crtc *crtc;
  416. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  417. const char pipe = pipe_name(crtc->pipe);
  418. const char plane = plane_name(crtc->plane);
  419. struct intel_unpin_work *work;
  420. spin_lock_irqsave(&dev->event_lock, flags);
  421. work = crtc->unpin_work;
  422. if (work == NULL) {
  423. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  424. pipe, plane);
  425. } else {
  426. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  427. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  428. pipe, plane);
  429. } else {
  430. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  431. pipe, plane);
  432. }
  433. if (work->enable_stall_check)
  434. seq_puts(m, "Stall check enabled, ");
  435. else
  436. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  437. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  438. if (work->old_fb_obj) {
  439. struct drm_i915_gem_object *obj = work->old_fb_obj;
  440. if (obj)
  441. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  442. i915_gem_obj_ggtt_offset(obj));
  443. }
  444. if (work->pending_flip_obj) {
  445. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  446. if (obj)
  447. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  448. i915_gem_obj_ggtt_offset(obj));
  449. }
  450. }
  451. spin_unlock_irqrestore(&dev->event_lock, flags);
  452. }
  453. return 0;
  454. }
  455. static int i915_gem_request_info(struct seq_file *m, void *data)
  456. {
  457. struct drm_info_node *node = (struct drm_info_node *) m->private;
  458. struct drm_device *dev = node->minor->dev;
  459. drm_i915_private_t *dev_priv = dev->dev_private;
  460. struct intel_ring_buffer *ring;
  461. struct drm_i915_gem_request *gem_request;
  462. int ret, count, i;
  463. ret = mutex_lock_interruptible(&dev->struct_mutex);
  464. if (ret)
  465. return ret;
  466. count = 0;
  467. for_each_ring(ring, dev_priv, i) {
  468. if (list_empty(&ring->request_list))
  469. continue;
  470. seq_printf(m, "%s requests:\n", ring->name);
  471. list_for_each_entry(gem_request,
  472. &ring->request_list,
  473. list) {
  474. seq_printf(m, " %d @ %d\n",
  475. gem_request->seqno,
  476. (int) (jiffies - gem_request->emitted_jiffies));
  477. }
  478. count++;
  479. }
  480. mutex_unlock(&dev->struct_mutex);
  481. if (count == 0)
  482. seq_puts(m, "No requests\n");
  483. return 0;
  484. }
  485. static void i915_ring_seqno_info(struct seq_file *m,
  486. struct intel_ring_buffer *ring)
  487. {
  488. if (ring->get_seqno) {
  489. seq_printf(m, "Current sequence (%s): %u\n",
  490. ring->name, ring->get_seqno(ring, false));
  491. }
  492. }
  493. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  494. {
  495. struct drm_info_node *node = (struct drm_info_node *) m->private;
  496. struct drm_device *dev = node->minor->dev;
  497. drm_i915_private_t *dev_priv = dev->dev_private;
  498. struct intel_ring_buffer *ring;
  499. int ret, i;
  500. ret = mutex_lock_interruptible(&dev->struct_mutex);
  501. if (ret)
  502. return ret;
  503. intel_runtime_pm_get(dev_priv);
  504. for_each_ring(ring, dev_priv, i)
  505. i915_ring_seqno_info(m, ring);
  506. intel_runtime_pm_put(dev_priv);
  507. mutex_unlock(&dev->struct_mutex);
  508. return 0;
  509. }
  510. static int i915_interrupt_info(struct seq_file *m, void *data)
  511. {
  512. struct drm_info_node *node = (struct drm_info_node *) m->private;
  513. struct drm_device *dev = node->minor->dev;
  514. drm_i915_private_t *dev_priv = dev->dev_private;
  515. struct intel_ring_buffer *ring;
  516. int ret, i, pipe;
  517. ret = mutex_lock_interruptible(&dev->struct_mutex);
  518. if (ret)
  519. return ret;
  520. intel_runtime_pm_get(dev_priv);
  521. if (INTEL_INFO(dev)->gen >= 8) {
  522. int i;
  523. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  524. I915_READ(GEN8_MASTER_IRQ));
  525. for (i = 0; i < 4; i++) {
  526. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  527. i, I915_READ(GEN8_GT_IMR(i)));
  528. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  529. i, I915_READ(GEN8_GT_IIR(i)));
  530. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  531. i, I915_READ(GEN8_GT_IER(i)));
  532. }
  533. for_each_pipe(i) {
  534. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  535. pipe_name(i),
  536. I915_READ(GEN8_DE_PIPE_IMR(i)));
  537. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  538. pipe_name(i),
  539. I915_READ(GEN8_DE_PIPE_IIR(i)));
  540. seq_printf(m, "Pipe %c IER:\t%08x\n",
  541. pipe_name(i),
  542. I915_READ(GEN8_DE_PIPE_IER(i)));
  543. }
  544. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  545. I915_READ(GEN8_DE_PORT_IMR));
  546. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  547. I915_READ(GEN8_DE_PORT_IIR));
  548. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  549. I915_READ(GEN8_DE_PORT_IER));
  550. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  551. I915_READ(GEN8_DE_MISC_IMR));
  552. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  553. I915_READ(GEN8_DE_MISC_IIR));
  554. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  555. I915_READ(GEN8_DE_MISC_IER));
  556. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  557. I915_READ(GEN8_PCU_IMR));
  558. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  559. I915_READ(GEN8_PCU_IIR));
  560. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  561. I915_READ(GEN8_PCU_IER));
  562. } else if (IS_VALLEYVIEW(dev)) {
  563. seq_printf(m, "Display IER:\t%08x\n",
  564. I915_READ(VLV_IER));
  565. seq_printf(m, "Display IIR:\t%08x\n",
  566. I915_READ(VLV_IIR));
  567. seq_printf(m, "Display IIR_RW:\t%08x\n",
  568. I915_READ(VLV_IIR_RW));
  569. seq_printf(m, "Display IMR:\t%08x\n",
  570. I915_READ(VLV_IMR));
  571. for_each_pipe(pipe)
  572. seq_printf(m, "Pipe %c stat:\t%08x\n",
  573. pipe_name(pipe),
  574. I915_READ(PIPESTAT(pipe)));
  575. seq_printf(m, "Master IER:\t%08x\n",
  576. I915_READ(VLV_MASTER_IER));
  577. seq_printf(m, "Render IER:\t%08x\n",
  578. I915_READ(GTIER));
  579. seq_printf(m, "Render IIR:\t%08x\n",
  580. I915_READ(GTIIR));
  581. seq_printf(m, "Render IMR:\t%08x\n",
  582. I915_READ(GTIMR));
  583. seq_printf(m, "PM IER:\t\t%08x\n",
  584. I915_READ(GEN6_PMIER));
  585. seq_printf(m, "PM IIR:\t\t%08x\n",
  586. I915_READ(GEN6_PMIIR));
  587. seq_printf(m, "PM IMR:\t\t%08x\n",
  588. I915_READ(GEN6_PMIMR));
  589. seq_printf(m, "Port hotplug:\t%08x\n",
  590. I915_READ(PORT_HOTPLUG_EN));
  591. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  592. I915_READ(VLV_DPFLIPSTAT));
  593. seq_printf(m, "DPINVGTT:\t%08x\n",
  594. I915_READ(DPINVGTT));
  595. } else if (!HAS_PCH_SPLIT(dev)) {
  596. seq_printf(m, "Interrupt enable: %08x\n",
  597. I915_READ(IER));
  598. seq_printf(m, "Interrupt identity: %08x\n",
  599. I915_READ(IIR));
  600. seq_printf(m, "Interrupt mask: %08x\n",
  601. I915_READ(IMR));
  602. for_each_pipe(pipe)
  603. seq_printf(m, "Pipe %c stat: %08x\n",
  604. pipe_name(pipe),
  605. I915_READ(PIPESTAT(pipe)));
  606. } else {
  607. seq_printf(m, "North Display Interrupt enable: %08x\n",
  608. I915_READ(DEIER));
  609. seq_printf(m, "North Display Interrupt identity: %08x\n",
  610. I915_READ(DEIIR));
  611. seq_printf(m, "North Display Interrupt mask: %08x\n",
  612. I915_READ(DEIMR));
  613. seq_printf(m, "South Display Interrupt enable: %08x\n",
  614. I915_READ(SDEIER));
  615. seq_printf(m, "South Display Interrupt identity: %08x\n",
  616. I915_READ(SDEIIR));
  617. seq_printf(m, "South Display Interrupt mask: %08x\n",
  618. I915_READ(SDEIMR));
  619. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  620. I915_READ(GTIER));
  621. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  622. I915_READ(GTIIR));
  623. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  624. I915_READ(GTIMR));
  625. }
  626. seq_printf(m, "Interrupts received: %d\n",
  627. atomic_read(&dev_priv->irq_received));
  628. for_each_ring(ring, dev_priv, i) {
  629. if (INTEL_INFO(dev)->gen >= 6) {
  630. seq_printf(m,
  631. "Graphics Interrupt mask (%s): %08x\n",
  632. ring->name, I915_READ_IMR(ring));
  633. }
  634. i915_ring_seqno_info(m, ring);
  635. }
  636. intel_runtime_pm_put(dev_priv);
  637. mutex_unlock(&dev->struct_mutex);
  638. return 0;
  639. }
  640. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  641. {
  642. struct drm_info_node *node = (struct drm_info_node *) m->private;
  643. struct drm_device *dev = node->minor->dev;
  644. drm_i915_private_t *dev_priv = dev->dev_private;
  645. int i, ret;
  646. ret = mutex_lock_interruptible(&dev->struct_mutex);
  647. if (ret)
  648. return ret;
  649. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  650. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  651. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  652. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  653. seq_printf(m, "Fence %d, pin count = %d, object = ",
  654. i, dev_priv->fence_regs[i].pin_count);
  655. if (obj == NULL)
  656. seq_puts(m, "unused");
  657. else
  658. describe_obj(m, obj);
  659. seq_putc(m, '\n');
  660. }
  661. mutex_unlock(&dev->struct_mutex);
  662. return 0;
  663. }
  664. static int i915_hws_info(struct seq_file *m, void *data)
  665. {
  666. struct drm_info_node *node = (struct drm_info_node *) m->private;
  667. struct drm_device *dev = node->minor->dev;
  668. drm_i915_private_t *dev_priv = dev->dev_private;
  669. struct intel_ring_buffer *ring;
  670. const u32 *hws;
  671. int i;
  672. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  673. hws = ring->status_page.page_addr;
  674. if (hws == NULL)
  675. return 0;
  676. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  677. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  678. i * 4,
  679. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  680. }
  681. return 0;
  682. }
  683. static ssize_t
  684. i915_error_state_write(struct file *filp,
  685. const char __user *ubuf,
  686. size_t cnt,
  687. loff_t *ppos)
  688. {
  689. struct i915_error_state_file_priv *error_priv = filp->private_data;
  690. struct drm_device *dev = error_priv->dev;
  691. int ret;
  692. DRM_DEBUG_DRIVER("Resetting error state\n");
  693. ret = mutex_lock_interruptible(&dev->struct_mutex);
  694. if (ret)
  695. return ret;
  696. i915_destroy_error_state(dev);
  697. mutex_unlock(&dev->struct_mutex);
  698. return cnt;
  699. }
  700. static int i915_error_state_open(struct inode *inode, struct file *file)
  701. {
  702. struct drm_device *dev = inode->i_private;
  703. struct i915_error_state_file_priv *error_priv;
  704. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  705. if (!error_priv)
  706. return -ENOMEM;
  707. error_priv->dev = dev;
  708. i915_error_state_get(dev, error_priv);
  709. file->private_data = error_priv;
  710. return 0;
  711. }
  712. static int i915_error_state_release(struct inode *inode, struct file *file)
  713. {
  714. struct i915_error_state_file_priv *error_priv = file->private_data;
  715. i915_error_state_put(error_priv);
  716. kfree(error_priv);
  717. return 0;
  718. }
  719. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  720. size_t count, loff_t *pos)
  721. {
  722. struct i915_error_state_file_priv *error_priv = file->private_data;
  723. struct drm_i915_error_state_buf error_str;
  724. loff_t tmp_pos = 0;
  725. ssize_t ret_count = 0;
  726. int ret;
  727. ret = i915_error_state_buf_init(&error_str, count, *pos);
  728. if (ret)
  729. return ret;
  730. ret = i915_error_state_to_str(&error_str, error_priv);
  731. if (ret)
  732. goto out;
  733. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  734. error_str.buf,
  735. error_str.bytes);
  736. if (ret_count < 0)
  737. ret = ret_count;
  738. else
  739. *pos = error_str.start + ret_count;
  740. out:
  741. i915_error_state_buf_release(&error_str);
  742. return ret ?: ret_count;
  743. }
  744. static const struct file_operations i915_error_state_fops = {
  745. .owner = THIS_MODULE,
  746. .open = i915_error_state_open,
  747. .read = i915_error_state_read,
  748. .write = i915_error_state_write,
  749. .llseek = default_llseek,
  750. .release = i915_error_state_release,
  751. };
  752. static int
  753. i915_next_seqno_get(void *data, u64 *val)
  754. {
  755. struct drm_device *dev = data;
  756. drm_i915_private_t *dev_priv = dev->dev_private;
  757. int ret;
  758. ret = mutex_lock_interruptible(&dev->struct_mutex);
  759. if (ret)
  760. return ret;
  761. *val = dev_priv->next_seqno;
  762. mutex_unlock(&dev->struct_mutex);
  763. return 0;
  764. }
  765. static int
  766. i915_next_seqno_set(void *data, u64 val)
  767. {
  768. struct drm_device *dev = data;
  769. int ret;
  770. ret = mutex_lock_interruptible(&dev->struct_mutex);
  771. if (ret)
  772. return ret;
  773. ret = i915_gem_set_seqno(dev, val);
  774. mutex_unlock(&dev->struct_mutex);
  775. return ret;
  776. }
  777. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  778. i915_next_seqno_get, i915_next_seqno_set,
  779. "0x%llx\n");
  780. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  781. {
  782. struct drm_info_node *node = (struct drm_info_node *) m->private;
  783. struct drm_device *dev = node->minor->dev;
  784. drm_i915_private_t *dev_priv = dev->dev_private;
  785. u16 crstanddelay;
  786. int ret;
  787. ret = mutex_lock_interruptible(&dev->struct_mutex);
  788. if (ret)
  789. return ret;
  790. intel_runtime_pm_get(dev_priv);
  791. crstanddelay = I915_READ16(CRSTANDVID);
  792. intel_runtime_pm_put(dev_priv);
  793. mutex_unlock(&dev->struct_mutex);
  794. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  795. return 0;
  796. }
  797. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  798. {
  799. struct drm_info_node *node = (struct drm_info_node *) m->private;
  800. struct drm_device *dev = node->minor->dev;
  801. drm_i915_private_t *dev_priv = dev->dev_private;
  802. int ret = 0;
  803. intel_runtime_pm_get(dev_priv);
  804. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  805. if (IS_GEN5(dev)) {
  806. u16 rgvswctl = I915_READ16(MEMSWCTL);
  807. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  808. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  809. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  810. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  811. MEMSTAT_VID_SHIFT);
  812. seq_printf(m, "Current P-state: %d\n",
  813. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  814. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  815. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  816. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  817. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  818. u32 rpstat, cagf, reqf;
  819. u32 rpupei, rpcurup, rpprevup;
  820. u32 rpdownei, rpcurdown, rpprevdown;
  821. int max_freq;
  822. /* RPSTAT1 is in the GT power well */
  823. ret = mutex_lock_interruptible(&dev->struct_mutex);
  824. if (ret)
  825. goto out;
  826. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  827. reqf = I915_READ(GEN6_RPNSWREQ);
  828. reqf &= ~GEN6_TURBO_DISABLE;
  829. if (IS_HASWELL(dev))
  830. reqf >>= 24;
  831. else
  832. reqf >>= 25;
  833. reqf *= GT_FREQUENCY_MULTIPLIER;
  834. rpstat = I915_READ(GEN6_RPSTAT1);
  835. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  836. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  837. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  838. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  839. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  840. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  841. if (IS_HASWELL(dev))
  842. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  843. else
  844. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  845. cagf *= GT_FREQUENCY_MULTIPLIER;
  846. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  847. mutex_unlock(&dev->struct_mutex);
  848. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  849. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  850. seq_printf(m, "Render p-state ratio: %d\n",
  851. (gt_perf_status & 0xff00) >> 8);
  852. seq_printf(m, "Render p-state VID: %d\n",
  853. gt_perf_status & 0xff);
  854. seq_printf(m, "Render p-state limit: %d\n",
  855. rp_state_limits & 0xff);
  856. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  857. seq_printf(m, "CAGF: %dMHz\n", cagf);
  858. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  859. GEN6_CURICONT_MASK);
  860. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  861. GEN6_CURBSYTAVG_MASK);
  862. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  863. GEN6_CURBSYTAVG_MASK);
  864. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  865. GEN6_CURIAVG_MASK);
  866. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  867. GEN6_CURBSYTAVG_MASK);
  868. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  869. GEN6_CURBSYTAVG_MASK);
  870. max_freq = (rp_state_cap & 0xff0000) >> 16;
  871. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  872. max_freq * GT_FREQUENCY_MULTIPLIER);
  873. max_freq = (rp_state_cap & 0xff00) >> 8;
  874. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  875. max_freq * GT_FREQUENCY_MULTIPLIER);
  876. max_freq = rp_state_cap & 0xff;
  877. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  878. max_freq * GT_FREQUENCY_MULTIPLIER);
  879. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  880. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  881. } else if (IS_VALLEYVIEW(dev)) {
  882. u32 freq_sts, val;
  883. mutex_lock(&dev_priv->rps.hw_lock);
  884. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  885. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  886. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  887. val = valleyview_rps_max_freq(dev_priv);
  888. seq_printf(m, "max GPU freq: %d MHz\n",
  889. vlv_gpu_freq(dev_priv, val));
  890. val = valleyview_rps_min_freq(dev_priv);
  891. seq_printf(m, "min GPU freq: %d MHz\n",
  892. vlv_gpu_freq(dev_priv, val));
  893. seq_printf(m, "current GPU freq: %d MHz\n",
  894. vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  895. mutex_unlock(&dev_priv->rps.hw_lock);
  896. } else {
  897. seq_puts(m, "no P-state info available\n");
  898. }
  899. out:
  900. intel_runtime_pm_put(dev_priv);
  901. return ret;
  902. }
  903. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  904. {
  905. struct drm_info_node *node = (struct drm_info_node *) m->private;
  906. struct drm_device *dev = node->minor->dev;
  907. drm_i915_private_t *dev_priv = dev->dev_private;
  908. u32 delayfreq;
  909. int ret, i;
  910. ret = mutex_lock_interruptible(&dev->struct_mutex);
  911. if (ret)
  912. return ret;
  913. intel_runtime_pm_get(dev_priv);
  914. for (i = 0; i < 16; i++) {
  915. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  916. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  917. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  918. }
  919. intel_runtime_pm_put(dev_priv);
  920. mutex_unlock(&dev->struct_mutex);
  921. return 0;
  922. }
  923. static inline int MAP_TO_MV(int map)
  924. {
  925. return 1250 - (map * 25);
  926. }
  927. static int i915_inttoext_table(struct seq_file *m, void *unused)
  928. {
  929. struct drm_info_node *node = (struct drm_info_node *) m->private;
  930. struct drm_device *dev = node->minor->dev;
  931. drm_i915_private_t *dev_priv = dev->dev_private;
  932. u32 inttoext;
  933. int ret, i;
  934. ret = mutex_lock_interruptible(&dev->struct_mutex);
  935. if (ret)
  936. return ret;
  937. intel_runtime_pm_get(dev_priv);
  938. for (i = 1; i <= 32; i++) {
  939. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  940. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  941. }
  942. intel_runtime_pm_put(dev_priv);
  943. mutex_unlock(&dev->struct_mutex);
  944. return 0;
  945. }
  946. static int ironlake_drpc_info(struct seq_file *m)
  947. {
  948. struct drm_info_node *node = (struct drm_info_node *) m->private;
  949. struct drm_device *dev = node->minor->dev;
  950. drm_i915_private_t *dev_priv = dev->dev_private;
  951. u32 rgvmodectl, rstdbyctl;
  952. u16 crstandvid;
  953. int ret;
  954. ret = mutex_lock_interruptible(&dev->struct_mutex);
  955. if (ret)
  956. return ret;
  957. intel_runtime_pm_get(dev_priv);
  958. rgvmodectl = I915_READ(MEMMODECTL);
  959. rstdbyctl = I915_READ(RSTDBYCTL);
  960. crstandvid = I915_READ16(CRSTANDVID);
  961. intel_runtime_pm_put(dev_priv);
  962. mutex_unlock(&dev->struct_mutex);
  963. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  964. "yes" : "no");
  965. seq_printf(m, "Boost freq: %d\n",
  966. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  967. MEMMODE_BOOST_FREQ_SHIFT);
  968. seq_printf(m, "HW control enabled: %s\n",
  969. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  970. seq_printf(m, "SW control enabled: %s\n",
  971. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  972. seq_printf(m, "Gated voltage change: %s\n",
  973. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  974. seq_printf(m, "Starting frequency: P%d\n",
  975. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  976. seq_printf(m, "Max P-state: P%d\n",
  977. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  978. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  979. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  980. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  981. seq_printf(m, "Render standby enabled: %s\n",
  982. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  983. seq_puts(m, "Current RS state: ");
  984. switch (rstdbyctl & RSX_STATUS_MASK) {
  985. case RSX_STATUS_ON:
  986. seq_puts(m, "on\n");
  987. break;
  988. case RSX_STATUS_RC1:
  989. seq_puts(m, "RC1\n");
  990. break;
  991. case RSX_STATUS_RC1E:
  992. seq_puts(m, "RC1E\n");
  993. break;
  994. case RSX_STATUS_RS1:
  995. seq_puts(m, "RS1\n");
  996. break;
  997. case RSX_STATUS_RS2:
  998. seq_puts(m, "RS2 (RC6)\n");
  999. break;
  1000. case RSX_STATUS_RS3:
  1001. seq_puts(m, "RC3 (RC6+)\n");
  1002. break;
  1003. default:
  1004. seq_puts(m, "unknown\n");
  1005. break;
  1006. }
  1007. return 0;
  1008. }
  1009. static int vlv_drpc_info(struct seq_file *m)
  1010. {
  1011. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1012. struct drm_device *dev = node->minor->dev;
  1013. struct drm_i915_private *dev_priv = dev->dev_private;
  1014. u32 rpmodectl1, rcctl1;
  1015. unsigned fw_rendercount = 0, fw_mediacount = 0;
  1016. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1017. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1018. seq_printf(m, "Video Turbo Mode: %s\n",
  1019. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1020. seq_printf(m, "Turbo enabled: %s\n",
  1021. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1022. seq_printf(m, "HW control enabled: %s\n",
  1023. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1024. seq_printf(m, "SW control enabled: %s\n",
  1025. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1026. GEN6_RP_MEDIA_SW_MODE));
  1027. seq_printf(m, "RC6 Enabled: %s\n",
  1028. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1029. GEN6_RC_CTL_EI_MODE(1))));
  1030. seq_printf(m, "Render Power Well: %s\n",
  1031. (I915_READ(VLV_GTLC_PW_STATUS) &
  1032. VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1033. seq_printf(m, "Media Power Well: %s\n",
  1034. (I915_READ(VLV_GTLC_PW_STATUS) &
  1035. VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1036. spin_lock_irq(&dev_priv->uncore.lock);
  1037. fw_rendercount = dev_priv->uncore.fw_rendercount;
  1038. fw_mediacount = dev_priv->uncore.fw_mediacount;
  1039. spin_unlock_irq(&dev_priv->uncore.lock);
  1040. seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
  1041. seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
  1042. return 0;
  1043. }
  1044. static int gen6_drpc_info(struct seq_file *m)
  1045. {
  1046. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1047. struct drm_device *dev = node->minor->dev;
  1048. struct drm_i915_private *dev_priv = dev->dev_private;
  1049. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1050. unsigned forcewake_count;
  1051. int count = 0, ret;
  1052. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1053. if (ret)
  1054. return ret;
  1055. intel_runtime_pm_get(dev_priv);
  1056. spin_lock_irq(&dev_priv->uncore.lock);
  1057. forcewake_count = dev_priv->uncore.forcewake_count;
  1058. spin_unlock_irq(&dev_priv->uncore.lock);
  1059. if (forcewake_count) {
  1060. seq_puts(m, "RC information inaccurate because somebody "
  1061. "holds a forcewake reference \n");
  1062. } else {
  1063. /* NB: we cannot use forcewake, else we read the wrong values */
  1064. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1065. udelay(10);
  1066. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1067. }
  1068. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1069. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1070. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1071. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1072. mutex_unlock(&dev->struct_mutex);
  1073. mutex_lock(&dev_priv->rps.hw_lock);
  1074. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1075. mutex_unlock(&dev_priv->rps.hw_lock);
  1076. intel_runtime_pm_put(dev_priv);
  1077. seq_printf(m, "Video Turbo Mode: %s\n",
  1078. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1079. seq_printf(m, "HW control enabled: %s\n",
  1080. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1081. seq_printf(m, "SW control enabled: %s\n",
  1082. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1083. GEN6_RP_MEDIA_SW_MODE));
  1084. seq_printf(m, "RC1e Enabled: %s\n",
  1085. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1086. seq_printf(m, "RC6 Enabled: %s\n",
  1087. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1088. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1089. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1090. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1091. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1092. seq_puts(m, "Current RC state: ");
  1093. switch (gt_core_status & GEN6_RCn_MASK) {
  1094. case GEN6_RC0:
  1095. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1096. seq_puts(m, "Core Power Down\n");
  1097. else
  1098. seq_puts(m, "on\n");
  1099. break;
  1100. case GEN6_RC3:
  1101. seq_puts(m, "RC3\n");
  1102. break;
  1103. case GEN6_RC6:
  1104. seq_puts(m, "RC6\n");
  1105. break;
  1106. case GEN6_RC7:
  1107. seq_puts(m, "RC7\n");
  1108. break;
  1109. default:
  1110. seq_puts(m, "Unknown\n");
  1111. break;
  1112. }
  1113. seq_printf(m, "Core Power Down: %s\n",
  1114. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1115. /* Not exactly sure what this is */
  1116. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1117. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1118. seq_printf(m, "RC6 residency since boot: %u\n",
  1119. I915_READ(GEN6_GT_GFX_RC6));
  1120. seq_printf(m, "RC6+ residency since boot: %u\n",
  1121. I915_READ(GEN6_GT_GFX_RC6p));
  1122. seq_printf(m, "RC6++ residency since boot: %u\n",
  1123. I915_READ(GEN6_GT_GFX_RC6pp));
  1124. seq_printf(m, "RC6 voltage: %dmV\n",
  1125. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1126. seq_printf(m, "RC6+ voltage: %dmV\n",
  1127. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1128. seq_printf(m, "RC6++ voltage: %dmV\n",
  1129. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1130. return 0;
  1131. }
  1132. static int i915_drpc_info(struct seq_file *m, void *unused)
  1133. {
  1134. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1135. struct drm_device *dev = node->minor->dev;
  1136. if (IS_VALLEYVIEW(dev))
  1137. return vlv_drpc_info(m);
  1138. else if (IS_GEN6(dev) || IS_GEN7(dev))
  1139. return gen6_drpc_info(m);
  1140. else
  1141. return ironlake_drpc_info(m);
  1142. }
  1143. static int i915_fbc_status(struct seq_file *m, void *unused)
  1144. {
  1145. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1146. struct drm_device *dev = node->minor->dev;
  1147. drm_i915_private_t *dev_priv = dev->dev_private;
  1148. if (!HAS_FBC(dev)) {
  1149. seq_puts(m, "FBC unsupported on this chipset\n");
  1150. return 0;
  1151. }
  1152. if (intel_fbc_enabled(dev)) {
  1153. seq_puts(m, "FBC enabled\n");
  1154. } else {
  1155. seq_puts(m, "FBC disabled: ");
  1156. switch (dev_priv->fbc.no_fbc_reason) {
  1157. case FBC_OK:
  1158. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1159. break;
  1160. case FBC_UNSUPPORTED:
  1161. seq_puts(m, "unsupported by this chipset");
  1162. break;
  1163. case FBC_NO_OUTPUT:
  1164. seq_puts(m, "no outputs");
  1165. break;
  1166. case FBC_STOLEN_TOO_SMALL:
  1167. seq_puts(m, "not enough stolen memory");
  1168. break;
  1169. case FBC_UNSUPPORTED_MODE:
  1170. seq_puts(m, "mode not supported");
  1171. break;
  1172. case FBC_MODE_TOO_LARGE:
  1173. seq_puts(m, "mode too large");
  1174. break;
  1175. case FBC_BAD_PLANE:
  1176. seq_puts(m, "FBC unsupported on plane");
  1177. break;
  1178. case FBC_NOT_TILED:
  1179. seq_puts(m, "scanout buffer not tiled");
  1180. break;
  1181. case FBC_MULTIPLE_PIPES:
  1182. seq_puts(m, "multiple pipes are enabled");
  1183. break;
  1184. case FBC_MODULE_PARAM:
  1185. seq_puts(m, "disabled per module param (default off)");
  1186. break;
  1187. case FBC_CHIP_DEFAULT:
  1188. seq_puts(m, "disabled per chip default");
  1189. break;
  1190. default:
  1191. seq_puts(m, "unknown reason");
  1192. }
  1193. seq_putc(m, '\n');
  1194. }
  1195. return 0;
  1196. }
  1197. static int i915_ips_status(struct seq_file *m, void *unused)
  1198. {
  1199. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1200. struct drm_device *dev = node->minor->dev;
  1201. struct drm_i915_private *dev_priv = dev->dev_private;
  1202. if (!HAS_IPS(dev)) {
  1203. seq_puts(m, "not supported\n");
  1204. return 0;
  1205. }
  1206. if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
  1207. seq_puts(m, "enabled\n");
  1208. else
  1209. seq_puts(m, "disabled\n");
  1210. return 0;
  1211. }
  1212. static int i915_sr_status(struct seq_file *m, void *unused)
  1213. {
  1214. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1215. struct drm_device *dev = node->minor->dev;
  1216. drm_i915_private_t *dev_priv = dev->dev_private;
  1217. bool sr_enabled = false;
  1218. if (HAS_PCH_SPLIT(dev))
  1219. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1220. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1221. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1222. else if (IS_I915GM(dev))
  1223. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1224. else if (IS_PINEVIEW(dev))
  1225. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1226. seq_printf(m, "self-refresh: %s\n",
  1227. sr_enabled ? "enabled" : "disabled");
  1228. return 0;
  1229. }
  1230. static int i915_emon_status(struct seq_file *m, void *unused)
  1231. {
  1232. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1233. struct drm_device *dev = node->minor->dev;
  1234. drm_i915_private_t *dev_priv = dev->dev_private;
  1235. unsigned long temp, chipset, gfx;
  1236. int ret;
  1237. if (!IS_GEN5(dev))
  1238. return -ENODEV;
  1239. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1240. if (ret)
  1241. return ret;
  1242. temp = i915_mch_val(dev_priv);
  1243. chipset = i915_chipset_val(dev_priv);
  1244. gfx = i915_gfx_val(dev_priv);
  1245. mutex_unlock(&dev->struct_mutex);
  1246. seq_printf(m, "GMCH temp: %ld\n", temp);
  1247. seq_printf(m, "Chipset power: %ld\n", chipset);
  1248. seq_printf(m, "GFX power: %ld\n", gfx);
  1249. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1250. return 0;
  1251. }
  1252. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1253. {
  1254. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1255. struct drm_device *dev = node->minor->dev;
  1256. drm_i915_private_t *dev_priv = dev->dev_private;
  1257. int ret;
  1258. int gpu_freq, ia_freq;
  1259. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1260. seq_puts(m, "unsupported on this chipset\n");
  1261. return 0;
  1262. }
  1263. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1264. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1265. if (ret)
  1266. return ret;
  1267. intel_runtime_pm_get(dev_priv);
  1268. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1269. for (gpu_freq = dev_priv->rps.min_delay;
  1270. gpu_freq <= dev_priv->rps.max_delay;
  1271. gpu_freq++) {
  1272. ia_freq = gpu_freq;
  1273. sandybridge_pcode_read(dev_priv,
  1274. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1275. &ia_freq);
  1276. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1277. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1278. ((ia_freq >> 0) & 0xff) * 100,
  1279. ((ia_freq >> 8) & 0xff) * 100);
  1280. }
  1281. intel_runtime_pm_put(dev_priv);
  1282. mutex_unlock(&dev_priv->rps.hw_lock);
  1283. return 0;
  1284. }
  1285. static int i915_gfxec(struct seq_file *m, void *unused)
  1286. {
  1287. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1288. struct drm_device *dev = node->minor->dev;
  1289. drm_i915_private_t *dev_priv = dev->dev_private;
  1290. int ret;
  1291. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1292. if (ret)
  1293. return ret;
  1294. intel_runtime_pm_get(dev_priv);
  1295. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1296. intel_runtime_pm_put(dev_priv);
  1297. mutex_unlock(&dev->struct_mutex);
  1298. return 0;
  1299. }
  1300. static int i915_opregion(struct seq_file *m, void *unused)
  1301. {
  1302. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1303. struct drm_device *dev = node->minor->dev;
  1304. drm_i915_private_t *dev_priv = dev->dev_private;
  1305. struct intel_opregion *opregion = &dev_priv->opregion;
  1306. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1307. int ret;
  1308. if (data == NULL)
  1309. return -ENOMEM;
  1310. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1311. if (ret)
  1312. goto out;
  1313. if (opregion->header) {
  1314. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1315. seq_write(m, data, OPREGION_SIZE);
  1316. }
  1317. mutex_unlock(&dev->struct_mutex);
  1318. out:
  1319. kfree(data);
  1320. return 0;
  1321. }
  1322. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1323. {
  1324. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1325. struct drm_device *dev = node->minor->dev;
  1326. struct intel_fbdev *ifbdev = NULL;
  1327. struct intel_framebuffer *fb;
  1328. #ifdef CONFIG_DRM_I915_FBDEV
  1329. struct drm_i915_private *dev_priv = dev->dev_private;
  1330. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1331. if (ret)
  1332. return ret;
  1333. ifbdev = dev_priv->fbdev;
  1334. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1335. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1336. fb->base.width,
  1337. fb->base.height,
  1338. fb->base.depth,
  1339. fb->base.bits_per_pixel,
  1340. atomic_read(&fb->base.refcount.refcount));
  1341. describe_obj(m, fb->obj);
  1342. seq_putc(m, '\n');
  1343. mutex_unlock(&dev->mode_config.mutex);
  1344. #endif
  1345. mutex_lock(&dev->mode_config.fb_lock);
  1346. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1347. if (ifbdev && &fb->base == ifbdev->helper.fb)
  1348. continue;
  1349. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1350. fb->base.width,
  1351. fb->base.height,
  1352. fb->base.depth,
  1353. fb->base.bits_per_pixel,
  1354. atomic_read(&fb->base.refcount.refcount));
  1355. describe_obj(m, fb->obj);
  1356. seq_putc(m, '\n');
  1357. }
  1358. mutex_unlock(&dev->mode_config.fb_lock);
  1359. return 0;
  1360. }
  1361. static int i915_context_status(struct seq_file *m, void *unused)
  1362. {
  1363. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1364. struct drm_device *dev = node->minor->dev;
  1365. drm_i915_private_t *dev_priv = dev->dev_private;
  1366. struct intel_ring_buffer *ring;
  1367. struct i915_hw_context *ctx;
  1368. int ret, i;
  1369. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1370. if (ret)
  1371. return ret;
  1372. if (dev_priv->ips.pwrctx) {
  1373. seq_puts(m, "power context ");
  1374. describe_obj(m, dev_priv->ips.pwrctx);
  1375. seq_putc(m, '\n');
  1376. }
  1377. if (dev_priv->ips.renderctx) {
  1378. seq_puts(m, "render context ");
  1379. describe_obj(m, dev_priv->ips.renderctx);
  1380. seq_putc(m, '\n');
  1381. }
  1382. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1383. seq_puts(m, "HW context ");
  1384. describe_ctx(m, ctx);
  1385. for_each_ring(ring, dev_priv, i)
  1386. if (ring->default_context == ctx)
  1387. seq_printf(m, "(default context %s) ", ring->name);
  1388. describe_obj(m, ctx->obj);
  1389. seq_putc(m, '\n');
  1390. }
  1391. mutex_unlock(&dev->mode_config.mutex);
  1392. return 0;
  1393. }
  1394. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1395. {
  1396. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1397. struct drm_device *dev = node->minor->dev;
  1398. struct drm_i915_private *dev_priv = dev->dev_private;
  1399. unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
  1400. spin_lock_irq(&dev_priv->uncore.lock);
  1401. if (IS_VALLEYVIEW(dev)) {
  1402. fw_rendercount = dev_priv->uncore.fw_rendercount;
  1403. fw_mediacount = dev_priv->uncore.fw_mediacount;
  1404. } else
  1405. forcewake_count = dev_priv->uncore.forcewake_count;
  1406. spin_unlock_irq(&dev_priv->uncore.lock);
  1407. if (IS_VALLEYVIEW(dev)) {
  1408. seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
  1409. seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
  1410. } else
  1411. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1412. return 0;
  1413. }
  1414. static const char *swizzle_string(unsigned swizzle)
  1415. {
  1416. switch (swizzle) {
  1417. case I915_BIT_6_SWIZZLE_NONE:
  1418. return "none";
  1419. case I915_BIT_6_SWIZZLE_9:
  1420. return "bit9";
  1421. case I915_BIT_6_SWIZZLE_9_10:
  1422. return "bit9/bit10";
  1423. case I915_BIT_6_SWIZZLE_9_11:
  1424. return "bit9/bit11";
  1425. case I915_BIT_6_SWIZZLE_9_10_11:
  1426. return "bit9/bit10/bit11";
  1427. case I915_BIT_6_SWIZZLE_9_17:
  1428. return "bit9/bit17";
  1429. case I915_BIT_6_SWIZZLE_9_10_17:
  1430. return "bit9/bit10/bit17";
  1431. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1432. return "unknown";
  1433. }
  1434. return "bug";
  1435. }
  1436. static int i915_swizzle_info(struct seq_file *m, void *data)
  1437. {
  1438. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1439. struct drm_device *dev = node->minor->dev;
  1440. struct drm_i915_private *dev_priv = dev->dev_private;
  1441. int ret;
  1442. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1443. if (ret)
  1444. return ret;
  1445. intel_runtime_pm_get(dev_priv);
  1446. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1447. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1448. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1449. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1450. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1451. seq_printf(m, "DDC = 0x%08x\n",
  1452. I915_READ(DCC));
  1453. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1454. I915_READ16(C0DRB3));
  1455. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1456. I915_READ16(C1DRB3));
  1457. } else if (INTEL_INFO(dev)->gen >= 6) {
  1458. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1459. I915_READ(MAD_DIMM_C0));
  1460. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1461. I915_READ(MAD_DIMM_C1));
  1462. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1463. I915_READ(MAD_DIMM_C2));
  1464. seq_printf(m, "TILECTL = 0x%08x\n",
  1465. I915_READ(TILECTL));
  1466. if (IS_GEN8(dev))
  1467. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1468. I915_READ(GAMTARBMODE));
  1469. else
  1470. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1471. I915_READ(ARB_MODE));
  1472. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1473. I915_READ(DISP_ARB_CTL));
  1474. }
  1475. intel_runtime_pm_put(dev_priv);
  1476. mutex_unlock(&dev->struct_mutex);
  1477. return 0;
  1478. }
  1479. static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1480. {
  1481. struct drm_i915_private *dev_priv = dev->dev_private;
  1482. struct intel_ring_buffer *ring;
  1483. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1484. int unused, i;
  1485. if (!ppgtt)
  1486. return;
  1487. seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
  1488. seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
  1489. for_each_ring(ring, dev_priv, unused) {
  1490. seq_printf(m, "%s\n", ring->name);
  1491. for (i = 0; i < 4; i++) {
  1492. u32 offset = 0x270 + i * 8;
  1493. u64 pdp = I915_READ(ring->mmio_base + offset + 4);
  1494. pdp <<= 32;
  1495. pdp |= I915_READ(ring->mmio_base + offset);
  1496. for (i = 0; i < 4; i++)
  1497. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1498. }
  1499. }
  1500. }
  1501. static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1502. {
  1503. struct drm_i915_private *dev_priv = dev->dev_private;
  1504. struct intel_ring_buffer *ring;
  1505. int i;
  1506. if (INTEL_INFO(dev)->gen == 6)
  1507. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1508. for_each_ring(ring, dev_priv, i) {
  1509. seq_printf(m, "%s\n", ring->name);
  1510. if (INTEL_INFO(dev)->gen == 7)
  1511. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1512. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1513. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1514. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1515. }
  1516. if (dev_priv->mm.aliasing_ppgtt) {
  1517. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1518. seq_puts(m, "aliasing PPGTT:\n");
  1519. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1520. }
  1521. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1522. }
  1523. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1524. {
  1525. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1526. struct drm_device *dev = node->minor->dev;
  1527. struct drm_i915_private *dev_priv = dev->dev_private;
  1528. int ret = mutex_lock_interruptible(&dev->struct_mutex);
  1529. if (ret)
  1530. return ret;
  1531. intel_runtime_pm_get(dev_priv);
  1532. if (INTEL_INFO(dev)->gen >= 8)
  1533. gen8_ppgtt_info(m, dev);
  1534. else if (INTEL_INFO(dev)->gen >= 6)
  1535. gen6_ppgtt_info(m, dev);
  1536. intel_runtime_pm_put(dev_priv);
  1537. mutex_unlock(&dev->struct_mutex);
  1538. return 0;
  1539. }
  1540. static int i915_dpio_info(struct seq_file *m, void *data)
  1541. {
  1542. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1543. struct drm_device *dev = node->minor->dev;
  1544. struct drm_i915_private *dev_priv = dev->dev_private;
  1545. int ret;
  1546. if (!IS_VALLEYVIEW(dev)) {
  1547. seq_puts(m, "unsupported\n");
  1548. return 0;
  1549. }
  1550. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1551. if (ret)
  1552. return ret;
  1553. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1554. seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
  1555. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
  1556. seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
  1557. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
  1558. seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
  1559. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
  1560. seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
  1561. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
  1562. seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
  1563. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
  1564. seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
  1565. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
  1566. seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
  1567. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
  1568. seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
  1569. vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
  1570. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1571. vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
  1572. mutex_unlock(&dev_priv->dpio_lock);
  1573. return 0;
  1574. }
  1575. static int i915_llc(struct seq_file *m, void *data)
  1576. {
  1577. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1578. struct drm_device *dev = node->minor->dev;
  1579. struct drm_i915_private *dev_priv = dev->dev_private;
  1580. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1581. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1582. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1583. return 0;
  1584. }
  1585. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1586. {
  1587. struct drm_info_node *node = m->private;
  1588. struct drm_device *dev = node->minor->dev;
  1589. struct drm_i915_private *dev_priv = dev->dev_private;
  1590. u32 psrperf = 0;
  1591. bool enabled = false;
  1592. intel_runtime_pm_get(dev_priv);
  1593. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1594. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1595. enabled = HAS_PSR(dev) &&
  1596. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1597. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1598. if (HAS_PSR(dev))
  1599. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1600. EDP_PSR_PERF_CNT_MASK;
  1601. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1602. intel_runtime_pm_put(dev_priv);
  1603. return 0;
  1604. }
  1605. static int i915_energy_uJ(struct seq_file *m, void *data)
  1606. {
  1607. struct drm_info_node *node = m->private;
  1608. struct drm_device *dev = node->minor->dev;
  1609. struct drm_i915_private *dev_priv = dev->dev_private;
  1610. u64 power;
  1611. u32 units;
  1612. if (INTEL_INFO(dev)->gen < 6)
  1613. return -ENODEV;
  1614. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1615. power = (power & 0x1f00) >> 8;
  1616. units = 1000000 / (1 << power); /* convert to uJ */
  1617. power = I915_READ(MCH_SECP_NRG_STTS);
  1618. power *= units;
  1619. seq_printf(m, "%llu", (long long unsigned)power);
  1620. return 0;
  1621. }
  1622. static int i915_pc8_status(struct seq_file *m, void *unused)
  1623. {
  1624. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1625. struct drm_device *dev = node->minor->dev;
  1626. struct drm_i915_private *dev_priv = dev->dev_private;
  1627. if (!IS_HASWELL(dev)) {
  1628. seq_puts(m, "not supported\n");
  1629. return 0;
  1630. }
  1631. mutex_lock(&dev_priv->pc8.lock);
  1632. seq_printf(m, "Requirements met: %s\n",
  1633. yesno(dev_priv->pc8.requirements_met));
  1634. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1635. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1636. seq_printf(m, "IRQs disabled: %s\n",
  1637. yesno(dev_priv->pc8.irqs_disabled));
  1638. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1639. mutex_unlock(&dev_priv->pc8.lock);
  1640. return 0;
  1641. }
  1642. static const char *power_domain_str(enum intel_display_power_domain domain)
  1643. {
  1644. switch (domain) {
  1645. case POWER_DOMAIN_PIPE_A:
  1646. return "PIPE_A";
  1647. case POWER_DOMAIN_PIPE_B:
  1648. return "PIPE_B";
  1649. case POWER_DOMAIN_PIPE_C:
  1650. return "PIPE_C";
  1651. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  1652. return "PIPE_A_PANEL_FITTER";
  1653. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  1654. return "PIPE_B_PANEL_FITTER";
  1655. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  1656. return "PIPE_C_PANEL_FITTER";
  1657. case POWER_DOMAIN_TRANSCODER_A:
  1658. return "TRANSCODER_A";
  1659. case POWER_DOMAIN_TRANSCODER_B:
  1660. return "TRANSCODER_B";
  1661. case POWER_DOMAIN_TRANSCODER_C:
  1662. return "TRANSCODER_C";
  1663. case POWER_DOMAIN_TRANSCODER_EDP:
  1664. return "TRANSCODER_EDP";
  1665. case POWER_DOMAIN_VGA:
  1666. return "VGA";
  1667. case POWER_DOMAIN_AUDIO:
  1668. return "AUDIO";
  1669. case POWER_DOMAIN_INIT:
  1670. return "INIT";
  1671. default:
  1672. WARN_ON(1);
  1673. return "?";
  1674. }
  1675. }
  1676. static int i915_power_domain_info(struct seq_file *m, void *unused)
  1677. {
  1678. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1679. struct drm_device *dev = node->minor->dev;
  1680. struct drm_i915_private *dev_priv = dev->dev_private;
  1681. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1682. int i;
  1683. mutex_lock(&power_domains->lock);
  1684. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  1685. for (i = 0; i < power_domains->power_well_count; i++) {
  1686. struct i915_power_well *power_well;
  1687. enum intel_display_power_domain power_domain;
  1688. power_well = &power_domains->power_wells[i];
  1689. seq_printf(m, "%-25s %d\n", power_well->name,
  1690. power_well->count);
  1691. for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
  1692. power_domain++) {
  1693. if (!(BIT(power_domain) & power_well->domains))
  1694. continue;
  1695. seq_printf(m, " %-23s %d\n",
  1696. power_domain_str(power_domain),
  1697. power_domains->domain_use_count[power_domain]);
  1698. }
  1699. }
  1700. mutex_unlock(&power_domains->lock);
  1701. return 0;
  1702. }
  1703. struct pipe_crc_info {
  1704. const char *name;
  1705. struct drm_device *dev;
  1706. enum pipe pipe;
  1707. };
  1708. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  1709. {
  1710. struct pipe_crc_info *info = inode->i_private;
  1711. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1712. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1713. if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
  1714. return -ENODEV;
  1715. spin_lock_irq(&pipe_crc->lock);
  1716. if (pipe_crc->opened) {
  1717. spin_unlock_irq(&pipe_crc->lock);
  1718. return -EBUSY; /* already open */
  1719. }
  1720. pipe_crc->opened = true;
  1721. filep->private_data = inode->i_private;
  1722. spin_unlock_irq(&pipe_crc->lock);
  1723. return 0;
  1724. }
  1725. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  1726. {
  1727. struct pipe_crc_info *info = inode->i_private;
  1728. struct drm_i915_private *dev_priv = info->dev->dev_private;
  1729. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1730. spin_lock_irq(&pipe_crc->lock);
  1731. pipe_crc->opened = false;
  1732. spin_unlock_irq(&pipe_crc->lock);
  1733. return 0;
  1734. }
  1735. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  1736. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  1737. /* account for \'0' */
  1738. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  1739. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  1740. {
  1741. assert_spin_locked(&pipe_crc->lock);
  1742. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  1743. INTEL_PIPE_CRC_ENTRIES_NR);
  1744. }
  1745. static ssize_t
  1746. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  1747. loff_t *pos)
  1748. {
  1749. struct pipe_crc_info *info = filep->private_data;
  1750. struct drm_device *dev = info->dev;
  1751. struct drm_i915_private *dev_priv = dev->dev_private;
  1752. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  1753. char buf[PIPE_CRC_BUFFER_LEN];
  1754. int head, tail, n_entries, n;
  1755. ssize_t bytes_read;
  1756. /*
  1757. * Don't allow user space to provide buffers not big enough to hold
  1758. * a line of data.
  1759. */
  1760. if (count < PIPE_CRC_LINE_LEN)
  1761. return -EINVAL;
  1762. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  1763. return 0;
  1764. /* nothing to read */
  1765. spin_lock_irq(&pipe_crc->lock);
  1766. while (pipe_crc_data_count(pipe_crc) == 0) {
  1767. int ret;
  1768. if (filep->f_flags & O_NONBLOCK) {
  1769. spin_unlock_irq(&pipe_crc->lock);
  1770. return -EAGAIN;
  1771. }
  1772. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  1773. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  1774. if (ret) {
  1775. spin_unlock_irq(&pipe_crc->lock);
  1776. return ret;
  1777. }
  1778. }
  1779. /* We now have one or more entries to read */
  1780. head = pipe_crc->head;
  1781. tail = pipe_crc->tail;
  1782. n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
  1783. count / PIPE_CRC_LINE_LEN);
  1784. spin_unlock_irq(&pipe_crc->lock);
  1785. bytes_read = 0;
  1786. n = 0;
  1787. do {
  1788. struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
  1789. int ret;
  1790. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  1791. "%8u %8x %8x %8x %8x %8x\n",
  1792. entry->frame, entry->crc[0],
  1793. entry->crc[1], entry->crc[2],
  1794. entry->crc[3], entry->crc[4]);
  1795. ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
  1796. buf, PIPE_CRC_LINE_LEN);
  1797. if (ret == PIPE_CRC_LINE_LEN)
  1798. return -EFAULT;
  1799. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  1800. tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1801. n++;
  1802. } while (--n_entries);
  1803. spin_lock_irq(&pipe_crc->lock);
  1804. pipe_crc->tail = tail;
  1805. spin_unlock_irq(&pipe_crc->lock);
  1806. return bytes_read;
  1807. }
  1808. static const struct file_operations i915_pipe_crc_fops = {
  1809. .owner = THIS_MODULE,
  1810. .open = i915_pipe_crc_open,
  1811. .read = i915_pipe_crc_read,
  1812. .release = i915_pipe_crc_release,
  1813. };
  1814. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  1815. {
  1816. .name = "i915_pipe_A_crc",
  1817. .pipe = PIPE_A,
  1818. },
  1819. {
  1820. .name = "i915_pipe_B_crc",
  1821. .pipe = PIPE_B,
  1822. },
  1823. {
  1824. .name = "i915_pipe_C_crc",
  1825. .pipe = PIPE_C,
  1826. },
  1827. };
  1828. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  1829. enum pipe pipe)
  1830. {
  1831. struct drm_device *dev = minor->dev;
  1832. struct dentry *ent;
  1833. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  1834. info->dev = dev;
  1835. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  1836. &i915_pipe_crc_fops);
  1837. if (!ent)
  1838. return -ENOMEM;
  1839. return drm_add_fake_info_node(minor, ent, info);
  1840. }
  1841. static const char * const pipe_crc_sources[] = {
  1842. "none",
  1843. "plane1",
  1844. "plane2",
  1845. "pf",
  1846. "pipe",
  1847. "TV",
  1848. "DP-B",
  1849. "DP-C",
  1850. "DP-D",
  1851. "auto",
  1852. };
  1853. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1854. {
  1855. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1856. return pipe_crc_sources[source];
  1857. }
  1858. static int display_crc_ctl_show(struct seq_file *m, void *data)
  1859. {
  1860. struct drm_device *dev = m->private;
  1861. struct drm_i915_private *dev_priv = dev->dev_private;
  1862. int i;
  1863. for (i = 0; i < I915_MAX_PIPES; i++)
  1864. seq_printf(m, "%c %s\n", pipe_name(i),
  1865. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1866. return 0;
  1867. }
  1868. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  1869. {
  1870. struct drm_device *dev = inode->i_private;
  1871. return single_open(file, display_crc_ctl_show, dev);
  1872. }
  1873. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  1874. uint32_t *val)
  1875. {
  1876. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  1877. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1878. switch (*source) {
  1879. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1880. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  1881. break;
  1882. case INTEL_PIPE_CRC_SOURCE_NONE:
  1883. *val = 0;
  1884. break;
  1885. default:
  1886. return -EINVAL;
  1887. }
  1888. return 0;
  1889. }
  1890. static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
  1891. enum intel_pipe_crc_source *source)
  1892. {
  1893. struct intel_encoder *encoder;
  1894. struct intel_crtc *crtc;
  1895. struct intel_digital_port *dig_port;
  1896. int ret = 0;
  1897. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  1898. mutex_lock(&dev->mode_config.mutex);
  1899. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  1900. base.head) {
  1901. if (!encoder->base.crtc)
  1902. continue;
  1903. crtc = to_intel_crtc(encoder->base.crtc);
  1904. if (crtc->pipe != pipe)
  1905. continue;
  1906. switch (encoder->type) {
  1907. case INTEL_OUTPUT_TVOUT:
  1908. *source = INTEL_PIPE_CRC_SOURCE_TV;
  1909. break;
  1910. case INTEL_OUTPUT_DISPLAYPORT:
  1911. case INTEL_OUTPUT_EDP:
  1912. dig_port = enc_to_dig_port(&encoder->base);
  1913. switch (dig_port->port) {
  1914. case PORT_B:
  1915. *source = INTEL_PIPE_CRC_SOURCE_DP_B;
  1916. break;
  1917. case PORT_C:
  1918. *source = INTEL_PIPE_CRC_SOURCE_DP_C;
  1919. break;
  1920. case PORT_D:
  1921. *source = INTEL_PIPE_CRC_SOURCE_DP_D;
  1922. break;
  1923. default:
  1924. WARN(1, "nonexisting DP port %c\n",
  1925. port_name(dig_port->port));
  1926. break;
  1927. }
  1928. break;
  1929. }
  1930. }
  1931. mutex_unlock(&dev->mode_config.mutex);
  1932. return ret;
  1933. }
  1934. static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
  1935. enum pipe pipe,
  1936. enum intel_pipe_crc_source *source,
  1937. uint32_t *val)
  1938. {
  1939. struct drm_i915_private *dev_priv = dev->dev_private;
  1940. bool need_stable_symbols = false;
  1941. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1942. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1943. if (ret)
  1944. return ret;
  1945. }
  1946. switch (*source) {
  1947. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1948. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  1949. break;
  1950. case INTEL_PIPE_CRC_SOURCE_DP_B:
  1951. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  1952. need_stable_symbols = true;
  1953. break;
  1954. case INTEL_PIPE_CRC_SOURCE_DP_C:
  1955. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  1956. need_stable_symbols = true;
  1957. break;
  1958. case INTEL_PIPE_CRC_SOURCE_NONE:
  1959. *val = 0;
  1960. break;
  1961. default:
  1962. return -EINVAL;
  1963. }
  1964. /*
  1965. * When the pipe CRC tap point is after the transcoders we need
  1966. * to tweak symbol-level features to produce a deterministic series of
  1967. * symbols for a given frame. We need to reset those features only once
  1968. * a frame (instead of every nth symbol):
  1969. * - DC-balance: used to ensure a better clock recovery from the data
  1970. * link (SDVO)
  1971. * - DisplayPort scrambling: used for EMI reduction
  1972. */
  1973. if (need_stable_symbols) {
  1974. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  1975. WARN_ON(!IS_G4X(dev));
  1976. tmp |= DC_BALANCE_RESET_VLV;
  1977. if (pipe == PIPE_A)
  1978. tmp |= PIPE_A_SCRAMBLE_RESET;
  1979. else
  1980. tmp |= PIPE_B_SCRAMBLE_RESET;
  1981. I915_WRITE(PORT_DFT2_G4X, tmp);
  1982. }
  1983. return 0;
  1984. }
  1985. static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
  1986. enum pipe pipe,
  1987. enum intel_pipe_crc_source *source,
  1988. uint32_t *val)
  1989. {
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. bool need_stable_symbols = false;
  1992. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  1993. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  1994. if (ret)
  1995. return ret;
  1996. }
  1997. switch (*source) {
  1998. case INTEL_PIPE_CRC_SOURCE_PIPE:
  1999. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  2000. break;
  2001. case INTEL_PIPE_CRC_SOURCE_TV:
  2002. if (!SUPPORTS_TV(dev))
  2003. return -EINVAL;
  2004. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  2005. break;
  2006. case INTEL_PIPE_CRC_SOURCE_DP_B:
  2007. if (!IS_G4X(dev))
  2008. return -EINVAL;
  2009. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  2010. need_stable_symbols = true;
  2011. break;
  2012. case INTEL_PIPE_CRC_SOURCE_DP_C:
  2013. if (!IS_G4X(dev))
  2014. return -EINVAL;
  2015. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  2016. need_stable_symbols = true;
  2017. break;
  2018. case INTEL_PIPE_CRC_SOURCE_DP_D:
  2019. if (!IS_G4X(dev))
  2020. return -EINVAL;
  2021. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  2022. need_stable_symbols = true;
  2023. break;
  2024. case INTEL_PIPE_CRC_SOURCE_NONE:
  2025. *val = 0;
  2026. break;
  2027. default:
  2028. return -EINVAL;
  2029. }
  2030. /*
  2031. * When the pipe CRC tap point is after the transcoders we need
  2032. * to tweak symbol-level features to produce a deterministic series of
  2033. * symbols for a given frame. We need to reset those features only once
  2034. * a frame (instead of every nth symbol):
  2035. * - DC-balance: used to ensure a better clock recovery from the data
  2036. * link (SDVO)
  2037. * - DisplayPort scrambling: used for EMI reduction
  2038. */
  2039. if (need_stable_symbols) {
  2040. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  2041. WARN_ON(!IS_G4X(dev));
  2042. I915_WRITE(PORT_DFT_I9XX,
  2043. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  2044. if (pipe == PIPE_A)
  2045. tmp |= PIPE_A_SCRAMBLE_RESET;
  2046. else
  2047. tmp |= PIPE_B_SCRAMBLE_RESET;
  2048. I915_WRITE(PORT_DFT2_G4X, tmp);
  2049. }
  2050. return 0;
  2051. }
  2052. static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
  2053. enum pipe pipe)
  2054. {
  2055. struct drm_i915_private *dev_priv = dev->dev_private;
  2056. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  2057. if (pipe == PIPE_A)
  2058. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  2059. else
  2060. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  2061. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  2062. tmp &= ~DC_BALANCE_RESET_VLV;
  2063. I915_WRITE(PORT_DFT2_G4X, tmp);
  2064. }
  2065. static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
  2066. enum pipe pipe)
  2067. {
  2068. struct drm_i915_private *dev_priv = dev->dev_private;
  2069. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  2070. if (pipe == PIPE_A)
  2071. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  2072. else
  2073. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  2074. I915_WRITE(PORT_DFT2_G4X, tmp);
  2075. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  2076. I915_WRITE(PORT_DFT_I9XX,
  2077. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  2078. }
  2079. }
  2080. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  2081. uint32_t *val)
  2082. {
  2083. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  2084. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  2085. switch (*source) {
  2086. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  2087. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  2088. break;
  2089. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  2090. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  2091. break;
  2092. case INTEL_PIPE_CRC_SOURCE_PIPE:
  2093. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  2094. break;
  2095. case INTEL_PIPE_CRC_SOURCE_NONE:
  2096. *val = 0;
  2097. break;
  2098. default:
  2099. return -EINVAL;
  2100. }
  2101. return 0;
  2102. }
  2103. static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  2104. uint32_t *val)
  2105. {
  2106. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  2107. *source = INTEL_PIPE_CRC_SOURCE_PF;
  2108. switch (*source) {
  2109. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  2110. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  2111. break;
  2112. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  2113. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  2114. break;
  2115. case INTEL_PIPE_CRC_SOURCE_PF:
  2116. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  2117. break;
  2118. case INTEL_PIPE_CRC_SOURCE_NONE:
  2119. *val = 0;
  2120. break;
  2121. default:
  2122. return -EINVAL;
  2123. }
  2124. return 0;
  2125. }
  2126. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  2127. enum intel_pipe_crc_source source)
  2128. {
  2129. struct drm_i915_private *dev_priv = dev->dev_private;
  2130. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  2131. u32 val = 0; /* shut up gcc */
  2132. int ret;
  2133. if (pipe_crc->source == source)
  2134. return 0;
  2135. /* forbid changing the source without going back to 'none' */
  2136. if (pipe_crc->source && source)
  2137. return -EINVAL;
  2138. if (IS_GEN2(dev))
  2139. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  2140. else if (INTEL_INFO(dev)->gen < 5)
  2141. ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  2142. else if (IS_VALLEYVIEW(dev))
  2143. ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
  2144. else if (IS_GEN5(dev) || IS_GEN6(dev))
  2145. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  2146. else
  2147. ret = ivb_pipe_crc_ctl_reg(&source, &val);
  2148. if (ret != 0)
  2149. return ret;
  2150. /* none -> real source transition */
  2151. if (source) {
  2152. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  2153. pipe_name(pipe), pipe_crc_source_name(source));
  2154. pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
  2155. INTEL_PIPE_CRC_ENTRIES_NR,
  2156. GFP_KERNEL);
  2157. if (!pipe_crc->entries)
  2158. return -ENOMEM;
  2159. spin_lock_irq(&pipe_crc->lock);
  2160. pipe_crc->head = 0;
  2161. pipe_crc->tail = 0;
  2162. spin_unlock_irq(&pipe_crc->lock);
  2163. }
  2164. pipe_crc->source = source;
  2165. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  2166. POSTING_READ(PIPE_CRC_CTL(pipe));
  2167. /* real source -> none transition */
  2168. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  2169. struct intel_pipe_crc_entry *entries;
  2170. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  2171. pipe_name(pipe));
  2172. intel_wait_for_vblank(dev, pipe);
  2173. spin_lock_irq(&pipe_crc->lock);
  2174. entries = pipe_crc->entries;
  2175. pipe_crc->entries = NULL;
  2176. spin_unlock_irq(&pipe_crc->lock);
  2177. kfree(entries);
  2178. if (IS_G4X(dev))
  2179. g4x_undo_pipe_scramble_reset(dev, pipe);
  2180. else if (IS_VALLEYVIEW(dev))
  2181. vlv_undo_pipe_scramble_reset(dev, pipe);
  2182. }
  2183. return 0;
  2184. }
  2185. /*
  2186. * Parse pipe CRC command strings:
  2187. * command: wsp* object wsp+ name wsp+ source wsp*
  2188. * object: 'pipe'
  2189. * name: (A | B | C)
  2190. * source: (none | plane1 | plane2 | pf)
  2191. * wsp: (#0x20 | #0x9 | #0xA)+
  2192. *
  2193. * eg.:
  2194. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  2195. * "pipe A none" -> Stop CRC
  2196. */
  2197. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  2198. {
  2199. int n_words = 0;
  2200. while (*buf) {
  2201. char *end;
  2202. /* skip leading white space */
  2203. buf = skip_spaces(buf);
  2204. if (!*buf)
  2205. break; /* end of buffer */
  2206. /* find end of word */
  2207. for (end = buf; *end && !isspace(*end); end++)
  2208. ;
  2209. if (n_words == max_words) {
  2210. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  2211. max_words);
  2212. return -EINVAL; /* ran out of words[] before bytes */
  2213. }
  2214. if (*end)
  2215. *end++ = '\0';
  2216. words[n_words++] = buf;
  2217. buf = end;
  2218. }
  2219. return n_words;
  2220. }
  2221. enum intel_pipe_crc_object {
  2222. PIPE_CRC_OBJECT_PIPE,
  2223. };
  2224. static const char * const pipe_crc_objects[] = {
  2225. "pipe",
  2226. };
  2227. static int
  2228. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  2229. {
  2230. int i;
  2231. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  2232. if (!strcmp(buf, pipe_crc_objects[i])) {
  2233. *o = i;
  2234. return 0;
  2235. }
  2236. return -EINVAL;
  2237. }
  2238. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  2239. {
  2240. const char name = buf[0];
  2241. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  2242. return -EINVAL;
  2243. *pipe = name - 'A';
  2244. return 0;
  2245. }
  2246. static int
  2247. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  2248. {
  2249. int i;
  2250. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  2251. if (!strcmp(buf, pipe_crc_sources[i])) {
  2252. *s = i;
  2253. return 0;
  2254. }
  2255. return -EINVAL;
  2256. }
  2257. static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  2258. {
  2259. #define N_WORDS 3
  2260. int n_words;
  2261. char *words[N_WORDS];
  2262. enum pipe pipe;
  2263. enum intel_pipe_crc_object object;
  2264. enum intel_pipe_crc_source source;
  2265. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  2266. if (n_words != N_WORDS) {
  2267. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  2268. N_WORDS);
  2269. return -EINVAL;
  2270. }
  2271. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  2272. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  2273. return -EINVAL;
  2274. }
  2275. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  2276. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  2277. return -EINVAL;
  2278. }
  2279. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  2280. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  2281. return -EINVAL;
  2282. }
  2283. return pipe_crc_set_source(dev, pipe, source);
  2284. }
  2285. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  2286. size_t len, loff_t *offp)
  2287. {
  2288. struct seq_file *m = file->private_data;
  2289. struct drm_device *dev = m->private;
  2290. char *tmpbuf;
  2291. int ret;
  2292. if (len == 0)
  2293. return 0;
  2294. if (len > PAGE_SIZE - 1) {
  2295. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  2296. PAGE_SIZE);
  2297. return -E2BIG;
  2298. }
  2299. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  2300. if (!tmpbuf)
  2301. return -ENOMEM;
  2302. if (copy_from_user(tmpbuf, ubuf, len)) {
  2303. ret = -EFAULT;
  2304. goto out;
  2305. }
  2306. tmpbuf[len] = '\0';
  2307. ret = display_crc_ctl_parse(dev, tmpbuf, len);
  2308. out:
  2309. kfree(tmpbuf);
  2310. if (ret < 0)
  2311. return ret;
  2312. *offp += len;
  2313. return len;
  2314. }
  2315. static const struct file_operations i915_display_crc_ctl_fops = {
  2316. .owner = THIS_MODULE,
  2317. .open = display_crc_ctl_open,
  2318. .read = seq_read,
  2319. .llseek = seq_lseek,
  2320. .release = single_release,
  2321. .write = display_crc_ctl_write
  2322. };
  2323. static int
  2324. i915_wedged_get(void *data, u64 *val)
  2325. {
  2326. struct drm_device *dev = data;
  2327. drm_i915_private_t *dev_priv = dev->dev_private;
  2328. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  2329. return 0;
  2330. }
  2331. static int
  2332. i915_wedged_set(void *data, u64 val)
  2333. {
  2334. struct drm_device *dev = data;
  2335. DRM_INFO("Manually setting wedged to %llu\n", val);
  2336. i915_handle_error(dev, val);
  2337. return 0;
  2338. }
  2339. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  2340. i915_wedged_get, i915_wedged_set,
  2341. "%llu\n");
  2342. static int
  2343. i915_ring_stop_get(void *data, u64 *val)
  2344. {
  2345. struct drm_device *dev = data;
  2346. drm_i915_private_t *dev_priv = dev->dev_private;
  2347. *val = dev_priv->gpu_error.stop_rings;
  2348. return 0;
  2349. }
  2350. static int
  2351. i915_ring_stop_set(void *data, u64 val)
  2352. {
  2353. struct drm_device *dev = data;
  2354. struct drm_i915_private *dev_priv = dev->dev_private;
  2355. int ret;
  2356. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  2357. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2358. if (ret)
  2359. return ret;
  2360. dev_priv->gpu_error.stop_rings = val;
  2361. mutex_unlock(&dev->struct_mutex);
  2362. return 0;
  2363. }
  2364. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  2365. i915_ring_stop_get, i915_ring_stop_set,
  2366. "0x%08llx\n");
  2367. static int
  2368. i915_ring_missed_irq_get(void *data, u64 *val)
  2369. {
  2370. struct drm_device *dev = data;
  2371. struct drm_i915_private *dev_priv = dev->dev_private;
  2372. *val = dev_priv->gpu_error.missed_irq_rings;
  2373. return 0;
  2374. }
  2375. static int
  2376. i915_ring_missed_irq_set(void *data, u64 val)
  2377. {
  2378. struct drm_device *dev = data;
  2379. struct drm_i915_private *dev_priv = dev->dev_private;
  2380. int ret;
  2381. /* Lock against concurrent debugfs callers */
  2382. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2383. if (ret)
  2384. return ret;
  2385. dev_priv->gpu_error.missed_irq_rings = val;
  2386. mutex_unlock(&dev->struct_mutex);
  2387. return 0;
  2388. }
  2389. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  2390. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  2391. "0x%08llx\n");
  2392. static int
  2393. i915_ring_test_irq_get(void *data, u64 *val)
  2394. {
  2395. struct drm_device *dev = data;
  2396. struct drm_i915_private *dev_priv = dev->dev_private;
  2397. *val = dev_priv->gpu_error.test_irq_rings;
  2398. return 0;
  2399. }
  2400. static int
  2401. i915_ring_test_irq_set(void *data, u64 val)
  2402. {
  2403. struct drm_device *dev = data;
  2404. struct drm_i915_private *dev_priv = dev->dev_private;
  2405. int ret;
  2406. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  2407. /* Lock against concurrent debugfs callers */
  2408. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2409. if (ret)
  2410. return ret;
  2411. dev_priv->gpu_error.test_irq_rings = val;
  2412. mutex_unlock(&dev->struct_mutex);
  2413. return 0;
  2414. }
  2415. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  2416. i915_ring_test_irq_get, i915_ring_test_irq_set,
  2417. "0x%08llx\n");
  2418. #define DROP_UNBOUND 0x1
  2419. #define DROP_BOUND 0x2
  2420. #define DROP_RETIRE 0x4
  2421. #define DROP_ACTIVE 0x8
  2422. #define DROP_ALL (DROP_UNBOUND | \
  2423. DROP_BOUND | \
  2424. DROP_RETIRE | \
  2425. DROP_ACTIVE)
  2426. static int
  2427. i915_drop_caches_get(void *data, u64 *val)
  2428. {
  2429. *val = DROP_ALL;
  2430. return 0;
  2431. }
  2432. static int
  2433. i915_drop_caches_set(void *data, u64 val)
  2434. {
  2435. struct drm_device *dev = data;
  2436. struct drm_i915_private *dev_priv = dev->dev_private;
  2437. struct drm_i915_gem_object *obj, *next;
  2438. struct i915_address_space *vm;
  2439. struct i915_vma *vma, *x;
  2440. int ret;
  2441. DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
  2442. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  2443. * on ioctls on -EAGAIN. */
  2444. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2445. if (ret)
  2446. return ret;
  2447. if (val & DROP_ACTIVE) {
  2448. ret = i915_gpu_idle(dev);
  2449. if (ret)
  2450. goto unlock;
  2451. }
  2452. if (val & (DROP_RETIRE | DROP_ACTIVE))
  2453. i915_gem_retire_requests(dev);
  2454. if (val & DROP_BOUND) {
  2455. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  2456. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  2457. mm_list) {
  2458. if (vma->obj->pin_count)
  2459. continue;
  2460. ret = i915_vma_unbind(vma);
  2461. if (ret)
  2462. goto unlock;
  2463. }
  2464. }
  2465. }
  2466. if (val & DROP_UNBOUND) {
  2467. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  2468. global_list)
  2469. if (obj->pages_pin_count == 0) {
  2470. ret = i915_gem_object_put_pages(obj);
  2471. if (ret)
  2472. goto unlock;
  2473. }
  2474. }
  2475. unlock:
  2476. mutex_unlock(&dev->struct_mutex);
  2477. return ret;
  2478. }
  2479. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  2480. i915_drop_caches_get, i915_drop_caches_set,
  2481. "0x%08llx\n");
  2482. static int
  2483. i915_max_freq_get(void *data, u64 *val)
  2484. {
  2485. struct drm_device *dev = data;
  2486. drm_i915_private_t *dev_priv = dev->dev_private;
  2487. int ret;
  2488. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2489. return -ENODEV;
  2490. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2491. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2492. if (ret)
  2493. return ret;
  2494. if (IS_VALLEYVIEW(dev))
  2495. *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
  2496. else
  2497. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  2498. mutex_unlock(&dev_priv->rps.hw_lock);
  2499. return 0;
  2500. }
  2501. static int
  2502. i915_max_freq_set(void *data, u64 val)
  2503. {
  2504. struct drm_device *dev = data;
  2505. struct drm_i915_private *dev_priv = dev->dev_private;
  2506. int ret;
  2507. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2508. return -ENODEV;
  2509. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2510. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  2511. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2512. if (ret)
  2513. return ret;
  2514. /*
  2515. * Turbo will still be enabled, but won't go above the set value.
  2516. */
  2517. if (IS_VALLEYVIEW(dev)) {
  2518. val = vlv_freq_opcode(dev_priv, val);
  2519. dev_priv->rps.max_delay = val;
  2520. valleyview_set_rps(dev, val);
  2521. } else {
  2522. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2523. dev_priv->rps.max_delay = val;
  2524. gen6_set_rps(dev, val);
  2525. }
  2526. mutex_unlock(&dev_priv->rps.hw_lock);
  2527. return 0;
  2528. }
  2529. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  2530. i915_max_freq_get, i915_max_freq_set,
  2531. "%llu\n");
  2532. static int
  2533. i915_min_freq_get(void *data, u64 *val)
  2534. {
  2535. struct drm_device *dev = data;
  2536. drm_i915_private_t *dev_priv = dev->dev_private;
  2537. int ret;
  2538. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2539. return -ENODEV;
  2540. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2541. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2542. if (ret)
  2543. return ret;
  2544. if (IS_VALLEYVIEW(dev))
  2545. *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
  2546. else
  2547. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  2548. mutex_unlock(&dev_priv->rps.hw_lock);
  2549. return 0;
  2550. }
  2551. static int
  2552. i915_min_freq_set(void *data, u64 val)
  2553. {
  2554. struct drm_device *dev = data;
  2555. struct drm_i915_private *dev_priv = dev->dev_private;
  2556. int ret;
  2557. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2558. return -ENODEV;
  2559. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  2560. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  2561. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  2562. if (ret)
  2563. return ret;
  2564. /*
  2565. * Turbo will still be enabled, but won't go below the set value.
  2566. */
  2567. if (IS_VALLEYVIEW(dev)) {
  2568. val = vlv_freq_opcode(dev_priv, val);
  2569. dev_priv->rps.min_delay = val;
  2570. valleyview_set_rps(dev, val);
  2571. } else {
  2572. do_div(val, GT_FREQUENCY_MULTIPLIER);
  2573. dev_priv->rps.min_delay = val;
  2574. gen6_set_rps(dev, val);
  2575. }
  2576. mutex_unlock(&dev_priv->rps.hw_lock);
  2577. return 0;
  2578. }
  2579. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  2580. i915_min_freq_get, i915_min_freq_set,
  2581. "%llu\n");
  2582. static int
  2583. i915_cache_sharing_get(void *data, u64 *val)
  2584. {
  2585. struct drm_device *dev = data;
  2586. drm_i915_private_t *dev_priv = dev->dev_private;
  2587. u32 snpcr;
  2588. int ret;
  2589. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2590. return -ENODEV;
  2591. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2592. if (ret)
  2593. return ret;
  2594. intel_runtime_pm_get(dev_priv);
  2595. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2596. intel_runtime_pm_put(dev_priv);
  2597. mutex_unlock(&dev_priv->dev->struct_mutex);
  2598. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  2599. return 0;
  2600. }
  2601. static int
  2602. i915_cache_sharing_set(void *data, u64 val)
  2603. {
  2604. struct drm_device *dev = data;
  2605. struct drm_i915_private *dev_priv = dev->dev_private;
  2606. u32 snpcr;
  2607. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  2608. return -ENODEV;
  2609. if (val > 3)
  2610. return -EINVAL;
  2611. intel_runtime_pm_get(dev_priv);
  2612. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  2613. /* Update the cache sharing policy here as well */
  2614. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  2615. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  2616. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  2617. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  2618. intel_runtime_pm_put(dev_priv);
  2619. return 0;
  2620. }
  2621. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  2622. i915_cache_sharing_get, i915_cache_sharing_set,
  2623. "%llu\n");
  2624. static int i915_forcewake_open(struct inode *inode, struct file *file)
  2625. {
  2626. struct drm_device *dev = inode->i_private;
  2627. struct drm_i915_private *dev_priv = dev->dev_private;
  2628. if (INTEL_INFO(dev)->gen < 6)
  2629. return 0;
  2630. intel_runtime_pm_get(dev_priv);
  2631. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2632. return 0;
  2633. }
  2634. static int i915_forcewake_release(struct inode *inode, struct file *file)
  2635. {
  2636. struct drm_device *dev = inode->i_private;
  2637. struct drm_i915_private *dev_priv = dev->dev_private;
  2638. if (INTEL_INFO(dev)->gen < 6)
  2639. return 0;
  2640. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2641. intel_runtime_pm_put(dev_priv);
  2642. return 0;
  2643. }
  2644. static const struct file_operations i915_forcewake_fops = {
  2645. .owner = THIS_MODULE,
  2646. .open = i915_forcewake_open,
  2647. .release = i915_forcewake_release,
  2648. };
  2649. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2650. {
  2651. struct drm_device *dev = minor->dev;
  2652. struct dentry *ent;
  2653. ent = debugfs_create_file("i915_forcewake_user",
  2654. S_IRUSR,
  2655. root, dev,
  2656. &i915_forcewake_fops);
  2657. if (!ent)
  2658. return -ENOMEM;
  2659. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2660. }
  2661. static int i915_debugfs_create(struct dentry *root,
  2662. struct drm_minor *minor,
  2663. const char *name,
  2664. const struct file_operations *fops)
  2665. {
  2666. struct drm_device *dev = minor->dev;
  2667. struct dentry *ent;
  2668. ent = debugfs_create_file(name,
  2669. S_IRUGO | S_IWUSR,
  2670. root, dev,
  2671. fops);
  2672. if (!ent)
  2673. return -ENOMEM;
  2674. return drm_add_fake_info_node(minor, ent, fops);
  2675. }
  2676. static const struct drm_info_list i915_debugfs_list[] = {
  2677. {"i915_capabilities", i915_capabilities, 0},
  2678. {"i915_gem_objects", i915_gem_object_info, 0},
  2679. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2680. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2681. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2682. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2683. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2684. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2685. {"i915_gem_request", i915_gem_request_info, 0},
  2686. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2687. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2688. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2689. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2690. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2691. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2692. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2693. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2694. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2695. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2696. {"i915_inttoext_table", i915_inttoext_table, 0},
  2697. {"i915_drpc_info", i915_drpc_info, 0},
  2698. {"i915_emon_status", i915_emon_status, 0},
  2699. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2700. {"i915_gfxec", i915_gfxec, 0},
  2701. {"i915_fbc_status", i915_fbc_status, 0},
  2702. {"i915_ips_status", i915_ips_status, 0},
  2703. {"i915_sr_status", i915_sr_status, 0},
  2704. {"i915_opregion", i915_opregion, 0},
  2705. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2706. {"i915_context_status", i915_context_status, 0},
  2707. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2708. {"i915_swizzle_info", i915_swizzle_info, 0},
  2709. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2710. {"i915_dpio", i915_dpio_info, 0},
  2711. {"i915_llc", i915_llc, 0},
  2712. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2713. {"i915_energy_uJ", i915_energy_uJ, 0},
  2714. {"i915_pc8_status", i915_pc8_status, 0},
  2715. {"i915_power_domain_info", i915_power_domain_info, 0},
  2716. };
  2717. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2718. static const struct i915_debugfs_files {
  2719. const char *name;
  2720. const struct file_operations *fops;
  2721. } i915_debugfs_files[] = {
  2722. {"i915_wedged", &i915_wedged_fops},
  2723. {"i915_max_freq", &i915_max_freq_fops},
  2724. {"i915_min_freq", &i915_min_freq_fops},
  2725. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2726. {"i915_ring_stop", &i915_ring_stop_fops},
  2727. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2728. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2729. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2730. {"i915_error_state", &i915_error_state_fops},
  2731. {"i915_next_seqno", &i915_next_seqno_fops},
  2732. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  2733. };
  2734. void intel_display_crc_init(struct drm_device *dev)
  2735. {
  2736. struct drm_i915_private *dev_priv = dev->dev_private;
  2737. enum pipe pipe;
  2738. for_each_pipe(pipe) {
  2739. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  2740. pipe_crc->opened = false;
  2741. spin_lock_init(&pipe_crc->lock);
  2742. init_waitqueue_head(&pipe_crc->wq);
  2743. }
  2744. }
  2745. int i915_debugfs_init(struct drm_minor *minor)
  2746. {
  2747. int ret, i;
  2748. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2749. if (ret)
  2750. return ret;
  2751. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2752. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  2753. if (ret)
  2754. return ret;
  2755. }
  2756. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2757. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2758. i915_debugfs_files[i].name,
  2759. i915_debugfs_files[i].fops);
  2760. if (ret)
  2761. return ret;
  2762. }
  2763. return drm_debugfs_create_files(i915_debugfs_list,
  2764. I915_DEBUGFS_ENTRIES,
  2765. minor->debugfs_root, minor);
  2766. }
  2767. void i915_debugfs_cleanup(struct drm_minor *minor)
  2768. {
  2769. int i;
  2770. drm_debugfs_remove_files(i915_debugfs_list,
  2771. I915_DEBUGFS_ENTRIES, minor);
  2772. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2773. 1, minor);
  2774. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  2775. struct drm_info_list *info_list =
  2776. (struct drm_info_list *)&i915_pipe_crc_data[i];
  2777. drm_debugfs_remove_files(info_list, 1, minor);
  2778. }
  2779. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2780. struct drm_info_list *info_list =
  2781. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2782. drm_debugfs_remove_files(info_list, 1, minor);
  2783. }
  2784. }