gpio-davinci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/gpio-davinci.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. struct davinci_gpio_regs {
  27. u32 dir;
  28. u32 out_data;
  29. u32 set_data;
  30. u32 clr_data;
  31. u32 in_data;
  32. u32 set_rising;
  33. u32 clr_rising;
  34. u32 set_falling;
  35. u32 clr_falling;
  36. u32 intstat;
  37. };
  38. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  39. #define chip2controller(chip) \
  40. container_of(chip, struct davinci_gpio_controller, chip)
  41. static void __iomem *gpio_base;
  42. static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
  43. {
  44. void __iomem *ptr;
  45. if (gpio < 32 * 1)
  46. ptr = gpio_base + 0x10;
  47. else if (gpio < 32 * 2)
  48. ptr = gpio_base + 0x38;
  49. else if (gpio < 32 * 3)
  50. ptr = gpio_base + 0x60;
  51. else if (gpio < 32 * 4)
  52. ptr = gpio_base + 0x88;
  53. else if (gpio < 32 * 5)
  54. ptr = gpio_base + 0xb0;
  55. else
  56. ptr = NULL;
  57. return ptr;
  58. }
  59. static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
  60. {
  61. struct davinci_gpio_regs __iomem *g;
  62. g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq);
  63. return g;
  64. }
  65. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  66. /*--------------------------------------------------------------------------*/
  67. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  68. static inline int __davinci_direction(struct gpio_chip *chip,
  69. unsigned offset, bool out, int value)
  70. {
  71. struct davinci_gpio_controller *d = chip2controller(chip);
  72. struct davinci_gpio_regs __iomem *g = d->regs;
  73. unsigned long flags;
  74. u32 temp;
  75. u32 mask = 1 << offset;
  76. spin_lock_irqsave(&d->lock, flags);
  77. temp = readl_relaxed(&g->dir);
  78. if (out) {
  79. temp &= ~mask;
  80. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  81. } else {
  82. temp |= mask;
  83. }
  84. writel_relaxed(temp, &g->dir);
  85. spin_unlock_irqrestore(&d->lock, flags);
  86. return 0;
  87. }
  88. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  89. {
  90. return __davinci_direction(chip, offset, false, 0);
  91. }
  92. static int
  93. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  94. {
  95. return __davinci_direction(chip, offset, true, value);
  96. }
  97. /*
  98. * Read the pin's value (works even if it's set up as output);
  99. * returns zero/nonzero.
  100. *
  101. * Note that changes are synched to the GPIO clock, so reading values back
  102. * right after you've set them may give old values.
  103. */
  104. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  105. {
  106. struct davinci_gpio_controller *d = chip2controller(chip);
  107. struct davinci_gpio_regs __iomem *g = d->regs;
  108. return (1 << offset) & readl_relaxed(&g->in_data);
  109. }
  110. /*
  111. * Assuming the pin is muxed as a gpio output, set its output value.
  112. */
  113. static void
  114. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  115. {
  116. struct davinci_gpio_controller *d = chip2controller(chip);
  117. struct davinci_gpio_regs __iomem *g = d->regs;
  118. writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
  119. }
  120. static struct davinci_gpio_platform_data *
  121. davinci_gpio_get_pdata(struct platform_device *pdev)
  122. {
  123. struct device_node *dn = pdev->dev.of_node;
  124. struct davinci_gpio_platform_data *pdata;
  125. int ret;
  126. u32 val;
  127. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  128. return pdev->dev.platform_data;
  129. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  130. if (!pdata)
  131. return NULL;
  132. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  133. if (ret)
  134. goto of_err;
  135. pdata->ngpio = val;
  136. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  137. if (ret)
  138. goto of_err;
  139. pdata->gpio_unbanked = val;
  140. return pdata;
  141. of_err:
  142. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  143. return NULL;
  144. }
  145. static int davinci_gpio_probe(struct platform_device *pdev)
  146. {
  147. int i, base;
  148. unsigned ngpio;
  149. struct davinci_gpio_controller *chips;
  150. struct davinci_gpio_platform_data *pdata;
  151. struct davinci_gpio_regs __iomem *regs;
  152. struct device *dev = &pdev->dev;
  153. struct resource *res;
  154. pdata = davinci_gpio_get_pdata(pdev);
  155. if (!pdata) {
  156. dev_err(dev, "No platform data found\n");
  157. return -EINVAL;
  158. }
  159. dev->platform_data = pdata;
  160. /*
  161. * The gpio banks conceptually expose a segmented bitmap,
  162. * and "ngpio" is one more than the largest zero-based
  163. * bit index that's valid.
  164. */
  165. ngpio = pdata->ngpio;
  166. if (ngpio == 0) {
  167. dev_err(dev, "How many GPIOs?\n");
  168. return -EINVAL;
  169. }
  170. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  171. ngpio = ARCH_NR_GPIOS;
  172. chips = devm_kzalloc(dev,
  173. ngpio * sizeof(struct davinci_gpio_controller),
  174. GFP_KERNEL);
  175. if (!chips) {
  176. dev_err(dev, "Memory allocation failed\n");
  177. return -ENOMEM;
  178. }
  179. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  180. if (!res) {
  181. dev_err(dev, "Invalid memory resource\n");
  182. return -EBUSY;
  183. }
  184. gpio_base = devm_ioremap_resource(dev, res);
  185. if (IS_ERR(gpio_base))
  186. return PTR_ERR(gpio_base);
  187. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  188. chips[i].chip.label = "DaVinci";
  189. chips[i].chip.direction_input = davinci_direction_in;
  190. chips[i].chip.get = davinci_gpio_get;
  191. chips[i].chip.direction_output = davinci_direction_out;
  192. chips[i].chip.set = davinci_gpio_set;
  193. chips[i].chip.base = base;
  194. chips[i].chip.ngpio = ngpio - base;
  195. if (chips[i].chip.ngpio > 32)
  196. chips[i].chip.ngpio = 32;
  197. #ifdef CONFIG_OF_GPIO
  198. chips[i].chip.of_node = dev->of_node;
  199. #endif
  200. spin_lock_init(&chips[i].lock);
  201. regs = gpio2regs(base);
  202. chips[i].regs = regs;
  203. chips[i].set_data = &regs->set_data;
  204. chips[i].clr_data = &regs->clr_data;
  205. chips[i].in_data = &regs->in_data;
  206. gpiochip_add(&chips[i].chip);
  207. }
  208. platform_set_drvdata(pdev, chips);
  209. davinci_gpio_irq_setup(pdev);
  210. return 0;
  211. }
  212. /*--------------------------------------------------------------------------*/
  213. /*
  214. * We expect irqs will normally be set up as input pins, but they can also be
  215. * used as output pins ... which is convenient for testing.
  216. *
  217. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  218. * to their GPIOBNK0 irq, with a bit less overhead.
  219. *
  220. * All those INTC hookups (direct, plus several IRQ banks) can also
  221. * serve as EDMA event triggers.
  222. */
  223. static void gpio_irq_disable(struct irq_data *d)
  224. {
  225. struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
  226. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  227. writel_relaxed(mask, &g->clr_falling);
  228. writel_relaxed(mask, &g->clr_rising);
  229. }
  230. static void gpio_irq_enable(struct irq_data *d)
  231. {
  232. struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
  233. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  234. unsigned status = irqd_get_trigger_type(d);
  235. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  236. if (!status)
  237. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  238. if (status & IRQ_TYPE_EDGE_FALLING)
  239. writel_relaxed(mask, &g->set_falling);
  240. if (status & IRQ_TYPE_EDGE_RISING)
  241. writel_relaxed(mask, &g->set_rising);
  242. }
  243. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  244. {
  245. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  246. return -EINVAL;
  247. return 0;
  248. }
  249. static struct irq_chip gpio_irqchip = {
  250. .name = "GPIO",
  251. .irq_enable = gpio_irq_enable,
  252. .irq_disable = gpio_irq_disable,
  253. .irq_set_type = gpio_irq_type,
  254. .flags = IRQCHIP_SET_TYPE_MASKED,
  255. };
  256. static void
  257. gpio_irq_handler(unsigned irq, struct irq_desc *desc)
  258. {
  259. struct davinci_gpio_regs __iomem *g;
  260. u32 mask = 0xffff;
  261. struct davinci_gpio_controller *d;
  262. d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
  263. g = (struct davinci_gpio_regs __iomem *)d->regs;
  264. /* we only care about one bank */
  265. if (irq & 1)
  266. mask <<= 16;
  267. /* temporarily mask (level sensitive) parent IRQ */
  268. chained_irq_enter(irq_desc_get_chip(desc), desc);
  269. while (1) {
  270. u32 status;
  271. int bit;
  272. /* ack any irqs */
  273. status = readl_relaxed(&g->intstat) & mask;
  274. if (!status)
  275. break;
  276. writel_relaxed(status, &g->intstat);
  277. /* now demux them to the right lowlevel handler */
  278. while (status) {
  279. bit = __ffs(status);
  280. status &= ~BIT(bit);
  281. generic_handle_irq(
  282. irq_find_mapping(d->irq_domain,
  283. d->chip.base + bit));
  284. }
  285. }
  286. chained_irq_exit(irq_desc_get_chip(desc), desc);
  287. /* now it may re-trigger */
  288. }
  289. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  290. {
  291. struct davinci_gpio_controller *d = chip2controller(chip);
  292. if (d->irq_domain)
  293. return irq_create_mapping(d->irq_domain, d->chip.base + offset);
  294. else
  295. return -ENXIO;
  296. }
  297. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  298. {
  299. struct davinci_gpio_controller *d = chip2controller(chip);
  300. /*
  301. * NOTE: we assume for now that only irqs in the first gpio_chip
  302. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  303. */
  304. if (offset < d->gpio_unbanked)
  305. return d->gpio_irq + offset;
  306. else
  307. return -ENODEV;
  308. }
  309. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  310. {
  311. struct davinci_gpio_controller *d;
  312. struct davinci_gpio_regs __iomem *g;
  313. u32 mask;
  314. d = (struct davinci_gpio_controller *)data->handler_data;
  315. g = (struct davinci_gpio_regs __iomem *)d->regs;
  316. mask = __gpio_mask(data->irq - d->gpio_irq);
  317. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  318. return -EINVAL;
  319. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  320. ? &g->set_falling : &g->clr_falling);
  321. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  322. ? &g->set_rising : &g->clr_rising);
  323. return 0;
  324. }
  325. static int
  326. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  327. irq_hw_number_t hw)
  328. {
  329. struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
  330. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  331. "davinci_gpio");
  332. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  333. irq_set_chip_data(irq, (__force void *)g);
  334. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  335. set_irq_flags(irq, IRQF_VALID);
  336. return 0;
  337. }
  338. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  339. .map = davinci_gpio_irq_map,
  340. .xlate = irq_domain_xlate_onetwocell,
  341. };
  342. /*
  343. * NOTE: for suspend/resume, probably best to make a platform_device with
  344. * suspend_late/resume_resume calls hooking into results of the set_wake()
  345. * calls ... so if no gpios are wakeup events the clock can be disabled,
  346. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  347. * (dm6446) can be set appropriately for GPIOV33 pins.
  348. */
  349. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  350. {
  351. unsigned gpio, irq, bank;
  352. struct clk *clk;
  353. u32 binten = 0;
  354. unsigned ngpio, bank_irq;
  355. struct device *dev = &pdev->dev;
  356. struct resource *res;
  357. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  358. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  359. struct davinci_gpio_regs __iomem *g;
  360. struct irq_domain *irq_domain = NULL;
  361. ngpio = pdata->ngpio;
  362. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  363. if (!res) {
  364. dev_err(dev, "Invalid IRQ resource\n");
  365. return -EBUSY;
  366. }
  367. bank_irq = res->start;
  368. if (!bank_irq) {
  369. dev_err(dev, "Invalid IRQ resource\n");
  370. return -ENODEV;
  371. }
  372. clk = devm_clk_get(dev, "gpio");
  373. if (IS_ERR(clk)) {
  374. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  375. PTR_ERR(clk));
  376. return PTR_ERR(clk);
  377. }
  378. clk_prepare_enable(clk);
  379. if (!pdata->gpio_unbanked) {
  380. irq = irq_alloc_descs(-1, 0, ngpio, 0);
  381. if (irq < 0) {
  382. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  383. return irq;
  384. }
  385. irq_domain = irq_domain_add_legacy(NULL, ngpio, irq, 0,
  386. &davinci_gpio_irq_ops,
  387. chips);
  388. if (!irq_domain) {
  389. dev_err(dev, "Couldn't register an IRQ domain\n");
  390. return -ENODEV;
  391. }
  392. }
  393. /*
  394. * Arrange gpio_to_irq() support, handling either direct IRQs or
  395. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  396. * IRQs, while the others use banked IRQs, would need some setup
  397. * tweaks to recognize hardware which can do that.
  398. */
  399. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  400. chips[bank].chip.to_irq = gpio_to_irq_banked;
  401. chips[bank].irq_domain = irq_domain;
  402. }
  403. /*
  404. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  405. * controller only handling trigger modes. We currently assume no
  406. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  407. */
  408. if (pdata->gpio_unbanked) {
  409. static struct irq_chip_type gpio_unbanked;
  410. /* pass "bank 0" GPIO IRQs to AINTC */
  411. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  412. chips[0].gpio_irq = bank_irq;
  413. chips[0].gpio_unbanked = pdata->gpio_unbanked;
  414. binten = BIT(0);
  415. /* AINTC handles mask/unmask; GPIO handles triggering */
  416. irq = bank_irq;
  417. gpio_unbanked = *container_of(irq_get_chip(irq),
  418. struct irq_chip_type, chip);
  419. gpio_unbanked.chip.name = "GPIO-AINTC";
  420. gpio_unbanked.chip.irq_set_type = gpio_irq_type_unbanked;
  421. /* default trigger: both edges */
  422. g = gpio2regs(0);
  423. writel_relaxed(~0, &g->set_falling);
  424. writel_relaxed(~0, &g->set_rising);
  425. /* set the direct IRQs up to use that irqchip */
  426. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
  427. irq_set_chip(irq, &gpio_unbanked.chip);
  428. irq_set_handler_data(irq, &chips[gpio / 32]);
  429. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  430. }
  431. goto done;
  432. }
  433. /*
  434. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  435. * then chain through our own handler.
  436. */
  437. for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
  438. /* disabled by default, enabled only as needed */
  439. g = gpio2regs(gpio);
  440. writel_relaxed(~0, &g->clr_falling);
  441. writel_relaxed(~0, &g->clr_rising);
  442. /* set up all irqs in this bank */
  443. irq_set_chained_handler(bank_irq, gpio_irq_handler);
  444. /*
  445. * Each chip handles 32 gpios, and each irq bank consists of 16
  446. * gpio irqs. Pass the irq bank's corresponding controller to
  447. * the chained irq handler.
  448. */
  449. irq_set_handler_data(bank_irq, &chips[gpio / 32]);
  450. binten |= BIT(bank);
  451. }
  452. done:
  453. /*
  454. * BINTEN -- per-bank interrupt enable. genirq would also let these
  455. * bits be set/cleared dynamically.
  456. */
  457. writel_relaxed(binten, gpio_base + BINTEN);
  458. return 0;
  459. }
  460. #if IS_ENABLED(CONFIG_OF)
  461. static const struct of_device_id davinci_gpio_ids[] = {
  462. { .compatible = "ti,dm6441-gpio", },
  463. { /* sentinel */ },
  464. };
  465. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  466. #endif
  467. static struct platform_driver davinci_gpio_driver = {
  468. .probe = davinci_gpio_probe,
  469. .driver = {
  470. .name = "davinci_gpio",
  471. .owner = THIS_MODULE,
  472. .of_match_table = of_match_ptr(davinci_gpio_ids),
  473. },
  474. };
  475. /**
  476. * GPIO driver registration needs to be done before machine_init functions
  477. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  478. */
  479. static int __init davinci_gpio_drv_reg(void)
  480. {
  481. return platform_driver_register(&davinci_gpio_driver);
  482. }
  483. postcore_initcall(davinci_gpio_drv_reg);