omap-sham.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. /* context flags */
  99. #define FLAGS_FINUP 16
  100. #define FLAGS_SG 17
  101. #define FLAGS_MODE_SHIFT 18
  102. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  103. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_HMAC 21
  110. #define FLAGS_ERROR 22
  111. #define OP_UPDATE 1
  112. #define OP_FINAL 2
  113. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  114. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  115. #define BUFLEN PAGE_SIZE
  116. struct omap_sham_dev;
  117. struct omap_sham_reqctx {
  118. struct omap_sham_dev *dd;
  119. unsigned long flags;
  120. unsigned long op;
  121. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  122. size_t digcnt;
  123. size_t bufcnt;
  124. size_t buflen;
  125. dma_addr_t dma_addr;
  126. /* walk state */
  127. struct scatterlist *sg;
  128. struct scatterlist sgl;
  129. unsigned int offset; /* offset in current sg */
  130. unsigned int total; /* total request */
  131. u8 buffer[0] OMAP_ALIGNED;
  132. };
  133. struct omap_sham_hmac_ctx {
  134. struct crypto_shash *shash;
  135. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  136. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  137. };
  138. struct omap_sham_ctx {
  139. struct omap_sham_dev *dd;
  140. unsigned long flags;
  141. /* fallback stuff */
  142. struct crypto_shash *fallback;
  143. struct omap_sham_hmac_ctx base[0];
  144. };
  145. #define OMAP_SHAM_QUEUE_LENGTH 1
  146. struct omap_sham_algs_info {
  147. struct ahash_alg *algs_list;
  148. unsigned int size;
  149. unsigned int registered;
  150. };
  151. struct omap_sham_pdata {
  152. struct omap_sham_algs_info *algs_info;
  153. unsigned int algs_info_size;
  154. unsigned long flags;
  155. int digest_size;
  156. void (*copy_hash)(struct ahash_request *req, int out);
  157. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  158. int final, int dma);
  159. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  160. int (*poll_irq)(struct omap_sham_dev *dd);
  161. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  162. u32 odigest_ofs;
  163. u32 idigest_ofs;
  164. u32 din_ofs;
  165. u32 digcnt_ofs;
  166. u32 rev_ofs;
  167. u32 mask_ofs;
  168. u32 sysstatus_ofs;
  169. u32 mode_ofs;
  170. u32 length_ofs;
  171. u32 major_mask;
  172. u32 major_shift;
  173. u32 minor_mask;
  174. u32 minor_shift;
  175. };
  176. struct omap_sham_dev {
  177. struct list_head list;
  178. unsigned long phys_base;
  179. struct device *dev;
  180. void __iomem *io_base;
  181. int irq;
  182. spinlock_t lock;
  183. int err;
  184. unsigned int dma;
  185. struct dma_chan *dma_lch;
  186. struct tasklet_struct done_task;
  187. u8 polling_mode;
  188. unsigned long flags;
  189. struct crypto_queue queue;
  190. struct ahash_request *req;
  191. const struct omap_sham_pdata *pdata;
  192. };
  193. struct omap_sham_drv {
  194. struct list_head dev_list;
  195. spinlock_t lock;
  196. unsigned long flags;
  197. };
  198. static struct omap_sham_drv sham = {
  199. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  200. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  201. };
  202. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  203. {
  204. return __raw_readl(dd->io_base + offset);
  205. }
  206. static inline void omap_sham_write(struct omap_sham_dev *dd,
  207. u32 offset, u32 value)
  208. {
  209. __raw_writel(value, dd->io_base + offset);
  210. }
  211. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  212. u32 value, u32 mask)
  213. {
  214. u32 val;
  215. val = omap_sham_read(dd, address);
  216. val &= ~mask;
  217. val |= value;
  218. omap_sham_write(dd, address, val);
  219. }
  220. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  221. {
  222. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  223. while (!(omap_sham_read(dd, offset) & bit)) {
  224. if (time_is_before_jiffies(timeout))
  225. return -ETIMEDOUT;
  226. }
  227. return 0;
  228. }
  229. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  230. {
  231. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  232. struct omap_sham_dev *dd = ctx->dd;
  233. u32 *hash = (u32 *)ctx->digest;
  234. int i;
  235. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  236. if (out)
  237. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  238. else
  239. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  240. }
  241. }
  242. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  243. {
  244. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  245. struct omap_sham_dev *dd = ctx->dd;
  246. int i;
  247. if (ctx->flags & BIT(FLAGS_HMAC)) {
  248. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  249. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  250. struct omap_sham_hmac_ctx *bctx = tctx->base;
  251. u32 *opad = (u32 *)bctx->opad;
  252. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  253. if (out)
  254. opad[i] = omap_sham_read(dd,
  255. SHA_REG_ODIGEST(dd, i));
  256. else
  257. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  258. opad[i]);
  259. }
  260. }
  261. omap_sham_copy_hash_omap2(req, out);
  262. }
  263. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  264. {
  265. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  266. u32 *in = (u32 *)ctx->digest;
  267. u32 *hash = (u32 *)req->result;
  268. int i, d, big_endian = 0;
  269. if (!hash)
  270. return;
  271. switch (ctx->flags & FLAGS_MODE_MASK) {
  272. case FLAGS_MODE_MD5:
  273. d = MD5_DIGEST_SIZE / sizeof(u32);
  274. break;
  275. case FLAGS_MODE_SHA1:
  276. /* OMAP2 SHA1 is big endian */
  277. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  278. big_endian = 1;
  279. d = SHA1_DIGEST_SIZE / sizeof(u32);
  280. break;
  281. case FLAGS_MODE_SHA224:
  282. d = SHA224_DIGEST_SIZE / sizeof(u32);
  283. break;
  284. case FLAGS_MODE_SHA256:
  285. d = SHA256_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA384:
  288. d = SHA384_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA512:
  291. d = SHA512_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. default:
  294. d = 0;
  295. }
  296. if (big_endian)
  297. for (i = 0; i < d; i++)
  298. hash[i] = be32_to_cpu(in[i]);
  299. else
  300. for (i = 0; i < d; i++)
  301. hash[i] = le32_to_cpu(in[i]);
  302. }
  303. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  304. {
  305. pm_runtime_get_sync(dd->dev);
  306. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  307. set_bit(FLAGS_INIT, &dd->flags);
  308. dd->err = 0;
  309. }
  310. return 0;
  311. }
  312. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  313. int final, int dma)
  314. {
  315. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  316. u32 val = length << 5, mask;
  317. if (likely(ctx->digcnt))
  318. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  319. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  320. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  321. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  322. /*
  323. * Setting ALGO_CONST only for the first iteration
  324. * and CLOSE_HASH only for the last one.
  325. */
  326. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  327. val |= SHA_REG_CTRL_ALGO;
  328. if (!ctx->digcnt)
  329. val |= SHA_REG_CTRL_ALGO_CONST;
  330. if (final)
  331. val |= SHA_REG_CTRL_CLOSE_HASH;
  332. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  333. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  334. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  335. }
  336. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  337. {
  338. }
  339. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  340. {
  341. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  342. }
  343. static int get_block_size(struct omap_sham_reqctx *ctx)
  344. {
  345. int d;
  346. switch (ctx->flags & FLAGS_MODE_MASK) {
  347. case FLAGS_MODE_MD5:
  348. case FLAGS_MODE_SHA1:
  349. d = SHA1_BLOCK_SIZE;
  350. break;
  351. case FLAGS_MODE_SHA224:
  352. case FLAGS_MODE_SHA256:
  353. d = SHA256_BLOCK_SIZE;
  354. break;
  355. case FLAGS_MODE_SHA384:
  356. case FLAGS_MODE_SHA512:
  357. d = SHA512_BLOCK_SIZE;
  358. break;
  359. default:
  360. d = 0;
  361. }
  362. return d;
  363. }
  364. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  365. u32 *value, int count)
  366. {
  367. for (; count--; value++, offset += 4)
  368. omap_sham_write(dd, offset, *value);
  369. }
  370. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  371. int final, int dma)
  372. {
  373. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  374. u32 val, mask;
  375. /*
  376. * Setting ALGO_CONST only for the first iteration and
  377. * CLOSE_HASH only for the last one. Note that flags mode bits
  378. * correspond to algorithm encoding in mode register.
  379. */
  380. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  381. if (!ctx->digcnt) {
  382. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  383. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  384. struct omap_sham_hmac_ctx *bctx = tctx->base;
  385. int bs, nr_dr;
  386. val |= SHA_REG_MODE_ALGO_CONSTANT;
  387. if (ctx->flags & BIT(FLAGS_HMAC)) {
  388. bs = get_block_size(ctx);
  389. nr_dr = bs / (2 * sizeof(u32));
  390. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  391. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  392. (u32 *)bctx->ipad, nr_dr);
  393. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  394. (u32 *)bctx->ipad + nr_dr, nr_dr);
  395. ctx->digcnt += bs;
  396. }
  397. }
  398. if (final) {
  399. val |= SHA_REG_MODE_CLOSE_HASH;
  400. if (ctx->flags & BIT(FLAGS_HMAC))
  401. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  402. }
  403. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  404. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  405. SHA_REG_MODE_HMAC_KEY_PROC;
  406. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  407. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  408. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  409. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  410. SHA_REG_MASK_IT_EN |
  411. (dma ? SHA_REG_MASK_DMA_EN : 0),
  412. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  413. }
  414. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  415. {
  416. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  417. }
  418. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  419. {
  420. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  421. SHA_REG_IRQSTATUS_INPUT_RDY);
  422. }
  423. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  424. size_t length, int final)
  425. {
  426. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  427. int count, len32, bs32, offset = 0;
  428. const u32 *buffer = (const u32 *)buf;
  429. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  430. ctx->digcnt, length, final);
  431. dd->pdata->write_ctrl(dd, length, final, 0);
  432. dd->pdata->trigger(dd, length);
  433. /* should be non-zero before next lines to disable clocks later */
  434. ctx->digcnt += length;
  435. if (final)
  436. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  437. set_bit(FLAGS_CPU, &dd->flags);
  438. len32 = DIV_ROUND_UP(length, sizeof(u32));
  439. bs32 = get_block_size(ctx) / sizeof(u32);
  440. while (len32) {
  441. if (dd->pdata->poll_irq(dd))
  442. return -ETIMEDOUT;
  443. for (count = 0; count < min(len32, bs32); count++, offset++)
  444. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  445. buffer[offset]);
  446. len32 -= min(len32, bs32);
  447. }
  448. return -EINPROGRESS;
  449. }
  450. static void omap_sham_dma_callback(void *param)
  451. {
  452. struct omap_sham_dev *dd = param;
  453. set_bit(FLAGS_DMA_READY, &dd->flags);
  454. tasklet_schedule(&dd->done_task);
  455. }
  456. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  457. size_t length, int final, int is_sg)
  458. {
  459. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  460. struct dma_async_tx_descriptor *tx;
  461. struct dma_slave_config cfg;
  462. int len32, ret, dma_min = get_block_size(ctx);
  463. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  464. ctx->digcnt, length, final);
  465. memset(&cfg, 0, sizeof(cfg));
  466. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  467. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  468. cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
  469. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  470. if (ret) {
  471. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  472. return ret;
  473. }
  474. len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
  475. if (is_sg) {
  476. /*
  477. * The SG entry passed in may not have the 'length' member
  478. * set correctly so use a local SG entry (sgl) with the
  479. * proper value for 'length' instead. If this is not done,
  480. * the dmaengine may try to DMA the incorrect amount of data.
  481. */
  482. sg_init_table(&ctx->sgl, 1);
  483. ctx->sgl.page_link = ctx->sg->page_link;
  484. ctx->sgl.offset = ctx->sg->offset;
  485. sg_dma_len(&ctx->sgl) = len32;
  486. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  487. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  488. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  489. } else {
  490. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  491. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  492. }
  493. if (!tx) {
  494. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  495. return -EINVAL;
  496. }
  497. tx->callback = omap_sham_dma_callback;
  498. tx->callback_param = dd;
  499. dd->pdata->write_ctrl(dd, length, final, 1);
  500. ctx->digcnt += length;
  501. if (final)
  502. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  503. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  504. dmaengine_submit(tx);
  505. dma_async_issue_pending(dd->dma_lch);
  506. dd->pdata->trigger(dd, length);
  507. return -EINPROGRESS;
  508. }
  509. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  510. const u8 *data, size_t length)
  511. {
  512. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  513. count = min(count, ctx->total);
  514. if (count <= 0)
  515. return 0;
  516. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  517. ctx->bufcnt += count;
  518. return count;
  519. }
  520. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  521. {
  522. size_t count;
  523. while (ctx->sg) {
  524. count = omap_sham_append_buffer(ctx,
  525. sg_virt(ctx->sg) + ctx->offset,
  526. ctx->sg->length - ctx->offset);
  527. if (!count)
  528. break;
  529. ctx->offset += count;
  530. ctx->total -= count;
  531. if (ctx->offset == ctx->sg->length) {
  532. ctx->sg = sg_next(ctx->sg);
  533. if (ctx->sg)
  534. ctx->offset = 0;
  535. else
  536. ctx->total = 0;
  537. }
  538. }
  539. return 0;
  540. }
  541. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  542. struct omap_sham_reqctx *ctx,
  543. size_t length, int final)
  544. {
  545. int ret;
  546. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  547. DMA_TO_DEVICE);
  548. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  549. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  550. return -EINVAL;
  551. }
  552. ctx->flags &= ~BIT(FLAGS_SG);
  553. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  554. if (ret != -EINPROGRESS)
  555. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  556. DMA_TO_DEVICE);
  557. return ret;
  558. }
  559. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  560. {
  561. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  562. unsigned int final;
  563. size_t count;
  564. omap_sham_append_sg(ctx);
  565. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  566. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  567. ctx->bufcnt, ctx->digcnt, final);
  568. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  569. count = ctx->bufcnt;
  570. ctx->bufcnt = 0;
  571. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  572. }
  573. return 0;
  574. }
  575. /* Start address alignment */
  576. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  577. /* SHA1 block size alignment */
  578. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  579. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  580. {
  581. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  582. unsigned int length, final, tail;
  583. struct scatterlist *sg;
  584. int ret, bs;
  585. if (!ctx->total)
  586. return 0;
  587. if (ctx->bufcnt || ctx->offset)
  588. return omap_sham_update_dma_slow(dd);
  589. /*
  590. * Don't use the sg interface when the transfer size is less
  591. * than the number of elements in a DMA frame. Otherwise,
  592. * the dmaengine infrastructure will calculate that it needs
  593. * to transfer 0 frames which ultimately fails.
  594. */
  595. if (ctx->total < get_block_size(ctx))
  596. return omap_sham_update_dma_slow(dd);
  597. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  598. ctx->digcnt, ctx->bufcnt, ctx->total);
  599. sg = ctx->sg;
  600. bs = get_block_size(ctx);
  601. if (!SG_AA(sg))
  602. return omap_sham_update_dma_slow(dd);
  603. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  604. /* size is not BLOCK_SIZE aligned */
  605. return omap_sham_update_dma_slow(dd);
  606. length = min(ctx->total, sg->length);
  607. if (sg_is_last(sg)) {
  608. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  609. /* not last sg must be BLOCK_SIZE aligned */
  610. tail = length & (bs - 1);
  611. /* without finup() we need one block to close hash */
  612. if (!tail)
  613. tail = bs;
  614. length -= tail;
  615. }
  616. }
  617. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  618. dev_err(dd->dev, "dma_map_sg error\n");
  619. return -EINVAL;
  620. }
  621. ctx->flags |= BIT(FLAGS_SG);
  622. ctx->total -= length;
  623. ctx->offset = length; /* offset where to start slow */
  624. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  625. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  626. if (ret != -EINPROGRESS)
  627. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  628. return ret;
  629. }
  630. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  631. {
  632. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  633. int bufcnt, final;
  634. if (!ctx->total)
  635. return 0;
  636. omap_sham_append_sg(ctx);
  637. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  638. dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
  639. ctx->bufcnt, ctx->digcnt, final);
  640. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  641. bufcnt = ctx->bufcnt;
  642. ctx->bufcnt = 0;
  643. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
  644. }
  645. return 0;
  646. }
  647. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  648. {
  649. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  650. dmaengine_terminate_all(dd->dma_lch);
  651. if (ctx->flags & BIT(FLAGS_SG)) {
  652. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  653. if (ctx->sg->length == ctx->offset) {
  654. ctx->sg = sg_next(ctx->sg);
  655. if (ctx->sg)
  656. ctx->offset = 0;
  657. }
  658. } else {
  659. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  660. DMA_TO_DEVICE);
  661. }
  662. return 0;
  663. }
  664. static int omap_sham_init(struct ahash_request *req)
  665. {
  666. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  667. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  668. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  669. struct omap_sham_dev *dd = NULL, *tmp;
  670. int bs = 0;
  671. spin_lock_bh(&sham.lock);
  672. if (!tctx->dd) {
  673. list_for_each_entry(tmp, &sham.dev_list, list) {
  674. dd = tmp;
  675. break;
  676. }
  677. tctx->dd = dd;
  678. } else {
  679. dd = tctx->dd;
  680. }
  681. spin_unlock_bh(&sham.lock);
  682. ctx->dd = dd;
  683. ctx->flags = 0;
  684. dev_dbg(dd->dev, "init: digest size: %d\n",
  685. crypto_ahash_digestsize(tfm));
  686. switch (crypto_ahash_digestsize(tfm)) {
  687. case MD5_DIGEST_SIZE:
  688. ctx->flags |= FLAGS_MODE_MD5;
  689. bs = SHA1_BLOCK_SIZE;
  690. break;
  691. case SHA1_DIGEST_SIZE:
  692. ctx->flags |= FLAGS_MODE_SHA1;
  693. bs = SHA1_BLOCK_SIZE;
  694. break;
  695. case SHA224_DIGEST_SIZE:
  696. ctx->flags |= FLAGS_MODE_SHA224;
  697. bs = SHA224_BLOCK_SIZE;
  698. break;
  699. case SHA256_DIGEST_SIZE:
  700. ctx->flags |= FLAGS_MODE_SHA256;
  701. bs = SHA256_BLOCK_SIZE;
  702. break;
  703. case SHA384_DIGEST_SIZE:
  704. ctx->flags |= FLAGS_MODE_SHA384;
  705. bs = SHA384_BLOCK_SIZE;
  706. break;
  707. case SHA512_DIGEST_SIZE:
  708. ctx->flags |= FLAGS_MODE_SHA512;
  709. bs = SHA512_BLOCK_SIZE;
  710. break;
  711. }
  712. ctx->bufcnt = 0;
  713. ctx->digcnt = 0;
  714. ctx->buflen = BUFLEN;
  715. if (tctx->flags & BIT(FLAGS_HMAC)) {
  716. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  717. struct omap_sham_hmac_ctx *bctx = tctx->base;
  718. memcpy(ctx->buffer, bctx->ipad, bs);
  719. ctx->bufcnt = bs;
  720. }
  721. ctx->flags |= BIT(FLAGS_HMAC);
  722. }
  723. return 0;
  724. }
  725. static int omap_sham_update_req(struct omap_sham_dev *dd)
  726. {
  727. struct ahash_request *req = dd->req;
  728. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  729. int err;
  730. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  731. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  732. if (ctx->flags & BIT(FLAGS_CPU))
  733. err = omap_sham_update_cpu(dd);
  734. else
  735. err = omap_sham_update_dma_start(dd);
  736. /* wait for dma completion before can take more data */
  737. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  738. return err;
  739. }
  740. static int omap_sham_final_req(struct omap_sham_dev *dd)
  741. {
  742. struct ahash_request *req = dd->req;
  743. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  744. int err = 0, use_dma = 1;
  745. if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
  746. /*
  747. * faster to handle last block with cpu or
  748. * use cpu when dma is not present.
  749. */
  750. use_dma = 0;
  751. if (use_dma)
  752. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  753. else
  754. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  755. ctx->bufcnt = 0;
  756. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  757. return err;
  758. }
  759. static int omap_sham_finish_hmac(struct ahash_request *req)
  760. {
  761. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  762. struct omap_sham_hmac_ctx *bctx = tctx->base;
  763. int bs = crypto_shash_blocksize(bctx->shash);
  764. int ds = crypto_shash_digestsize(bctx->shash);
  765. struct {
  766. struct shash_desc shash;
  767. char ctx[crypto_shash_descsize(bctx->shash)];
  768. } desc;
  769. desc.shash.tfm = bctx->shash;
  770. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  771. return crypto_shash_init(&desc.shash) ?:
  772. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  773. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  774. }
  775. static int omap_sham_finish(struct ahash_request *req)
  776. {
  777. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  778. struct omap_sham_dev *dd = ctx->dd;
  779. int err = 0;
  780. if (ctx->digcnt) {
  781. omap_sham_copy_ready_hash(req);
  782. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  783. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  784. err = omap_sham_finish_hmac(req);
  785. }
  786. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  787. return err;
  788. }
  789. static void omap_sham_finish_req(struct ahash_request *req, int err)
  790. {
  791. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  792. struct omap_sham_dev *dd = ctx->dd;
  793. if (!err) {
  794. dd->pdata->copy_hash(req, 1);
  795. if (test_bit(FLAGS_FINAL, &dd->flags))
  796. err = omap_sham_finish(req);
  797. } else {
  798. ctx->flags |= BIT(FLAGS_ERROR);
  799. }
  800. /* atomic operation is not needed here */
  801. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  802. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  803. pm_runtime_put(dd->dev);
  804. if (req->base.complete)
  805. req->base.complete(&req->base, err);
  806. /* handle new request */
  807. tasklet_schedule(&dd->done_task);
  808. }
  809. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  810. struct ahash_request *req)
  811. {
  812. struct crypto_async_request *async_req, *backlog;
  813. struct omap_sham_reqctx *ctx;
  814. unsigned long flags;
  815. int err = 0, ret = 0;
  816. spin_lock_irqsave(&dd->lock, flags);
  817. if (req)
  818. ret = ahash_enqueue_request(&dd->queue, req);
  819. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  820. spin_unlock_irqrestore(&dd->lock, flags);
  821. return ret;
  822. }
  823. backlog = crypto_get_backlog(&dd->queue);
  824. async_req = crypto_dequeue_request(&dd->queue);
  825. if (async_req)
  826. set_bit(FLAGS_BUSY, &dd->flags);
  827. spin_unlock_irqrestore(&dd->lock, flags);
  828. if (!async_req)
  829. return ret;
  830. if (backlog)
  831. backlog->complete(backlog, -EINPROGRESS);
  832. req = ahash_request_cast(async_req);
  833. dd->req = req;
  834. ctx = ahash_request_ctx(req);
  835. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  836. ctx->op, req->nbytes);
  837. err = omap_sham_hw_init(dd);
  838. if (err)
  839. goto err1;
  840. if (ctx->digcnt)
  841. /* request has changed - restore hash */
  842. dd->pdata->copy_hash(req, 0);
  843. if (ctx->op == OP_UPDATE) {
  844. err = omap_sham_update_req(dd);
  845. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  846. /* no final() after finup() */
  847. err = omap_sham_final_req(dd);
  848. } else if (ctx->op == OP_FINAL) {
  849. err = omap_sham_final_req(dd);
  850. }
  851. err1:
  852. if (err != -EINPROGRESS)
  853. /* done_task will not finish it, so do it here */
  854. omap_sham_finish_req(req, err);
  855. dev_dbg(dd->dev, "exit, err: %d\n", err);
  856. return ret;
  857. }
  858. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  859. {
  860. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  861. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  862. struct omap_sham_dev *dd = tctx->dd;
  863. ctx->op = op;
  864. return omap_sham_handle_queue(dd, req);
  865. }
  866. static int omap_sham_update(struct ahash_request *req)
  867. {
  868. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  869. struct omap_sham_dev *dd = ctx->dd;
  870. int bs = get_block_size(ctx);
  871. if (!req->nbytes)
  872. return 0;
  873. ctx->total = req->nbytes;
  874. ctx->sg = req->src;
  875. ctx->offset = 0;
  876. if (ctx->flags & BIT(FLAGS_FINUP)) {
  877. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  878. /*
  879. * OMAP HW accel works only with buffers >= 9
  880. * will switch to bypass in final()
  881. * final has the same request and data
  882. */
  883. omap_sham_append_sg(ctx);
  884. return 0;
  885. } else if ((ctx->bufcnt + ctx->total <= bs) ||
  886. dd->polling_mode) {
  887. /*
  888. * faster to use CPU for short transfers or
  889. * use cpu when dma is not present.
  890. */
  891. ctx->flags |= BIT(FLAGS_CPU);
  892. }
  893. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  894. omap_sham_append_sg(ctx);
  895. return 0;
  896. }
  897. if (dd->polling_mode)
  898. ctx->flags |= BIT(FLAGS_CPU);
  899. return omap_sham_enqueue(req, OP_UPDATE);
  900. }
  901. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  902. const u8 *data, unsigned int len, u8 *out)
  903. {
  904. struct {
  905. struct shash_desc shash;
  906. char ctx[crypto_shash_descsize(shash)];
  907. } desc;
  908. desc.shash.tfm = shash;
  909. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  910. return crypto_shash_digest(&desc.shash, data, len, out);
  911. }
  912. static int omap_sham_final_shash(struct ahash_request *req)
  913. {
  914. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  915. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  916. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  917. ctx->buffer, ctx->bufcnt, req->result);
  918. }
  919. static int omap_sham_final(struct ahash_request *req)
  920. {
  921. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  922. ctx->flags |= BIT(FLAGS_FINUP);
  923. if (ctx->flags & BIT(FLAGS_ERROR))
  924. return 0; /* uncompleted hash is not needed */
  925. /* OMAP HW accel works only with buffers >= 9 */
  926. /* HMAC is always >= 9 because ipad == block size */
  927. if ((ctx->digcnt + ctx->bufcnt) < 9)
  928. return omap_sham_final_shash(req);
  929. else if (ctx->bufcnt)
  930. return omap_sham_enqueue(req, OP_FINAL);
  931. /* copy ready hash (+ finalize hmac) */
  932. return omap_sham_finish(req);
  933. }
  934. static int omap_sham_finup(struct ahash_request *req)
  935. {
  936. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  937. int err1, err2;
  938. ctx->flags |= BIT(FLAGS_FINUP);
  939. err1 = omap_sham_update(req);
  940. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  941. return err1;
  942. /*
  943. * final() has to be always called to cleanup resources
  944. * even if udpate() failed, except EINPROGRESS
  945. */
  946. err2 = omap_sham_final(req);
  947. return err1 ?: err2;
  948. }
  949. static int omap_sham_digest(struct ahash_request *req)
  950. {
  951. return omap_sham_init(req) ?: omap_sham_finup(req);
  952. }
  953. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  954. unsigned int keylen)
  955. {
  956. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  957. struct omap_sham_hmac_ctx *bctx = tctx->base;
  958. int bs = crypto_shash_blocksize(bctx->shash);
  959. int ds = crypto_shash_digestsize(bctx->shash);
  960. struct omap_sham_dev *dd = NULL, *tmp;
  961. int err, i;
  962. spin_lock_bh(&sham.lock);
  963. if (!tctx->dd) {
  964. list_for_each_entry(tmp, &sham.dev_list, list) {
  965. dd = tmp;
  966. break;
  967. }
  968. tctx->dd = dd;
  969. } else {
  970. dd = tctx->dd;
  971. }
  972. spin_unlock_bh(&sham.lock);
  973. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  974. if (err)
  975. return err;
  976. if (keylen > bs) {
  977. err = omap_sham_shash_digest(bctx->shash,
  978. crypto_shash_get_flags(bctx->shash),
  979. key, keylen, bctx->ipad);
  980. if (err)
  981. return err;
  982. keylen = ds;
  983. } else {
  984. memcpy(bctx->ipad, key, keylen);
  985. }
  986. memset(bctx->ipad + keylen, 0, bs - keylen);
  987. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  988. memcpy(bctx->opad, bctx->ipad, bs);
  989. for (i = 0; i < bs; i++) {
  990. bctx->ipad[i] ^= 0x36;
  991. bctx->opad[i] ^= 0x5c;
  992. }
  993. }
  994. return err;
  995. }
  996. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  997. {
  998. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  999. const char *alg_name = crypto_tfm_alg_name(tfm);
  1000. /* Allocate a fallback and abort if it failed. */
  1001. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1002. CRYPTO_ALG_NEED_FALLBACK);
  1003. if (IS_ERR(tctx->fallback)) {
  1004. pr_err("omap-sham: fallback driver '%s' "
  1005. "could not be loaded.\n", alg_name);
  1006. return PTR_ERR(tctx->fallback);
  1007. }
  1008. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1009. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1010. if (alg_base) {
  1011. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1012. tctx->flags |= BIT(FLAGS_HMAC);
  1013. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1014. CRYPTO_ALG_NEED_FALLBACK);
  1015. if (IS_ERR(bctx->shash)) {
  1016. pr_err("omap-sham: base driver '%s' "
  1017. "could not be loaded.\n", alg_base);
  1018. crypto_free_shash(tctx->fallback);
  1019. return PTR_ERR(bctx->shash);
  1020. }
  1021. }
  1022. return 0;
  1023. }
  1024. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1025. {
  1026. return omap_sham_cra_init_alg(tfm, NULL);
  1027. }
  1028. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1029. {
  1030. return omap_sham_cra_init_alg(tfm, "sha1");
  1031. }
  1032. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1033. {
  1034. return omap_sham_cra_init_alg(tfm, "sha224");
  1035. }
  1036. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1037. {
  1038. return omap_sham_cra_init_alg(tfm, "sha256");
  1039. }
  1040. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1041. {
  1042. return omap_sham_cra_init_alg(tfm, "md5");
  1043. }
  1044. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1045. {
  1046. return omap_sham_cra_init_alg(tfm, "sha384");
  1047. }
  1048. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1049. {
  1050. return omap_sham_cra_init_alg(tfm, "sha512");
  1051. }
  1052. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1053. {
  1054. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1055. crypto_free_shash(tctx->fallback);
  1056. tctx->fallback = NULL;
  1057. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1058. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1059. crypto_free_shash(bctx->shash);
  1060. }
  1061. }
  1062. static struct ahash_alg algs_sha1_md5[] = {
  1063. {
  1064. .init = omap_sham_init,
  1065. .update = omap_sham_update,
  1066. .final = omap_sham_final,
  1067. .finup = omap_sham_finup,
  1068. .digest = omap_sham_digest,
  1069. .halg.digestsize = SHA1_DIGEST_SIZE,
  1070. .halg.base = {
  1071. .cra_name = "sha1",
  1072. .cra_driver_name = "omap-sha1",
  1073. .cra_priority = 100,
  1074. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1075. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1076. CRYPTO_ALG_ASYNC |
  1077. CRYPTO_ALG_NEED_FALLBACK,
  1078. .cra_blocksize = SHA1_BLOCK_SIZE,
  1079. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1080. .cra_alignmask = 0,
  1081. .cra_module = THIS_MODULE,
  1082. .cra_init = omap_sham_cra_init,
  1083. .cra_exit = omap_sham_cra_exit,
  1084. }
  1085. },
  1086. {
  1087. .init = omap_sham_init,
  1088. .update = omap_sham_update,
  1089. .final = omap_sham_final,
  1090. .finup = omap_sham_finup,
  1091. .digest = omap_sham_digest,
  1092. .halg.digestsize = MD5_DIGEST_SIZE,
  1093. .halg.base = {
  1094. .cra_name = "md5",
  1095. .cra_driver_name = "omap-md5",
  1096. .cra_priority = 100,
  1097. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1098. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1099. CRYPTO_ALG_ASYNC |
  1100. CRYPTO_ALG_NEED_FALLBACK,
  1101. .cra_blocksize = SHA1_BLOCK_SIZE,
  1102. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1103. .cra_alignmask = OMAP_ALIGN_MASK,
  1104. .cra_module = THIS_MODULE,
  1105. .cra_init = omap_sham_cra_init,
  1106. .cra_exit = omap_sham_cra_exit,
  1107. }
  1108. },
  1109. {
  1110. .init = omap_sham_init,
  1111. .update = omap_sham_update,
  1112. .final = omap_sham_final,
  1113. .finup = omap_sham_finup,
  1114. .digest = omap_sham_digest,
  1115. .setkey = omap_sham_setkey,
  1116. .halg.digestsize = SHA1_DIGEST_SIZE,
  1117. .halg.base = {
  1118. .cra_name = "hmac(sha1)",
  1119. .cra_driver_name = "omap-hmac-sha1",
  1120. .cra_priority = 100,
  1121. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1122. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1123. CRYPTO_ALG_ASYNC |
  1124. CRYPTO_ALG_NEED_FALLBACK,
  1125. .cra_blocksize = SHA1_BLOCK_SIZE,
  1126. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1127. sizeof(struct omap_sham_hmac_ctx),
  1128. .cra_alignmask = OMAP_ALIGN_MASK,
  1129. .cra_module = THIS_MODULE,
  1130. .cra_init = omap_sham_cra_sha1_init,
  1131. .cra_exit = omap_sham_cra_exit,
  1132. }
  1133. },
  1134. {
  1135. .init = omap_sham_init,
  1136. .update = omap_sham_update,
  1137. .final = omap_sham_final,
  1138. .finup = omap_sham_finup,
  1139. .digest = omap_sham_digest,
  1140. .setkey = omap_sham_setkey,
  1141. .halg.digestsize = MD5_DIGEST_SIZE,
  1142. .halg.base = {
  1143. .cra_name = "hmac(md5)",
  1144. .cra_driver_name = "omap-hmac-md5",
  1145. .cra_priority = 100,
  1146. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1147. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1148. CRYPTO_ALG_ASYNC |
  1149. CRYPTO_ALG_NEED_FALLBACK,
  1150. .cra_blocksize = SHA1_BLOCK_SIZE,
  1151. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1152. sizeof(struct omap_sham_hmac_ctx),
  1153. .cra_alignmask = OMAP_ALIGN_MASK,
  1154. .cra_module = THIS_MODULE,
  1155. .cra_init = omap_sham_cra_md5_init,
  1156. .cra_exit = omap_sham_cra_exit,
  1157. }
  1158. }
  1159. };
  1160. /* OMAP4 has some algs in addition to what OMAP2 has */
  1161. static struct ahash_alg algs_sha224_sha256[] = {
  1162. {
  1163. .init = omap_sham_init,
  1164. .update = omap_sham_update,
  1165. .final = omap_sham_final,
  1166. .finup = omap_sham_finup,
  1167. .digest = omap_sham_digest,
  1168. .halg.digestsize = SHA224_DIGEST_SIZE,
  1169. .halg.base = {
  1170. .cra_name = "sha224",
  1171. .cra_driver_name = "omap-sha224",
  1172. .cra_priority = 100,
  1173. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1174. CRYPTO_ALG_ASYNC |
  1175. CRYPTO_ALG_NEED_FALLBACK,
  1176. .cra_blocksize = SHA224_BLOCK_SIZE,
  1177. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1178. .cra_alignmask = 0,
  1179. .cra_module = THIS_MODULE,
  1180. .cra_init = omap_sham_cra_init,
  1181. .cra_exit = omap_sham_cra_exit,
  1182. }
  1183. },
  1184. {
  1185. .init = omap_sham_init,
  1186. .update = omap_sham_update,
  1187. .final = omap_sham_final,
  1188. .finup = omap_sham_finup,
  1189. .digest = omap_sham_digest,
  1190. .halg.digestsize = SHA256_DIGEST_SIZE,
  1191. .halg.base = {
  1192. .cra_name = "sha256",
  1193. .cra_driver_name = "omap-sha256",
  1194. .cra_priority = 100,
  1195. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1196. CRYPTO_ALG_ASYNC |
  1197. CRYPTO_ALG_NEED_FALLBACK,
  1198. .cra_blocksize = SHA256_BLOCK_SIZE,
  1199. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1200. .cra_alignmask = 0,
  1201. .cra_module = THIS_MODULE,
  1202. .cra_init = omap_sham_cra_init,
  1203. .cra_exit = omap_sham_cra_exit,
  1204. }
  1205. },
  1206. {
  1207. .init = omap_sham_init,
  1208. .update = omap_sham_update,
  1209. .final = omap_sham_final,
  1210. .finup = omap_sham_finup,
  1211. .digest = omap_sham_digest,
  1212. .setkey = omap_sham_setkey,
  1213. .halg.digestsize = SHA224_DIGEST_SIZE,
  1214. .halg.base = {
  1215. .cra_name = "hmac(sha224)",
  1216. .cra_driver_name = "omap-hmac-sha224",
  1217. .cra_priority = 100,
  1218. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1219. CRYPTO_ALG_ASYNC |
  1220. CRYPTO_ALG_NEED_FALLBACK,
  1221. .cra_blocksize = SHA224_BLOCK_SIZE,
  1222. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1223. sizeof(struct omap_sham_hmac_ctx),
  1224. .cra_alignmask = OMAP_ALIGN_MASK,
  1225. .cra_module = THIS_MODULE,
  1226. .cra_init = omap_sham_cra_sha224_init,
  1227. .cra_exit = omap_sham_cra_exit,
  1228. }
  1229. },
  1230. {
  1231. .init = omap_sham_init,
  1232. .update = omap_sham_update,
  1233. .final = omap_sham_final,
  1234. .finup = omap_sham_finup,
  1235. .digest = omap_sham_digest,
  1236. .setkey = omap_sham_setkey,
  1237. .halg.digestsize = SHA256_DIGEST_SIZE,
  1238. .halg.base = {
  1239. .cra_name = "hmac(sha256)",
  1240. .cra_driver_name = "omap-hmac-sha256",
  1241. .cra_priority = 100,
  1242. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1243. CRYPTO_ALG_ASYNC |
  1244. CRYPTO_ALG_NEED_FALLBACK,
  1245. .cra_blocksize = SHA256_BLOCK_SIZE,
  1246. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1247. sizeof(struct omap_sham_hmac_ctx),
  1248. .cra_alignmask = OMAP_ALIGN_MASK,
  1249. .cra_module = THIS_MODULE,
  1250. .cra_init = omap_sham_cra_sha256_init,
  1251. .cra_exit = omap_sham_cra_exit,
  1252. }
  1253. },
  1254. };
  1255. static struct ahash_alg algs_sha384_sha512[] = {
  1256. {
  1257. .init = omap_sham_init,
  1258. .update = omap_sham_update,
  1259. .final = omap_sham_final,
  1260. .finup = omap_sham_finup,
  1261. .digest = omap_sham_digest,
  1262. .halg.digestsize = SHA384_DIGEST_SIZE,
  1263. .halg.base = {
  1264. .cra_name = "sha384",
  1265. .cra_driver_name = "omap-sha384",
  1266. .cra_priority = 100,
  1267. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1268. CRYPTO_ALG_ASYNC |
  1269. CRYPTO_ALG_NEED_FALLBACK,
  1270. .cra_blocksize = SHA384_BLOCK_SIZE,
  1271. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1272. .cra_alignmask = 0,
  1273. .cra_module = THIS_MODULE,
  1274. .cra_init = omap_sham_cra_init,
  1275. .cra_exit = omap_sham_cra_exit,
  1276. }
  1277. },
  1278. {
  1279. .init = omap_sham_init,
  1280. .update = omap_sham_update,
  1281. .final = omap_sham_final,
  1282. .finup = omap_sham_finup,
  1283. .digest = omap_sham_digest,
  1284. .halg.digestsize = SHA512_DIGEST_SIZE,
  1285. .halg.base = {
  1286. .cra_name = "sha512",
  1287. .cra_driver_name = "omap-sha512",
  1288. .cra_priority = 100,
  1289. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1290. CRYPTO_ALG_ASYNC |
  1291. CRYPTO_ALG_NEED_FALLBACK,
  1292. .cra_blocksize = SHA512_BLOCK_SIZE,
  1293. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1294. .cra_alignmask = 0,
  1295. .cra_module = THIS_MODULE,
  1296. .cra_init = omap_sham_cra_init,
  1297. .cra_exit = omap_sham_cra_exit,
  1298. }
  1299. },
  1300. {
  1301. .init = omap_sham_init,
  1302. .update = omap_sham_update,
  1303. .final = omap_sham_final,
  1304. .finup = omap_sham_finup,
  1305. .digest = omap_sham_digest,
  1306. .setkey = omap_sham_setkey,
  1307. .halg.digestsize = SHA384_DIGEST_SIZE,
  1308. .halg.base = {
  1309. .cra_name = "hmac(sha384)",
  1310. .cra_driver_name = "omap-hmac-sha384",
  1311. .cra_priority = 100,
  1312. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1313. CRYPTO_ALG_ASYNC |
  1314. CRYPTO_ALG_NEED_FALLBACK,
  1315. .cra_blocksize = SHA384_BLOCK_SIZE,
  1316. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1317. sizeof(struct omap_sham_hmac_ctx),
  1318. .cra_alignmask = OMAP_ALIGN_MASK,
  1319. .cra_module = THIS_MODULE,
  1320. .cra_init = omap_sham_cra_sha384_init,
  1321. .cra_exit = omap_sham_cra_exit,
  1322. }
  1323. },
  1324. {
  1325. .init = omap_sham_init,
  1326. .update = omap_sham_update,
  1327. .final = omap_sham_final,
  1328. .finup = omap_sham_finup,
  1329. .digest = omap_sham_digest,
  1330. .setkey = omap_sham_setkey,
  1331. .halg.digestsize = SHA512_DIGEST_SIZE,
  1332. .halg.base = {
  1333. .cra_name = "hmac(sha512)",
  1334. .cra_driver_name = "omap-hmac-sha512",
  1335. .cra_priority = 100,
  1336. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1337. CRYPTO_ALG_ASYNC |
  1338. CRYPTO_ALG_NEED_FALLBACK,
  1339. .cra_blocksize = SHA512_BLOCK_SIZE,
  1340. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1341. sizeof(struct omap_sham_hmac_ctx),
  1342. .cra_alignmask = OMAP_ALIGN_MASK,
  1343. .cra_module = THIS_MODULE,
  1344. .cra_init = omap_sham_cra_sha512_init,
  1345. .cra_exit = omap_sham_cra_exit,
  1346. }
  1347. },
  1348. };
  1349. static void omap_sham_done_task(unsigned long data)
  1350. {
  1351. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1352. int err = 0;
  1353. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1354. omap_sham_handle_queue(dd, NULL);
  1355. return;
  1356. }
  1357. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1358. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1359. /* hash or semi-hash ready */
  1360. err = omap_sham_update_cpu(dd);
  1361. if (err != -EINPROGRESS)
  1362. goto finish;
  1363. }
  1364. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1365. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1366. omap_sham_update_dma_stop(dd);
  1367. if (dd->err) {
  1368. err = dd->err;
  1369. goto finish;
  1370. }
  1371. }
  1372. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1373. /* hash or semi-hash ready */
  1374. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1375. err = omap_sham_update_dma_start(dd);
  1376. if (err != -EINPROGRESS)
  1377. goto finish;
  1378. }
  1379. }
  1380. return;
  1381. finish:
  1382. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1383. /* finish curent request */
  1384. omap_sham_finish_req(dd->req, err);
  1385. }
  1386. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1387. {
  1388. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1389. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1390. } else {
  1391. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1392. tasklet_schedule(&dd->done_task);
  1393. }
  1394. return IRQ_HANDLED;
  1395. }
  1396. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1397. {
  1398. struct omap_sham_dev *dd = dev_id;
  1399. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1400. /* final -> allow device to go to power-saving mode */
  1401. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1402. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1403. SHA_REG_CTRL_OUTPUT_READY);
  1404. omap_sham_read(dd, SHA_REG_CTRL);
  1405. return omap_sham_irq_common(dd);
  1406. }
  1407. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1408. {
  1409. struct omap_sham_dev *dd = dev_id;
  1410. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1411. return omap_sham_irq_common(dd);
  1412. }
  1413. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1414. {
  1415. .algs_list = algs_sha1_md5,
  1416. .size = ARRAY_SIZE(algs_sha1_md5),
  1417. },
  1418. };
  1419. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1420. .algs_info = omap_sham_algs_info_omap2,
  1421. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1422. .flags = BIT(FLAGS_BE32_SHA1),
  1423. .digest_size = SHA1_DIGEST_SIZE,
  1424. .copy_hash = omap_sham_copy_hash_omap2,
  1425. .write_ctrl = omap_sham_write_ctrl_omap2,
  1426. .trigger = omap_sham_trigger_omap2,
  1427. .poll_irq = omap_sham_poll_irq_omap2,
  1428. .intr_hdlr = omap_sham_irq_omap2,
  1429. .idigest_ofs = 0x00,
  1430. .din_ofs = 0x1c,
  1431. .digcnt_ofs = 0x14,
  1432. .rev_ofs = 0x5c,
  1433. .mask_ofs = 0x60,
  1434. .sysstatus_ofs = 0x64,
  1435. .major_mask = 0xf0,
  1436. .major_shift = 4,
  1437. .minor_mask = 0x0f,
  1438. .minor_shift = 0,
  1439. };
  1440. #ifdef CONFIG_OF
  1441. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1442. {
  1443. .algs_list = algs_sha1_md5,
  1444. .size = ARRAY_SIZE(algs_sha1_md5),
  1445. },
  1446. {
  1447. .algs_list = algs_sha224_sha256,
  1448. .size = ARRAY_SIZE(algs_sha224_sha256),
  1449. },
  1450. };
  1451. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1452. .algs_info = omap_sham_algs_info_omap4,
  1453. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1454. .flags = BIT(FLAGS_AUTO_XOR),
  1455. .digest_size = SHA256_DIGEST_SIZE,
  1456. .copy_hash = omap_sham_copy_hash_omap4,
  1457. .write_ctrl = omap_sham_write_ctrl_omap4,
  1458. .trigger = omap_sham_trigger_omap4,
  1459. .poll_irq = omap_sham_poll_irq_omap4,
  1460. .intr_hdlr = omap_sham_irq_omap4,
  1461. .idigest_ofs = 0x020,
  1462. .odigest_ofs = 0x0,
  1463. .din_ofs = 0x080,
  1464. .digcnt_ofs = 0x040,
  1465. .rev_ofs = 0x100,
  1466. .mask_ofs = 0x110,
  1467. .sysstatus_ofs = 0x114,
  1468. .mode_ofs = 0x44,
  1469. .length_ofs = 0x48,
  1470. .major_mask = 0x0700,
  1471. .major_shift = 8,
  1472. .minor_mask = 0x003f,
  1473. .minor_shift = 0,
  1474. };
  1475. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1476. {
  1477. .algs_list = algs_sha1_md5,
  1478. .size = ARRAY_SIZE(algs_sha1_md5),
  1479. },
  1480. {
  1481. .algs_list = algs_sha224_sha256,
  1482. .size = ARRAY_SIZE(algs_sha224_sha256),
  1483. },
  1484. {
  1485. .algs_list = algs_sha384_sha512,
  1486. .size = ARRAY_SIZE(algs_sha384_sha512),
  1487. },
  1488. };
  1489. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1490. .algs_info = omap_sham_algs_info_omap5,
  1491. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1492. .flags = BIT(FLAGS_AUTO_XOR),
  1493. .digest_size = SHA512_DIGEST_SIZE,
  1494. .copy_hash = omap_sham_copy_hash_omap4,
  1495. .write_ctrl = omap_sham_write_ctrl_omap4,
  1496. .trigger = omap_sham_trigger_omap4,
  1497. .poll_irq = omap_sham_poll_irq_omap4,
  1498. .intr_hdlr = omap_sham_irq_omap4,
  1499. .idigest_ofs = 0x240,
  1500. .odigest_ofs = 0x200,
  1501. .din_ofs = 0x080,
  1502. .digcnt_ofs = 0x280,
  1503. .rev_ofs = 0x100,
  1504. .mask_ofs = 0x110,
  1505. .sysstatus_ofs = 0x114,
  1506. .mode_ofs = 0x284,
  1507. .length_ofs = 0x288,
  1508. .major_mask = 0x0700,
  1509. .major_shift = 8,
  1510. .minor_mask = 0x003f,
  1511. .minor_shift = 0,
  1512. };
  1513. static const struct of_device_id omap_sham_of_match[] = {
  1514. {
  1515. .compatible = "ti,omap2-sham",
  1516. .data = &omap_sham_pdata_omap2,
  1517. },
  1518. {
  1519. .compatible = "ti,omap4-sham",
  1520. .data = &omap_sham_pdata_omap4,
  1521. },
  1522. {
  1523. .compatible = "ti,omap5-sham",
  1524. .data = &omap_sham_pdata_omap5,
  1525. },
  1526. {},
  1527. };
  1528. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1529. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1530. struct device *dev, struct resource *res)
  1531. {
  1532. struct device_node *node = dev->of_node;
  1533. const struct of_device_id *match;
  1534. int err = 0;
  1535. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1536. if (!match) {
  1537. dev_err(dev, "no compatible OF match\n");
  1538. err = -EINVAL;
  1539. goto err;
  1540. }
  1541. err = of_address_to_resource(node, 0, res);
  1542. if (err < 0) {
  1543. dev_err(dev, "can't translate OF node address\n");
  1544. err = -EINVAL;
  1545. goto err;
  1546. }
  1547. dd->irq = irq_of_parse_and_map(node, 0);
  1548. if (!dd->irq) {
  1549. dev_err(dev, "can't translate OF irq value\n");
  1550. err = -EINVAL;
  1551. goto err;
  1552. }
  1553. dd->dma = -1; /* Dummy value that's unused */
  1554. dd->pdata = match->data;
  1555. err:
  1556. return err;
  1557. }
  1558. #else
  1559. static const struct of_device_id omap_sham_of_match[] = {
  1560. {},
  1561. };
  1562. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1563. struct device *dev, struct resource *res)
  1564. {
  1565. return -EINVAL;
  1566. }
  1567. #endif
  1568. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1569. struct platform_device *pdev, struct resource *res)
  1570. {
  1571. struct device *dev = &pdev->dev;
  1572. struct resource *r;
  1573. int err = 0;
  1574. /* Get the base address */
  1575. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1576. if (!r) {
  1577. dev_err(dev, "no MEM resource info\n");
  1578. err = -ENODEV;
  1579. goto err;
  1580. }
  1581. memcpy(res, r, sizeof(*res));
  1582. /* Get the IRQ */
  1583. dd->irq = platform_get_irq(pdev, 0);
  1584. if (dd->irq < 0) {
  1585. dev_err(dev, "no IRQ resource info\n");
  1586. err = dd->irq;
  1587. goto err;
  1588. }
  1589. /* Get the DMA */
  1590. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1591. if (!r) {
  1592. dev_err(dev, "no DMA resource info\n");
  1593. err = -ENODEV;
  1594. goto err;
  1595. }
  1596. dd->dma = r->start;
  1597. /* Only OMAP2/3 can be non-DT */
  1598. dd->pdata = &omap_sham_pdata_omap2;
  1599. err:
  1600. return err;
  1601. }
  1602. static int omap_sham_probe(struct platform_device *pdev)
  1603. {
  1604. struct omap_sham_dev *dd;
  1605. struct device *dev = &pdev->dev;
  1606. struct resource res;
  1607. dma_cap_mask_t mask;
  1608. int err, i, j;
  1609. u32 rev;
  1610. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1611. if (dd == NULL) {
  1612. dev_err(dev, "unable to alloc data struct.\n");
  1613. err = -ENOMEM;
  1614. goto data_err;
  1615. }
  1616. dd->dev = dev;
  1617. platform_set_drvdata(pdev, dd);
  1618. INIT_LIST_HEAD(&dd->list);
  1619. spin_lock_init(&dd->lock);
  1620. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1621. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1622. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1623. omap_sham_get_res_pdev(dd, pdev, &res);
  1624. if (err)
  1625. goto data_err;
  1626. dd->io_base = devm_ioremap_resource(dev, &res);
  1627. if (IS_ERR(dd->io_base)) {
  1628. err = PTR_ERR(dd->io_base);
  1629. goto data_err;
  1630. }
  1631. dd->phys_base = res.start;
  1632. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1633. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1634. if (err) {
  1635. dev_err(dev, "unable to request irq %d, err = %d\n",
  1636. dd->irq, err);
  1637. goto data_err;
  1638. }
  1639. dma_cap_zero(mask);
  1640. dma_cap_set(DMA_SLAVE, mask);
  1641. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1642. &dd->dma, dev, "rx");
  1643. if (!dd->dma_lch) {
  1644. dd->polling_mode = 1;
  1645. dev_dbg(dev, "using polling mode instead of dma\n");
  1646. }
  1647. dd->flags |= dd->pdata->flags;
  1648. pm_runtime_enable(dev);
  1649. pm_runtime_get_sync(dev);
  1650. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1651. pm_runtime_put_sync(&pdev->dev);
  1652. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1653. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1654. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1655. spin_lock(&sham.lock);
  1656. list_add_tail(&dd->list, &sham.dev_list);
  1657. spin_unlock(&sham.lock);
  1658. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1659. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1660. err = crypto_register_ahash(
  1661. &dd->pdata->algs_info[i].algs_list[j]);
  1662. if (err)
  1663. goto err_algs;
  1664. dd->pdata->algs_info[i].registered++;
  1665. }
  1666. }
  1667. return 0;
  1668. err_algs:
  1669. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1670. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1671. crypto_unregister_ahash(
  1672. &dd->pdata->algs_info[i].algs_list[j]);
  1673. pm_runtime_disable(dev);
  1674. if (dd->dma_lch)
  1675. dma_release_channel(dd->dma_lch);
  1676. data_err:
  1677. dev_err(dev, "initialization failed.\n");
  1678. return err;
  1679. }
  1680. static int omap_sham_remove(struct platform_device *pdev)
  1681. {
  1682. static struct omap_sham_dev *dd;
  1683. int i, j;
  1684. dd = platform_get_drvdata(pdev);
  1685. if (!dd)
  1686. return -ENODEV;
  1687. spin_lock(&sham.lock);
  1688. list_del(&dd->list);
  1689. spin_unlock(&sham.lock);
  1690. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1691. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1692. crypto_unregister_ahash(
  1693. &dd->pdata->algs_info[i].algs_list[j]);
  1694. tasklet_kill(&dd->done_task);
  1695. pm_runtime_disable(&pdev->dev);
  1696. if (dd->dma_lch)
  1697. dma_release_channel(dd->dma_lch);
  1698. return 0;
  1699. }
  1700. #ifdef CONFIG_PM_SLEEP
  1701. static int omap_sham_suspend(struct device *dev)
  1702. {
  1703. pm_runtime_put_sync(dev);
  1704. return 0;
  1705. }
  1706. static int omap_sham_resume(struct device *dev)
  1707. {
  1708. pm_runtime_get_sync(dev);
  1709. return 0;
  1710. }
  1711. #endif
  1712. static const struct dev_pm_ops omap_sham_pm_ops = {
  1713. SET_SYSTEM_SLEEP_PM_OPS(omap_sham_suspend, omap_sham_resume)
  1714. };
  1715. static struct platform_driver omap_sham_driver = {
  1716. .probe = omap_sham_probe,
  1717. .remove = omap_sham_remove,
  1718. .driver = {
  1719. .name = "omap-sham",
  1720. .owner = THIS_MODULE,
  1721. .pm = &omap_sham_pm_ops,
  1722. .of_match_table = omap_sham_of_match,
  1723. },
  1724. };
  1725. module_platform_driver(omap_sham_driver);
  1726. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1727. MODULE_LICENSE("GPL v2");
  1728. MODULE_AUTHOR("Dmitry Kasatkin");
  1729. MODULE_ALIAS("platform:omap-sham");