mmcc-msm8974.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,mmcc-msm8974.h>
  24. #include <dt-bindings/reset/qcom,mmcc-msm8974.h>
  25. #include "clk-regmap.h"
  26. #include "clk-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #define P_XO 0
  31. #define P_MMPLL0 1
  32. #define P_EDPLINK 1
  33. #define P_MMPLL1 2
  34. #define P_HDMIPLL 2
  35. #define P_GPLL0 3
  36. #define P_EDPVCO 3
  37. #define P_GPLL1 4
  38. #define P_DSI0PLL 4
  39. #define P_MMPLL2 4
  40. #define P_MMPLL3 4
  41. #define P_DSI1PLL 5
  42. static const u8 mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  43. [P_XO] = 0,
  44. [P_MMPLL0] = 1,
  45. [P_MMPLL1] = 2,
  46. [P_GPLL0] = 5,
  47. };
  48. static const char *mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  49. "xo",
  50. "mmpll0_vote",
  51. "mmpll1_vote",
  52. "mmss_gpll0_vote",
  53. };
  54. static const u8 mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  55. [P_XO] = 0,
  56. [P_MMPLL0] = 1,
  57. [P_HDMIPLL] = 4,
  58. [P_GPLL0] = 5,
  59. [P_DSI0PLL] = 2,
  60. [P_DSI1PLL] = 3,
  61. };
  62. static const char *mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  63. "xo",
  64. "mmpll0_vote",
  65. "hdmipll",
  66. "mmss_gpll0_vote",
  67. "dsi0pll",
  68. "dsi1pll",
  69. };
  70. static const u8 mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  71. [P_XO] = 0,
  72. [P_MMPLL0] = 1,
  73. [P_MMPLL1] = 2,
  74. [P_GPLL0] = 5,
  75. [P_MMPLL2] = 3,
  76. };
  77. static const char *mmcc_xo_mmpll0_1_2_gpll0[] = {
  78. "xo",
  79. "mmpll0_vote",
  80. "mmpll1_vote",
  81. "mmss_gpll0_vote",
  82. "mmpll2",
  83. };
  84. static const u8 mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  85. [P_XO] = 0,
  86. [P_MMPLL0] = 1,
  87. [P_MMPLL1] = 2,
  88. [P_GPLL0] = 5,
  89. [P_MMPLL3] = 3,
  90. };
  91. static const char *mmcc_xo_mmpll0_1_3_gpll0[] = {
  92. "xo",
  93. "mmpll0_vote",
  94. "mmpll1_vote",
  95. "mmss_gpll0_vote",
  96. "mmpll3",
  97. };
  98. static const u8 mmcc_xo_mmpll0_1_gpll1_0_map[] = {
  99. [P_XO] = 0,
  100. [P_MMPLL0] = 1,
  101. [P_MMPLL1] = 2,
  102. [P_GPLL0] = 5,
  103. [P_GPLL1] = 4,
  104. };
  105. static const char *mmcc_xo_mmpll0_1_gpll1_0[] = {
  106. "xo",
  107. "mmpll0_vote",
  108. "mmpll1_vote",
  109. "mmss_gpll0_vote",
  110. "gpll1_vote",
  111. };
  112. static const u8 mmcc_xo_dsi_hdmi_edp_map[] = {
  113. [P_XO] = 0,
  114. [P_EDPLINK] = 4,
  115. [P_HDMIPLL] = 3,
  116. [P_EDPVCO] = 5,
  117. [P_DSI0PLL] = 1,
  118. [P_DSI1PLL] = 2,
  119. };
  120. static const char *mmcc_xo_dsi_hdmi_edp[] = {
  121. "xo",
  122. "edp_link_clk",
  123. "hdmipll",
  124. "edp_vco_div",
  125. "dsi0pll",
  126. "dsi1pll",
  127. };
  128. static const u8 mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  129. [P_XO] = 0,
  130. [P_EDPLINK] = 4,
  131. [P_HDMIPLL] = 3,
  132. [P_GPLL0] = 5,
  133. [P_DSI0PLL] = 1,
  134. [P_DSI1PLL] = 2,
  135. };
  136. static const char *mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  137. "xo",
  138. "edp_link_clk",
  139. "hdmipll",
  140. "gpll0_vote",
  141. "dsi0pll",
  142. "dsi1pll",
  143. };
  144. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  145. static struct clk_pll mmpll0 = {
  146. .l_reg = 0x0004,
  147. .m_reg = 0x0008,
  148. .n_reg = 0x000c,
  149. .config_reg = 0x0014,
  150. .mode_reg = 0x0000,
  151. .status_reg = 0x001c,
  152. .clkr.hw.init = &(struct clk_init_data){
  153. .name = "mmpll0",
  154. .parent_names = (const char *[]){ "xo" },
  155. .num_parents = 1,
  156. .ops = &clk_pll_ops,
  157. },
  158. };
  159. static struct clk_regmap mmpll0_vote = {
  160. .enable_reg = 0x0100,
  161. .enable_mask = BIT(0),
  162. .hw.init = &(struct clk_init_data){
  163. .name = "mmpll0_vote",
  164. .parent_names = (const char *[]){ "mmpll0" },
  165. .num_parents = 1,
  166. .ops = &clk_pll_vote_ops,
  167. },
  168. };
  169. static struct clk_pll mmpll1 = {
  170. .l_reg = 0x0044,
  171. .m_reg = 0x0048,
  172. .n_reg = 0x004c,
  173. .config_reg = 0x0054,
  174. .mode_reg = 0x0040,
  175. .status_reg = 0x005c,
  176. .clkr.hw.init = &(struct clk_init_data){
  177. .name = "mmpll1",
  178. .parent_names = (const char *[]){ "xo" },
  179. .num_parents = 1,
  180. .ops = &clk_pll_ops,
  181. },
  182. };
  183. static struct clk_regmap mmpll1_vote = {
  184. .enable_reg = 0x0100,
  185. .enable_mask = BIT(1),
  186. .hw.init = &(struct clk_init_data){
  187. .name = "mmpll1_vote",
  188. .parent_names = (const char *[]){ "mmpll1" },
  189. .num_parents = 1,
  190. .ops = &clk_pll_vote_ops,
  191. },
  192. };
  193. static struct clk_pll mmpll2 = {
  194. .l_reg = 0x4104,
  195. .m_reg = 0x4108,
  196. .n_reg = 0x410c,
  197. .config_reg = 0x4114,
  198. .mode_reg = 0x4100,
  199. .status_reg = 0x411c,
  200. .clkr.hw.init = &(struct clk_init_data){
  201. .name = "mmpll2",
  202. .parent_names = (const char *[]){ "xo" },
  203. .num_parents = 1,
  204. .ops = &clk_pll_ops,
  205. },
  206. };
  207. static struct clk_pll mmpll3 = {
  208. .l_reg = 0x0084,
  209. .m_reg = 0x0088,
  210. .n_reg = 0x008c,
  211. .config_reg = 0x0094,
  212. .mode_reg = 0x0080,
  213. .status_reg = 0x009c,
  214. .clkr.hw.init = &(struct clk_init_data){
  215. .name = "mmpll3",
  216. .parent_names = (const char *[]){ "xo" },
  217. .num_parents = 1,
  218. .ops = &clk_pll_ops,
  219. },
  220. };
  221. static struct clk_rcg2 mmss_ahb_clk_src = {
  222. .cmd_rcgr = 0x5000,
  223. .hid_width = 5,
  224. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  225. .clkr.hw.init = &(struct clk_init_data){
  226. .name = "mmss_ahb_clk_src",
  227. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  228. .num_parents = 4,
  229. .ops = &clk_rcg2_ops,
  230. },
  231. };
  232. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  233. F( 19200000, P_XO, 1, 0, 0),
  234. F( 37500000, P_GPLL0, 16, 0, 0),
  235. F( 50000000, P_GPLL0, 12, 0, 0),
  236. F( 75000000, P_GPLL0, 8, 0, 0),
  237. F(100000000, P_GPLL0, 6, 0, 0),
  238. F(150000000, P_GPLL0, 4, 0, 0),
  239. F(291750000, P_MMPLL1, 4, 0, 0),
  240. F(400000000, P_MMPLL0, 2, 0, 0),
  241. F(466800000, P_MMPLL1, 2.5, 0, 0),
  242. };
  243. static struct clk_rcg2 mmss_axi_clk_src = {
  244. .cmd_rcgr = 0x5040,
  245. .hid_width = 5,
  246. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  247. .freq_tbl = ftbl_mmss_axi_clk,
  248. .clkr.hw.init = &(struct clk_init_data){
  249. .name = "mmss_axi_clk_src",
  250. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  251. .num_parents = 4,
  252. .ops = &clk_rcg2_ops,
  253. },
  254. };
  255. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  256. F( 19200000, P_XO, 1, 0, 0),
  257. F( 37500000, P_GPLL0, 16, 0, 0),
  258. F( 50000000, P_GPLL0, 12, 0, 0),
  259. F( 75000000, P_GPLL0, 8, 0, 0),
  260. F(100000000, P_GPLL0, 6, 0, 0),
  261. F(150000000, P_GPLL0, 4, 0, 0),
  262. F(291750000, P_MMPLL1, 4, 0, 0),
  263. F(400000000, P_MMPLL0, 2, 0, 0),
  264. };
  265. static struct clk_rcg2 ocmemnoc_clk_src = {
  266. .cmd_rcgr = 0x5090,
  267. .hid_width = 5,
  268. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  269. .freq_tbl = ftbl_ocmemnoc_clk,
  270. .clkr.hw.init = &(struct clk_init_data){
  271. .name = "ocmemnoc_clk_src",
  272. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  273. .num_parents = 4,
  274. .ops = &clk_rcg2_ops,
  275. },
  276. };
  277. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  278. F(100000000, P_GPLL0, 6, 0, 0),
  279. F(200000000, P_MMPLL0, 4, 0, 0),
  280. { }
  281. };
  282. static struct clk_rcg2 csi0_clk_src = {
  283. .cmd_rcgr = 0x3090,
  284. .hid_width = 5,
  285. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  286. .freq_tbl = ftbl_camss_csi0_3_clk,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "csi0_clk_src",
  289. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  290. .num_parents = 4,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static struct clk_rcg2 csi1_clk_src = {
  295. .cmd_rcgr = 0x3100,
  296. .hid_width = 5,
  297. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  298. .freq_tbl = ftbl_camss_csi0_3_clk,
  299. .clkr.hw.init = &(struct clk_init_data){
  300. .name = "csi1_clk_src",
  301. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  302. .num_parents = 4,
  303. .ops = &clk_rcg2_ops,
  304. },
  305. };
  306. static struct clk_rcg2 csi2_clk_src = {
  307. .cmd_rcgr = 0x3160,
  308. .hid_width = 5,
  309. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  310. .freq_tbl = ftbl_camss_csi0_3_clk,
  311. .clkr.hw.init = &(struct clk_init_data){
  312. .name = "csi2_clk_src",
  313. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  314. .num_parents = 4,
  315. .ops = &clk_rcg2_ops,
  316. },
  317. };
  318. static struct clk_rcg2 csi3_clk_src = {
  319. .cmd_rcgr = 0x31c0,
  320. .hid_width = 5,
  321. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  322. .freq_tbl = ftbl_camss_csi0_3_clk,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "csi3_clk_src",
  325. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  326. .num_parents = 4,
  327. .ops = &clk_rcg2_ops,
  328. },
  329. };
  330. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  331. F(37500000, P_GPLL0, 16, 0, 0),
  332. F(50000000, P_GPLL0, 12, 0, 0),
  333. F(60000000, P_GPLL0, 10, 0, 0),
  334. F(80000000, P_GPLL0, 7.5, 0, 0),
  335. F(100000000, P_GPLL0, 6, 0, 0),
  336. F(109090000, P_GPLL0, 5.5, 0, 0),
  337. F(133330000, P_GPLL0, 4.5, 0, 0),
  338. F(200000000, P_GPLL0, 3, 0, 0),
  339. F(228570000, P_MMPLL0, 3.5, 0, 0),
  340. F(266670000, P_MMPLL0, 3, 0, 0),
  341. F(320000000, P_MMPLL0, 2.5, 0, 0),
  342. F(400000000, P_MMPLL0, 2, 0, 0),
  343. F(465000000, P_MMPLL3, 2, 0, 0),
  344. { }
  345. };
  346. static struct clk_rcg2 vfe0_clk_src = {
  347. .cmd_rcgr = 0x3600,
  348. .hid_width = 5,
  349. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  350. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  351. .clkr.hw.init = &(struct clk_init_data){
  352. .name = "vfe0_clk_src",
  353. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  354. .num_parents = 4,
  355. .ops = &clk_rcg2_ops,
  356. },
  357. };
  358. static struct clk_rcg2 vfe1_clk_src = {
  359. .cmd_rcgr = 0x3620,
  360. .hid_width = 5,
  361. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  362. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  363. .clkr.hw.init = &(struct clk_init_data){
  364. .name = "vfe1_clk_src",
  365. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  366. .num_parents = 4,
  367. .ops = &clk_rcg2_ops,
  368. },
  369. };
  370. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  371. F(37500000, P_GPLL0, 16, 0, 0),
  372. F(60000000, P_GPLL0, 10, 0, 0),
  373. F(75000000, P_GPLL0, 8, 0, 0),
  374. F(85710000, P_GPLL0, 7, 0, 0),
  375. F(100000000, P_GPLL0, 6, 0, 0),
  376. F(133330000, P_MMPLL0, 6, 0, 0),
  377. F(160000000, P_MMPLL0, 5, 0, 0),
  378. F(200000000, P_MMPLL0, 4, 0, 0),
  379. F(228570000, P_MMPLL0, 3.5, 0, 0),
  380. F(240000000, P_GPLL0, 2.5, 0, 0),
  381. F(266670000, P_MMPLL0, 3, 0, 0),
  382. F(320000000, P_MMPLL0, 2.5, 0, 0),
  383. { }
  384. };
  385. static struct clk_rcg2 mdp_clk_src = {
  386. .cmd_rcgr = 0x2040,
  387. .hid_width = 5,
  388. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  389. .freq_tbl = ftbl_mdss_mdp_clk,
  390. .clkr.hw.init = &(struct clk_init_data){
  391. .name = "mdp_clk_src",
  392. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  393. .num_parents = 6,
  394. .ops = &clk_rcg2_ops,
  395. },
  396. };
  397. static struct clk_rcg2 gfx3d_clk_src = {
  398. .cmd_rcgr = 0x4000,
  399. .hid_width = 5,
  400. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  401. .clkr.hw.init = &(struct clk_init_data){
  402. .name = "gfx3d_clk_src",
  403. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  404. .num_parents = 5,
  405. .ops = &clk_rcg2_ops,
  406. },
  407. };
  408. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  409. F(75000000, P_GPLL0, 8, 0, 0),
  410. F(133330000, P_GPLL0, 4.5, 0, 0),
  411. F(200000000, P_GPLL0, 3, 0, 0),
  412. F(228570000, P_MMPLL0, 3.5, 0, 0),
  413. F(266670000, P_MMPLL0, 3, 0, 0),
  414. F(320000000, P_MMPLL0, 2.5, 0, 0),
  415. { }
  416. };
  417. static struct clk_rcg2 jpeg0_clk_src = {
  418. .cmd_rcgr = 0x3500,
  419. .hid_width = 5,
  420. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  421. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  422. .clkr.hw.init = &(struct clk_init_data){
  423. .name = "jpeg0_clk_src",
  424. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  425. .num_parents = 4,
  426. .ops = &clk_rcg2_ops,
  427. },
  428. };
  429. static struct clk_rcg2 jpeg1_clk_src = {
  430. .cmd_rcgr = 0x3520,
  431. .hid_width = 5,
  432. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  433. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  434. .clkr.hw.init = &(struct clk_init_data){
  435. .name = "jpeg1_clk_src",
  436. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  437. .num_parents = 4,
  438. .ops = &clk_rcg2_ops,
  439. },
  440. };
  441. static struct clk_rcg2 jpeg2_clk_src = {
  442. .cmd_rcgr = 0x3540,
  443. .hid_width = 5,
  444. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  445. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  446. .clkr.hw.init = &(struct clk_init_data){
  447. .name = "jpeg2_clk_src",
  448. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  449. .num_parents = 4,
  450. .ops = &clk_rcg2_ops,
  451. },
  452. };
  453. static struct freq_tbl ftbl_mdss_pclk0_clk[] = {
  454. F(125000000, P_DSI0PLL, 2, 0, 0),
  455. F(250000000, P_DSI0PLL, 1, 0, 0),
  456. { }
  457. };
  458. static struct freq_tbl ftbl_mdss_pclk1_clk[] = {
  459. F(125000000, P_DSI1PLL, 2, 0, 0),
  460. F(250000000, P_DSI1PLL, 1, 0, 0),
  461. { }
  462. };
  463. static struct clk_rcg2 pclk0_clk_src = {
  464. .cmd_rcgr = 0x2000,
  465. .mnd_width = 8,
  466. .hid_width = 5,
  467. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  468. .freq_tbl = ftbl_mdss_pclk0_clk,
  469. .clkr.hw.init = &(struct clk_init_data){
  470. .name = "pclk0_clk_src",
  471. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  472. .num_parents = 6,
  473. .ops = &clk_rcg2_ops,
  474. },
  475. };
  476. static struct clk_rcg2 pclk1_clk_src = {
  477. .cmd_rcgr = 0x2020,
  478. .mnd_width = 8,
  479. .hid_width = 5,
  480. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  481. .freq_tbl = ftbl_mdss_pclk1_clk,
  482. .clkr.hw.init = &(struct clk_init_data){
  483. .name = "pclk1_clk_src",
  484. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  485. .num_parents = 6,
  486. .ops = &clk_rcg2_ops,
  487. },
  488. };
  489. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  490. F(50000000, P_GPLL0, 12, 0, 0),
  491. F(100000000, P_GPLL0, 6, 0, 0),
  492. F(133330000, P_MMPLL0, 6, 0, 0),
  493. F(200000000, P_MMPLL0, 4, 0, 0),
  494. F(266670000, P_MMPLL0, 3, 0, 0),
  495. F(465000000, P_MMPLL3, 2, 0, 0),
  496. { }
  497. };
  498. static struct clk_rcg2 vcodec0_clk_src = {
  499. .cmd_rcgr = 0x1000,
  500. .mnd_width = 8,
  501. .hid_width = 5,
  502. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  503. .freq_tbl = ftbl_venus0_vcodec0_clk,
  504. .clkr.hw.init = &(struct clk_init_data){
  505. .name = "vcodec0_clk_src",
  506. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  507. .num_parents = 5,
  508. .ops = &clk_rcg2_ops,
  509. },
  510. };
  511. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  512. F(19200000, P_XO, 1, 0, 0),
  513. { }
  514. };
  515. static struct clk_rcg2 cci_clk_src = {
  516. .cmd_rcgr = 0x3300,
  517. .hid_width = 5,
  518. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  519. .freq_tbl = ftbl_camss_cci_cci_clk,
  520. .clkr.hw.init = &(struct clk_init_data){
  521. .name = "cci_clk_src",
  522. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  523. .num_parents = 4,
  524. .ops = &clk_rcg2_ops,
  525. },
  526. };
  527. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  528. F(10000, P_XO, 16, 1, 120),
  529. F(24000, P_XO, 16, 1, 50),
  530. F(6000000, P_GPLL0, 10, 1, 10),
  531. F(12000000, P_GPLL0, 10, 1, 5),
  532. F(13000000, P_GPLL0, 4, 13, 150),
  533. F(24000000, P_GPLL0, 5, 1, 5),
  534. { }
  535. };
  536. static struct clk_rcg2 camss_gp0_clk_src = {
  537. .cmd_rcgr = 0x3420,
  538. .mnd_width = 8,
  539. .hid_width = 5,
  540. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  541. .freq_tbl = ftbl_camss_gp0_1_clk,
  542. .clkr.hw.init = &(struct clk_init_data){
  543. .name = "camss_gp0_clk_src",
  544. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  545. .num_parents = 5,
  546. .ops = &clk_rcg2_ops,
  547. },
  548. };
  549. static struct clk_rcg2 camss_gp1_clk_src = {
  550. .cmd_rcgr = 0x3450,
  551. .mnd_width = 8,
  552. .hid_width = 5,
  553. .parent_map = mmcc_xo_mmpll0_1_gpll1_0_map,
  554. .freq_tbl = ftbl_camss_gp0_1_clk,
  555. .clkr.hw.init = &(struct clk_init_data){
  556. .name = "camss_gp1_clk_src",
  557. .parent_names = mmcc_xo_mmpll0_1_gpll1_0,
  558. .num_parents = 5,
  559. .ops = &clk_rcg2_ops,
  560. },
  561. };
  562. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  563. F(4800000, P_XO, 4, 0, 0),
  564. F(6000000, P_GPLL0, 10, 1, 10),
  565. F(8000000, P_GPLL0, 15, 1, 5),
  566. F(9600000, P_XO, 2, 0, 0),
  567. F(16000000, P_GPLL0, 12.5, 1, 3),
  568. F(19200000, P_XO, 1, 0, 0),
  569. F(24000000, P_GPLL0, 5, 1, 5),
  570. F(32000000, P_MMPLL0, 5, 1, 5),
  571. F(48000000, P_GPLL0, 12.5, 0, 0),
  572. F(64000000, P_MMPLL0, 12.5, 0, 0),
  573. F(66670000, P_GPLL0, 9, 0, 0),
  574. { }
  575. };
  576. static struct clk_rcg2 mclk0_clk_src = {
  577. .cmd_rcgr = 0x3360,
  578. .hid_width = 5,
  579. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  580. .freq_tbl = ftbl_camss_mclk0_3_clk,
  581. .clkr.hw.init = &(struct clk_init_data){
  582. .name = "mclk0_clk_src",
  583. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  584. .num_parents = 4,
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct clk_rcg2 mclk1_clk_src = {
  589. .cmd_rcgr = 0x3390,
  590. .hid_width = 5,
  591. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  592. .freq_tbl = ftbl_camss_mclk0_3_clk,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "mclk1_clk_src",
  595. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  596. .num_parents = 4,
  597. .ops = &clk_rcg2_ops,
  598. },
  599. };
  600. static struct clk_rcg2 mclk2_clk_src = {
  601. .cmd_rcgr = 0x33c0,
  602. .hid_width = 5,
  603. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  604. .freq_tbl = ftbl_camss_mclk0_3_clk,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "mclk2_clk_src",
  607. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  608. .num_parents = 4,
  609. .ops = &clk_rcg2_ops,
  610. },
  611. };
  612. static struct clk_rcg2 mclk3_clk_src = {
  613. .cmd_rcgr = 0x33f0,
  614. .hid_width = 5,
  615. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  616. .freq_tbl = ftbl_camss_mclk0_3_clk,
  617. .clkr.hw.init = &(struct clk_init_data){
  618. .name = "mclk3_clk_src",
  619. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  620. .num_parents = 4,
  621. .ops = &clk_rcg2_ops,
  622. },
  623. };
  624. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  625. F(100000000, P_GPLL0, 6, 0, 0),
  626. F(200000000, P_MMPLL0, 4, 0, 0),
  627. { }
  628. };
  629. static struct clk_rcg2 csi0phytimer_clk_src = {
  630. .cmd_rcgr = 0x3000,
  631. .hid_width = 5,
  632. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  633. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  634. .clkr.hw.init = &(struct clk_init_data){
  635. .name = "csi0phytimer_clk_src",
  636. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  637. .num_parents = 4,
  638. .ops = &clk_rcg2_ops,
  639. },
  640. };
  641. static struct clk_rcg2 csi1phytimer_clk_src = {
  642. .cmd_rcgr = 0x3030,
  643. .hid_width = 5,
  644. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  645. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  646. .clkr.hw.init = &(struct clk_init_data){
  647. .name = "csi1phytimer_clk_src",
  648. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  649. .num_parents = 4,
  650. .ops = &clk_rcg2_ops,
  651. },
  652. };
  653. static struct clk_rcg2 csi2phytimer_clk_src = {
  654. .cmd_rcgr = 0x3060,
  655. .hid_width = 5,
  656. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  657. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  658. .clkr.hw.init = &(struct clk_init_data){
  659. .name = "csi2phytimer_clk_src",
  660. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  661. .num_parents = 4,
  662. .ops = &clk_rcg2_ops,
  663. },
  664. };
  665. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  666. F(133330000, P_GPLL0, 4.5, 0, 0),
  667. F(266670000, P_MMPLL0, 3, 0, 0),
  668. F(320000000, P_MMPLL0, 2.5, 0, 0),
  669. F(400000000, P_MMPLL0, 2, 0, 0),
  670. F(465000000, P_MMPLL3, 2, 0, 0),
  671. { }
  672. };
  673. static struct clk_rcg2 cpp_clk_src = {
  674. .cmd_rcgr = 0x3640,
  675. .hid_width = 5,
  676. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  677. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  678. .clkr.hw.init = &(struct clk_init_data){
  679. .name = "cpp_clk_src",
  680. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  681. .num_parents = 4,
  682. .ops = &clk_rcg2_ops,
  683. },
  684. };
  685. static struct freq_tbl ftbl_mdss_byte0_clk[] = {
  686. F(93750000, P_DSI0PLL, 8, 0, 0),
  687. F(187500000, P_DSI0PLL, 4, 0, 0),
  688. { }
  689. };
  690. static struct freq_tbl ftbl_mdss_byte1_clk[] = {
  691. F(93750000, P_DSI1PLL, 8, 0, 0),
  692. F(187500000, P_DSI1PLL, 4, 0, 0),
  693. { }
  694. };
  695. static struct clk_rcg2 byte0_clk_src = {
  696. .cmd_rcgr = 0x2120,
  697. .hid_width = 5,
  698. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  699. .freq_tbl = ftbl_mdss_byte0_clk,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "byte0_clk_src",
  702. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  703. .num_parents = 6,
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static struct clk_rcg2 byte1_clk_src = {
  708. .cmd_rcgr = 0x2140,
  709. .hid_width = 5,
  710. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  711. .freq_tbl = ftbl_mdss_byte1_clk,
  712. .clkr.hw.init = &(struct clk_init_data){
  713. .name = "byte1_clk_src",
  714. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  715. .num_parents = 6,
  716. .ops = &clk_rcg2_ops,
  717. },
  718. };
  719. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  720. F(19200000, P_XO, 1, 0, 0),
  721. { }
  722. };
  723. static struct clk_rcg2 edpaux_clk_src = {
  724. .cmd_rcgr = 0x20e0,
  725. .hid_width = 5,
  726. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  727. .freq_tbl = ftbl_mdss_edpaux_clk,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "edpaux_clk_src",
  730. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  731. .num_parents = 4,
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  736. F(135000000, P_EDPLINK, 2, 0, 0),
  737. F(270000000, P_EDPLINK, 11, 0, 0),
  738. { }
  739. };
  740. static struct clk_rcg2 edplink_clk_src = {
  741. .cmd_rcgr = 0x20c0,
  742. .hid_width = 5,
  743. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  744. .freq_tbl = ftbl_mdss_edplink_clk,
  745. .clkr.hw.init = &(struct clk_init_data){
  746. .name = "edplink_clk_src",
  747. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  748. .num_parents = 6,
  749. .ops = &clk_rcg2_ops,
  750. },
  751. };
  752. static struct freq_tbl ftbl_mdss_edppixel_clk[] = {
  753. F(175000000, P_EDPVCO, 2, 0, 0),
  754. F(350000000, P_EDPVCO, 11, 0, 0),
  755. { }
  756. };
  757. static struct clk_rcg2 edppixel_clk_src = {
  758. .cmd_rcgr = 0x20a0,
  759. .mnd_width = 8,
  760. .hid_width = 5,
  761. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  762. .freq_tbl = ftbl_mdss_edppixel_clk,
  763. .clkr.hw.init = &(struct clk_init_data){
  764. .name = "edppixel_clk_src",
  765. .parent_names = mmcc_xo_dsi_hdmi_edp,
  766. .num_parents = 6,
  767. .ops = &clk_rcg2_ops,
  768. },
  769. };
  770. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  771. F(19200000, P_XO, 1, 0, 0),
  772. { }
  773. };
  774. static struct clk_rcg2 esc0_clk_src = {
  775. .cmd_rcgr = 0x2160,
  776. .hid_width = 5,
  777. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  778. .freq_tbl = ftbl_mdss_esc0_1_clk,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "esc0_clk_src",
  781. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  782. .num_parents = 6,
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static struct clk_rcg2 esc1_clk_src = {
  787. .cmd_rcgr = 0x2180,
  788. .hid_width = 5,
  789. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  790. .freq_tbl = ftbl_mdss_esc0_1_clk,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "esc1_clk_src",
  793. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  794. .num_parents = 6,
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct freq_tbl ftbl_mdss_extpclk_clk[] = {
  799. F(25200000, P_HDMIPLL, 1, 0, 0),
  800. F(27000000, P_HDMIPLL, 1, 0, 0),
  801. F(27030000, P_HDMIPLL, 1, 0, 0),
  802. F(65000000, P_HDMIPLL, 1, 0, 0),
  803. F(74250000, P_HDMIPLL, 1, 0, 0),
  804. F(108000000, P_HDMIPLL, 1, 0, 0),
  805. F(148500000, P_HDMIPLL, 1, 0, 0),
  806. F(268500000, P_HDMIPLL, 1, 0, 0),
  807. F(297000000, P_HDMIPLL, 1, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 extpclk_clk_src = {
  811. .cmd_rcgr = 0x2060,
  812. .hid_width = 5,
  813. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  814. .freq_tbl = ftbl_mdss_extpclk_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "extpclk_clk_src",
  817. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  818. .num_parents = 6,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  823. F(19200000, P_XO, 1, 0, 0),
  824. { }
  825. };
  826. static struct clk_rcg2 hdmi_clk_src = {
  827. .cmd_rcgr = 0x2100,
  828. .hid_width = 5,
  829. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  830. .freq_tbl = ftbl_mdss_hdmi_clk,
  831. .clkr.hw.init = &(struct clk_init_data){
  832. .name = "hdmi_clk_src",
  833. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  834. .num_parents = 4,
  835. .ops = &clk_rcg2_ops,
  836. },
  837. };
  838. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  839. F(19200000, P_XO, 1, 0, 0),
  840. { }
  841. };
  842. static struct clk_rcg2 vsync_clk_src = {
  843. .cmd_rcgr = 0x2080,
  844. .hid_width = 5,
  845. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  846. .freq_tbl = ftbl_mdss_vsync_clk,
  847. .clkr.hw.init = &(struct clk_init_data){
  848. .name = "vsync_clk_src",
  849. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  850. .num_parents = 4,
  851. .ops = &clk_rcg2_ops,
  852. },
  853. };
  854. static struct clk_branch camss_cci_cci_ahb_clk = {
  855. .halt_reg = 0x3348,
  856. .clkr = {
  857. .enable_reg = 0x3348,
  858. .enable_mask = BIT(0),
  859. .hw.init = &(struct clk_init_data){
  860. .name = "camss_cci_cci_ahb_clk",
  861. .parent_names = (const char *[]){
  862. "mmss_ahb_clk_src",
  863. },
  864. .num_parents = 1,
  865. .ops = &clk_branch2_ops,
  866. },
  867. },
  868. };
  869. static struct clk_branch camss_cci_cci_clk = {
  870. .halt_reg = 0x3344,
  871. .clkr = {
  872. .enable_reg = 0x3344,
  873. .enable_mask = BIT(0),
  874. .hw.init = &(struct clk_init_data){
  875. .name = "camss_cci_cci_clk",
  876. .parent_names = (const char *[]){
  877. "cci_clk_src",
  878. },
  879. .num_parents = 1,
  880. .flags = CLK_SET_RATE_PARENT,
  881. .ops = &clk_branch2_ops,
  882. },
  883. },
  884. };
  885. static struct clk_branch camss_csi0_ahb_clk = {
  886. .halt_reg = 0x30bc,
  887. .clkr = {
  888. .enable_reg = 0x30bc,
  889. .enable_mask = BIT(0),
  890. .hw.init = &(struct clk_init_data){
  891. .name = "camss_csi0_ahb_clk",
  892. .parent_names = (const char *[]){
  893. "mmss_ahb_clk_src",
  894. },
  895. .num_parents = 1,
  896. .ops = &clk_branch2_ops,
  897. },
  898. },
  899. };
  900. static struct clk_branch camss_csi0_clk = {
  901. .halt_reg = 0x30b4,
  902. .clkr = {
  903. .enable_reg = 0x30b4,
  904. .enable_mask = BIT(0),
  905. .hw.init = &(struct clk_init_data){
  906. .name = "camss_csi0_clk",
  907. .parent_names = (const char *[]){
  908. "csi0_clk_src",
  909. },
  910. .num_parents = 1,
  911. .flags = CLK_SET_RATE_PARENT,
  912. .ops = &clk_branch2_ops,
  913. },
  914. },
  915. };
  916. static struct clk_branch camss_csi0phy_clk = {
  917. .halt_reg = 0x30c4,
  918. .clkr = {
  919. .enable_reg = 0x30c4,
  920. .enable_mask = BIT(0),
  921. .hw.init = &(struct clk_init_data){
  922. .name = "camss_csi0phy_clk",
  923. .parent_names = (const char *[]){
  924. "csi0_clk_src",
  925. },
  926. .num_parents = 1,
  927. .flags = CLK_SET_RATE_PARENT,
  928. .ops = &clk_branch2_ops,
  929. },
  930. },
  931. };
  932. static struct clk_branch camss_csi0pix_clk = {
  933. .halt_reg = 0x30e4,
  934. .clkr = {
  935. .enable_reg = 0x30e4,
  936. .enable_mask = BIT(0),
  937. .hw.init = &(struct clk_init_data){
  938. .name = "camss_csi0pix_clk",
  939. .parent_names = (const char *[]){
  940. "csi0_clk_src",
  941. },
  942. .num_parents = 1,
  943. .flags = CLK_SET_RATE_PARENT,
  944. .ops = &clk_branch2_ops,
  945. },
  946. },
  947. };
  948. static struct clk_branch camss_csi0rdi_clk = {
  949. .halt_reg = 0x30d4,
  950. .clkr = {
  951. .enable_reg = 0x30d4,
  952. .enable_mask = BIT(0),
  953. .hw.init = &(struct clk_init_data){
  954. .name = "camss_csi0rdi_clk",
  955. .parent_names = (const char *[]){
  956. "csi0_clk_src",
  957. },
  958. .num_parents = 1,
  959. .flags = CLK_SET_RATE_PARENT,
  960. .ops = &clk_branch2_ops,
  961. },
  962. },
  963. };
  964. static struct clk_branch camss_csi1_ahb_clk = {
  965. .halt_reg = 0x3128,
  966. .clkr = {
  967. .enable_reg = 0x3128,
  968. .enable_mask = BIT(0),
  969. .hw.init = &(struct clk_init_data){
  970. .name = "camss_csi1_ahb_clk",
  971. .parent_names = (const char *[]){
  972. "mmss_ahb_clk_src",
  973. },
  974. .num_parents = 1,
  975. .ops = &clk_branch2_ops,
  976. },
  977. },
  978. };
  979. static struct clk_branch camss_csi1_clk = {
  980. .halt_reg = 0x3124,
  981. .clkr = {
  982. .enable_reg = 0x3124,
  983. .enable_mask = BIT(0),
  984. .hw.init = &(struct clk_init_data){
  985. .name = "camss_csi1_clk",
  986. .parent_names = (const char *[]){
  987. "csi1_clk_src",
  988. },
  989. .num_parents = 1,
  990. .flags = CLK_SET_RATE_PARENT,
  991. .ops = &clk_branch2_ops,
  992. },
  993. },
  994. };
  995. static struct clk_branch camss_csi1phy_clk = {
  996. .halt_reg = 0x3134,
  997. .clkr = {
  998. .enable_reg = 0x3134,
  999. .enable_mask = BIT(0),
  1000. .hw.init = &(struct clk_init_data){
  1001. .name = "camss_csi1phy_clk",
  1002. .parent_names = (const char *[]){
  1003. "csi1_clk_src",
  1004. },
  1005. .num_parents = 1,
  1006. .flags = CLK_SET_RATE_PARENT,
  1007. .ops = &clk_branch2_ops,
  1008. },
  1009. },
  1010. };
  1011. static struct clk_branch camss_csi1pix_clk = {
  1012. .halt_reg = 0x3154,
  1013. .clkr = {
  1014. .enable_reg = 0x3154,
  1015. .enable_mask = BIT(0),
  1016. .hw.init = &(struct clk_init_data){
  1017. .name = "camss_csi1pix_clk",
  1018. .parent_names = (const char *[]){
  1019. "csi1_clk_src",
  1020. },
  1021. .num_parents = 1,
  1022. .flags = CLK_SET_RATE_PARENT,
  1023. .ops = &clk_branch2_ops,
  1024. },
  1025. },
  1026. };
  1027. static struct clk_branch camss_csi1rdi_clk = {
  1028. .halt_reg = 0x3144,
  1029. .clkr = {
  1030. .enable_reg = 0x3144,
  1031. .enable_mask = BIT(0),
  1032. .hw.init = &(struct clk_init_data){
  1033. .name = "camss_csi1rdi_clk",
  1034. .parent_names = (const char *[]){
  1035. "csi1_clk_src",
  1036. },
  1037. .num_parents = 1,
  1038. .flags = CLK_SET_RATE_PARENT,
  1039. .ops = &clk_branch2_ops,
  1040. },
  1041. },
  1042. };
  1043. static struct clk_branch camss_csi2_ahb_clk = {
  1044. .halt_reg = 0x3188,
  1045. .clkr = {
  1046. .enable_reg = 0x3188,
  1047. .enable_mask = BIT(0),
  1048. .hw.init = &(struct clk_init_data){
  1049. .name = "camss_csi2_ahb_clk",
  1050. .parent_names = (const char *[]){
  1051. "mmss_ahb_clk_src",
  1052. },
  1053. .num_parents = 1,
  1054. .ops = &clk_branch2_ops,
  1055. },
  1056. },
  1057. };
  1058. static struct clk_branch camss_csi2_clk = {
  1059. .halt_reg = 0x3184,
  1060. .clkr = {
  1061. .enable_reg = 0x3184,
  1062. .enable_mask = BIT(0),
  1063. .hw.init = &(struct clk_init_data){
  1064. .name = "camss_csi2_clk",
  1065. .parent_names = (const char *[]){
  1066. "csi2_clk_src",
  1067. },
  1068. .num_parents = 1,
  1069. .flags = CLK_SET_RATE_PARENT,
  1070. .ops = &clk_branch2_ops,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_branch camss_csi2phy_clk = {
  1075. .halt_reg = 0x3194,
  1076. .clkr = {
  1077. .enable_reg = 0x3194,
  1078. .enable_mask = BIT(0),
  1079. .hw.init = &(struct clk_init_data){
  1080. .name = "camss_csi2phy_clk",
  1081. .parent_names = (const char *[]){
  1082. "csi2_clk_src",
  1083. },
  1084. .num_parents = 1,
  1085. .flags = CLK_SET_RATE_PARENT,
  1086. .ops = &clk_branch2_ops,
  1087. },
  1088. },
  1089. };
  1090. static struct clk_branch camss_csi2pix_clk = {
  1091. .halt_reg = 0x31b4,
  1092. .clkr = {
  1093. .enable_reg = 0x31b4,
  1094. .enable_mask = BIT(0),
  1095. .hw.init = &(struct clk_init_data){
  1096. .name = "camss_csi2pix_clk",
  1097. .parent_names = (const char *[]){
  1098. "csi2_clk_src",
  1099. },
  1100. .num_parents = 1,
  1101. .flags = CLK_SET_RATE_PARENT,
  1102. .ops = &clk_branch2_ops,
  1103. },
  1104. },
  1105. };
  1106. static struct clk_branch camss_csi2rdi_clk = {
  1107. .halt_reg = 0x31a4,
  1108. .clkr = {
  1109. .enable_reg = 0x31a4,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "camss_csi2rdi_clk",
  1113. .parent_names = (const char *[]){
  1114. "csi2_clk_src",
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch camss_csi3_ahb_clk = {
  1123. .halt_reg = 0x31e8,
  1124. .clkr = {
  1125. .enable_reg = 0x31e8,
  1126. .enable_mask = BIT(0),
  1127. .hw.init = &(struct clk_init_data){
  1128. .name = "camss_csi3_ahb_clk",
  1129. .parent_names = (const char *[]){
  1130. "mmss_ahb_clk_src",
  1131. },
  1132. .num_parents = 1,
  1133. .ops = &clk_branch2_ops,
  1134. },
  1135. },
  1136. };
  1137. static struct clk_branch camss_csi3_clk = {
  1138. .halt_reg = 0x31e4,
  1139. .clkr = {
  1140. .enable_reg = 0x31e4,
  1141. .enable_mask = BIT(0),
  1142. .hw.init = &(struct clk_init_data){
  1143. .name = "camss_csi3_clk",
  1144. .parent_names = (const char *[]){
  1145. "csi3_clk_src",
  1146. },
  1147. .num_parents = 1,
  1148. .flags = CLK_SET_RATE_PARENT,
  1149. .ops = &clk_branch2_ops,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch camss_csi3phy_clk = {
  1154. .halt_reg = 0x31f4,
  1155. .clkr = {
  1156. .enable_reg = 0x31f4,
  1157. .enable_mask = BIT(0),
  1158. .hw.init = &(struct clk_init_data){
  1159. .name = "camss_csi3phy_clk",
  1160. .parent_names = (const char *[]){
  1161. "csi3_clk_src",
  1162. },
  1163. .num_parents = 1,
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. .ops = &clk_branch2_ops,
  1166. },
  1167. },
  1168. };
  1169. static struct clk_branch camss_csi3pix_clk = {
  1170. .halt_reg = 0x3214,
  1171. .clkr = {
  1172. .enable_reg = 0x3214,
  1173. .enable_mask = BIT(0),
  1174. .hw.init = &(struct clk_init_data){
  1175. .name = "camss_csi3pix_clk",
  1176. .parent_names = (const char *[]){
  1177. "csi3_clk_src",
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch camss_csi3rdi_clk = {
  1186. .halt_reg = 0x3204,
  1187. .clkr = {
  1188. .enable_reg = 0x3204,
  1189. .enable_mask = BIT(0),
  1190. .hw.init = &(struct clk_init_data){
  1191. .name = "camss_csi3rdi_clk",
  1192. .parent_names = (const char *[]){
  1193. "csi3_clk_src",
  1194. },
  1195. .num_parents = 1,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch camss_csi_vfe0_clk = {
  1202. .halt_reg = 0x3704,
  1203. .clkr = {
  1204. .enable_reg = 0x3704,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "camss_csi_vfe0_clk",
  1208. .parent_names = (const char *[]){
  1209. "vfe0_clk_src",
  1210. },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch camss_csi_vfe1_clk = {
  1218. .halt_reg = 0x3714,
  1219. .clkr = {
  1220. .enable_reg = 0x3714,
  1221. .enable_mask = BIT(0),
  1222. .hw.init = &(struct clk_init_data){
  1223. .name = "camss_csi_vfe1_clk",
  1224. .parent_names = (const char *[]){
  1225. "vfe1_clk_src",
  1226. },
  1227. .num_parents = 1,
  1228. .flags = CLK_SET_RATE_PARENT,
  1229. .ops = &clk_branch2_ops,
  1230. },
  1231. },
  1232. };
  1233. static struct clk_branch camss_gp0_clk = {
  1234. .halt_reg = 0x3444,
  1235. .clkr = {
  1236. .enable_reg = 0x3444,
  1237. .enable_mask = BIT(0),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "camss_gp0_clk",
  1240. .parent_names = (const char *[]){
  1241. "camss_gp0_clk_src",
  1242. },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch camss_gp1_clk = {
  1250. .halt_reg = 0x3474,
  1251. .clkr = {
  1252. .enable_reg = 0x3474,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "camss_gp1_clk",
  1256. .parent_names = (const char *[]){
  1257. "camss_gp1_clk_src",
  1258. },
  1259. .num_parents = 1,
  1260. .flags = CLK_SET_RATE_PARENT,
  1261. .ops = &clk_branch2_ops,
  1262. },
  1263. },
  1264. };
  1265. static struct clk_branch camss_ispif_ahb_clk = {
  1266. .halt_reg = 0x3224,
  1267. .clkr = {
  1268. .enable_reg = 0x3224,
  1269. .enable_mask = BIT(0),
  1270. .hw.init = &(struct clk_init_data){
  1271. .name = "camss_ispif_ahb_clk",
  1272. .parent_names = (const char *[]){
  1273. "mmss_ahb_clk_src",
  1274. },
  1275. .num_parents = 1,
  1276. .ops = &clk_branch2_ops,
  1277. },
  1278. },
  1279. };
  1280. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1281. .halt_reg = 0x35a8,
  1282. .clkr = {
  1283. .enable_reg = 0x35a8,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "camss_jpeg_jpeg0_clk",
  1287. .parent_names = (const char *[]){
  1288. "jpeg0_clk_src",
  1289. },
  1290. .num_parents = 1,
  1291. .flags = CLK_SET_RATE_PARENT,
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1297. .halt_reg = 0x35ac,
  1298. .clkr = {
  1299. .enable_reg = 0x35ac,
  1300. .enable_mask = BIT(0),
  1301. .hw.init = &(struct clk_init_data){
  1302. .name = "camss_jpeg_jpeg1_clk",
  1303. .parent_names = (const char *[]){
  1304. "jpeg1_clk_src",
  1305. },
  1306. .num_parents = 1,
  1307. .flags = CLK_SET_RATE_PARENT,
  1308. .ops = &clk_branch2_ops,
  1309. },
  1310. },
  1311. };
  1312. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1313. .halt_reg = 0x35b0,
  1314. .clkr = {
  1315. .enable_reg = 0x35b0,
  1316. .enable_mask = BIT(0),
  1317. .hw.init = &(struct clk_init_data){
  1318. .name = "camss_jpeg_jpeg2_clk",
  1319. .parent_names = (const char *[]){
  1320. "jpeg2_clk_src",
  1321. },
  1322. .num_parents = 1,
  1323. .flags = CLK_SET_RATE_PARENT,
  1324. .ops = &clk_branch2_ops,
  1325. },
  1326. },
  1327. };
  1328. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1329. .halt_reg = 0x35b4,
  1330. .clkr = {
  1331. .enable_reg = 0x35b4,
  1332. .enable_mask = BIT(0),
  1333. .hw.init = &(struct clk_init_data){
  1334. .name = "camss_jpeg_jpeg_ahb_clk",
  1335. .parent_names = (const char *[]){
  1336. "mmss_ahb_clk_src",
  1337. },
  1338. .num_parents = 1,
  1339. .ops = &clk_branch2_ops,
  1340. },
  1341. },
  1342. };
  1343. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1344. .halt_reg = 0x35b8,
  1345. .clkr = {
  1346. .enable_reg = 0x35b8,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "camss_jpeg_jpeg_axi_clk",
  1350. .parent_names = (const char *[]){
  1351. "mmss_axi_clk_src",
  1352. },
  1353. .num_parents = 1,
  1354. .ops = &clk_branch2_ops,
  1355. },
  1356. },
  1357. };
  1358. static struct clk_branch camss_jpeg_jpeg_ocmemnoc_clk = {
  1359. .halt_reg = 0x35bc,
  1360. .clkr = {
  1361. .enable_reg = 0x35bc,
  1362. .enable_mask = BIT(0),
  1363. .hw.init = &(struct clk_init_data){
  1364. .name = "camss_jpeg_jpeg_ocmemnoc_clk",
  1365. .parent_names = (const char *[]){
  1366. "ocmemnoc_clk_src",
  1367. },
  1368. .num_parents = 1,
  1369. .flags = CLK_SET_RATE_PARENT,
  1370. .ops = &clk_branch2_ops,
  1371. },
  1372. },
  1373. };
  1374. static struct clk_branch camss_mclk0_clk = {
  1375. .halt_reg = 0x3384,
  1376. .clkr = {
  1377. .enable_reg = 0x3384,
  1378. .enable_mask = BIT(0),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "camss_mclk0_clk",
  1381. .parent_names = (const char *[]){
  1382. "mclk0_clk_src",
  1383. },
  1384. .num_parents = 1,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch camss_mclk1_clk = {
  1391. .halt_reg = 0x33b4,
  1392. .clkr = {
  1393. .enable_reg = 0x33b4,
  1394. .enable_mask = BIT(0),
  1395. .hw.init = &(struct clk_init_data){
  1396. .name = "camss_mclk1_clk",
  1397. .parent_names = (const char *[]){
  1398. "mclk1_clk_src",
  1399. },
  1400. .num_parents = 1,
  1401. .flags = CLK_SET_RATE_PARENT,
  1402. .ops = &clk_branch2_ops,
  1403. },
  1404. },
  1405. };
  1406. static struct clk_branch camss_mclk2_clk = {
  1407. .halt_reg = 0x33e4,
  1408. .clkr = {
  1409. .enable_reg = 0x33e4,
  1410. .enable_mask = BIT(0),
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "camss_mclk2_clk",
  1413. .parent_names = (const char *[]){
  1414. "mclk2_clk_src",
  1415. },
  1416. .num_parents = 1,
  1417. .flags = CLK_SET_RATE_PARENT,
  1418. .ops = &clk_branch2_ops,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_branch camss_mclk3_clk = {
  1423. .halt_reg = 0x3414,
  1424. .clkr = {
  1425. .enable_reg = 0x3414,
  1426. .enable_mask = BIT(0),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "camss_mclk3_clk",
  1429. .parent_names = (const char *[]){
  1430. "mclk3_clk_src",
  1431. },
  1432. .num_parents = 1,
  1433. .flags = CLK_SET_RATE_PARENT,
  1434. .ops = &clk_branch2_ops,
  1435. },
  1436. },
  1437. };
  1438. static struct clk_branch camss_micro_ahb_clk = {
  1439. .halt_reg = 0x3494,
  1440. .clkr = {
  1441. .enable_reg = 0x3494,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "camss_micro_ahb_clk",
  1445. .parent_names = (const char *[]){
  1446. "mmss_ahb_clk_src",
  1447. },
  1448. .num_parents = 1,
  1449. .ops = &clk_branch2_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1454. .halt_reg = 0x3024,
  1455. .clkr = {
  1456. .enable_reg = 0x3024,
  1457. .enable_mask = BIT(0),
  1458. .hw.init = &(struct clk_init_data){
  1459. .name = "camss_phy0_csi0phytimer_clk",
  1460. .parent_names = (const char *[]){
  1461. "csi0phytimer_clk_src",
  1462. },
  1463. .num_parents = 1,
  1464. .flags = CLK_SET_RATE_PARENT,
  1465. .ops = &clk_branch2_ops,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1470. .halt_reg = 0x3054,
  1471. .clkr = {
  1472. .enable_reg = 0x3054,
  1473. .enable_mask = BIT(0),
  1474. .hw.init = &(struct clk_init_data){
  1475. .name = "camss_phy1_csi1phytimer_clk",
  1476. .parent_names = (const char *[]){
  1477. "csi1phytimer_clk_src",
  1478. },
  1479. .num_parents = 1,
  1480. .flags = CLK_SET_RATE_PARENT,
  1481. .ops = &clk_branch2_ops,
  1482. },
  1483. },
  1484. };
  1485. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1486. .halt_reg = 0x3084,
  1487. .clkr = {
  1488. .enable_reg = 0x3084,
  1489. .enable_mask = BIT(0),
  1490. .hw.init = &(struct clk_init_data){
  1491. .name = "camss_phy2_csi2phytimer_clk",
  1492. .parent_names = (const char *[]){
  1493. "csi2phytimer_clk_src",
  1494. },
  1495. .num_parents = 1,
  1496. .flags = CLK_SET_RATE_PARENT,
  1497. .ops = &clk_branch2_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch camss_top_ahb_clk = {
  1502. .halt_reg = 0x3484,
  1503. .clkr = {
  1504. .enable_reg = 0x3484,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(struct clk_init_data){
  1507. .name = "camss_top_ahb_clk",
  1508. .parent_names = (const char *[]){
  1509. "mmss_ahb_clk_src",
  1510. },
  1511. .num_parents = 1,
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1517. .halt_reg = 0x36b4,
  1518. .clkr = {
  1519. .enable_reg = 0x36b4,
  1520. .enable_mask = BIT(0),
  1521. .hw.init = &(struct clk_init_data){
  1522. .name = "camss_vfe_cpp_ahb_clk",
  1523. .parent_names = (const char *[]){
  1524. "mmss_ahb_clk_src",
  1525. },
  1526. .num_parents = 1,
  1527. .ops = &clk_branch2_ops,
  1528. },
  1529. },
  1530. };
  1531. static struct clk_branch camss_vfe_cpp_clk = {
  1532. .halt_reg = 0x36b0,
  1533. .clkr = {
  1534. .enable_reg = 0x36b0,
  1535. .enable_mask = BIT(0),
  1536. .hw.init = &(struct clk_init_data){
  1537. .name = "camss_vfe_cpp_clk",
  1538. .parent_names = (const char *[]){
  1539. "cpp_clk_src",
  1540. },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch camss_vfe_vfe0_clk = {
  1548. .halt_reg = 0x36a8,
  1549. .clkr = {
  1550. .enable_reg = 0x36a8,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "camss_vfe_vfe0_clk",
  1554. .parent_names = (const char *[]){
  1555. "vfe0_clk_src",
  1556. },
  1557. .num_parents = 1,
  1558. .flags = CLK_SET_RATE_PARENT,
  1559. .ops = &clk_branch2_ops,
  1560. },
  1561. },
  1562. };
  1563. static struct clk_branch camss_vfe_vfe1_clk = {
  1564. .halt_reg = 0x36ac,
  1565. .clkr = {
  1566. .enable_reg = 0x36ac,
  1567. .enable_mask = BIT(0),
  1568. .hw.init = &(struct clk_init_data){
  1569. .name = "camss_vfe_vfe1_clk",
  1570. .parent_names = (const char *[]){
  1571. "vfe1_clk_src",
  1572. },
  1573. .num_parents = 1,
  1574. .flags = CLK_SET_RATE_PARENT,
  1575. .ops = &clk_branch2_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1580. .halt_reg = 0x36b8,
  1581. .clkr = {
  1582. .enable_reg = 0x36b8,
  1583. .enable_mask = BIT(0),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "camss_vfe_vfe_ahb_clk",
  1586. .parent_names = (const char *[]){
  1587. "mmss_ahb_clk_src",
  1588. },
  1589. .num_parents = 1,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1595. .halt_reg = 0x36bc,
  1596. .clkr = {
  1597. .enable_reg = 0x36bc,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "camss_vfe_vfe_axi_clk",
  1601. .parent_names = (const char *[]){
  1602. "mmss_axi_clk_src",
  1603. },
  1604. .num_parents = 1,
  1605. .ops = &clk_branch2_ops,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_branch camss_vfe_vfe_ocmemnoc_clk = {
  1610. .halt_reg = 0x36c0,
  1611. .clkr = {
  1612. .enable_reg = 0x36c0,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "camss_vfe_vfe_ocmemnoc_clk",
  1616. .parent_names = (const char *[]){
  1617. "ocmemnoc_clk_src",
  1618. },
  1619. .num_parents = 1,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch mdss_ahb_clk = {
  1626. .halt_reg = 0x2308,
  1627. .clkr = {
  1628. .enable_reg = 0x2308,
  1629. .enable_mask = BIT(0),
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "mdss_ahb_clk",
  1632. .parent_names = (const char *[]){
  1633. "mmss_ahb_clk_src",
  1634. },
  1635. .num_parents = 1,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch mdss_axi_clk = {
  1641. .halt_reg = 0x2310,
  1642. .clkr = {
  1643. .enable_reg = 0x2310,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "mdss_axi_clk",
  1647. .parent_names = (const char *[]){
  1648. "mmss_axi_clk_src",
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch mdss_byte0_clk = {
  1657. .halt_reg = 0x233c,
  1658. .clkr = {
  1659. .enable_reg = 0x233c,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data){
  1662. .name = "mdss_byte0_clk",
  1663. .parent_names = (const char *[]){
  1664. "byte0_clk_src",
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch mdss_byte1_clk = {
  1673. .halt_reg = 0x2340,
  1674. .clkr = {
  1675. .enable_reg = 0x2340,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "mdss_byte1_clk",
  1679. .parent_names = (const char *[]){
  1680. "byte1_clk_src",
  1681. },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch mdss_edpaux_clk = {
  1689. .halt_reg = 0x2334,
  1690. .clkr = {
  1691. .enable_reg = 0x2334,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "mdss_edpaux_clk",
  1695. .parent_names = (const char *[]){
  1696. "edpaux_clk_src",
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch mdss_edplink_clk = {
  1705. .halt_reg = 0x2330,
  1706. .clkr = {
  1707. .enable_reg = 0x2330,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "mdss_edplink_clk",
  1711. .parent_names = (const char *[]){
  1712. "edplink_clk_src",
  1713. },
  1714. .num_parents = 1,
  1715. .flags = CLK_SET_RATE_PARENT,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch mdss_edppixel_clk = {
  1721. .halt_reg = 0x232c,
  1722. .clkr = {
  1723. .enable_reg = 0x232c,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "mdss_edppixel_clk",
  1727. .parent_names = (const char *[]){
  1728. "edppixel_clk_src",
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch mdss_esc0_clk = {
  1737. .halt_reg = 0x2344,
  1738. .clkr = {
  1739. .enable_reg = 0x2344,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "mdss_esc0_clk",
  1743. .parent_names = (const char *[]){
  1744. "esc0_clk_src",
  1745. },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch mdss_esc1_clk = {
  1753. .halt_reg = 0x2348,
  1754. .clkr = {
  1755. .enable_reg = 0x2348,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "mdss_esc1_clk",
  1759. .parent_names = (const char *[]){
  1760. "esc1_clk_src",
  1761. },
  1762. .num_parents = 1,
  1763. .flags = CLK_SET_RATE_PARENT,
  1764. .ops = &clk_branch2_ops,
  1765. },
  1766. },
  1767. };
  1768. static struct clk_branch mdss_extpclk_clk = {
  1769. .halt_reg = 0x2324,
  1770. .clkr = {
  1771. .enable_reg = 0x2324,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "mdss_extpclk_clk",
  1775. .parent_names = (const char *[]){
  1776. "extpclk_clk_src",
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch mdss_hdmi_ahb_clk = {
  1785. .halt_reg = 0x230c,
  1786. .clkr = {
  1787. .enable_reg = 0x230c,
  1788. .enable_mask = BIT(0),
  1789. .hw.init = &(struct clk_init_data){
  1790. .name = "mdss_hdmi_ahb_clk",
  1791. .parent_names = (const char *[]){
  1792. "mmss_ahb_clk_src",
  1793. },
  1794. .num_parents = 1,
  1795. .ops = &clk_branch2_ops,
  1796. },
  1797. },
  1798. };
  1799. static struct clk_branch mdss_hdmi_clk = {
  1800. .halt_reg = 0x2338,
  1801. .clkr = {
  1802. .enable_reg = 0x2338,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "mdss_hdmi_clk",
  1806. .parent_names = (const char *[]){
  1807. "hdmi_clk_src",
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch mdss_mdp_clk = {
  1816. .halt_reg = 0x231c,
  1817. .clkr = {
  1818. .enable_reg = 0x231c,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "mdss_mdp_clk",
  1822. .parent_names = (const char *[]){
  1823. "mdp_clk_src",
  1824. },
  1825. .num_parents = 1,
  1826. .flags = CLK_SET_RATE_PARENT,
  1827. .ops = &clk_branch2_ops,
  1828. },
  1829. },
  1830. };
  1831. static struct clk_branch mdss_mdp_lut_clk = {
  1832. .halt_reg = 0x2320,
  1833. .clkr = {
  1834. .enable_reg = 0x2320,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "mdss_mdp_lut_clk",
  1838. .parent_names = (const char *[]){
  1839. "mdp_clk_src",
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch mdss_pclk0_clk = {
  1848. .halt_reg = 0x2314,
  1849. .clkr = {
  1850. .enable_reg = 0x2314,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "mdss_pclk0_clk",
  1854. .parent_names = (const char *[]){
  1855. "pclk0_clk_src",
  1856. },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch mdss_pclk1_clk = {
  1864. .halt_reg = 0x2318,
  1865. .clkr = {
  1866. .enable_reg = 0x2318,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "mdss_pclk1_clk",
  1870. .parent_names = (const char *[]){
  1871. "pclk1_clk_src",
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch mdss_vsync_clk = {
  1880. .halt_reg = 0x2328,
  1881. .clkr = {
  1882. .enable_reg = 0x2328,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "mdss_vsync_clk",
  1886. .parent_names = (const char *[]){
  1887. "vsync_clk_src",
  1888. },
  1889. .num_parents = 1,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch mmss_misc_ahb_clk = {
  1896. .halt_reg = 0x502c,
  1897. .clkr = {
  1898. .enable_reg = 0x502c,
  1899. .enable_mask = BIT(0),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "mmss_misc_ahb_clk",
  1902. .parent_names = (const char *[]){
  1903. "mmss_ahb_clk_src",
  1904. },
  1905. .num_parents = 1,
  1906. .ops = &clk_branch2_ops,
  1907. },
  1908. },
  1909. };
  1910. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  1911. .halt_reg = 0x5024,
  1912. .clkr = {
  1913. .enable_reg = 0x5024,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "mmss_mmssnoc_ahb_clk",
  1917. .parent_names = (const char *[]){
  1918. "mmss_ahb_clk_src",
  1919. },
  1920. .num_parents = 1,
  1921. .ops = &clk_branch2_ops,
  1922. .flags = CLK_IGNORE_UNUSED,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  1927. .halt_reg = 0x5028,
  1928. .clkr = {
  1929. .enable_reg = 0x5028,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "mmss_mmssnoc_bto_ahb_clk",
  1933. .parent_names = (const char *[]){
  1934. "mmss_ahb_clk_src",
  1935. },
  1936. .num_parents = 1,
  1937. .ops = &clk_branch2_ops,
  1938. .flags = CLK_IGNORE_UNUSED,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch mmss_mmssnoc_axi_clk = {
  1943. .halt_reg = 0x506c,
  1944. .clkr = {
  1945. .enable_reg = 0x506c,
  1946. .enable_mask = BIT(0),
  1947. .hw.init = &(struct clk_init_data){
  1948. .name = "mmss_mmssnoc_axi_clk",
  1949. .parent_names = (const char *[]){
  1950. "mmss_axi_clk_src",
  1951. },
  1952. .num_parents = 1,
  1953. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch mmss_s0_axi_clk = {
  1959. .halt_reg = 0x5064,
  1960. .clkr = {
  1961. .enable_reg = 0x5064,
  1962. .enable_mask = BIT(0),
  1963. .hw.init = &(struct clk_init_data){
  1964. .name = "mmss_s0_axi_clk",
  1965. .parent_names = (const char *[]){
  1966. "mmss_axi_clk_src",
  1967. },
  1968. .num_parents = 1,
  1969. .ops = &clk_branch2_ops,
  1970. .flags = CLK_IGNORE_UNUSED,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch ocmemcx_ahb_clk = {
  1975. .halt_reg = 0x405c,
  1976. .clkr = {
  1977. .enable_reg = 0x405c,
  1978. .enable_mask = BIT(0),
  1979. .hw.init = &(struct clk_init_data){
  1980. .name = "ocmemcx_ahb_clk",
  1981. .parent_names = (const char *[]){
  1982. "mmss_ahb_clk_src",
  1983. },
  1984. .num_parents = 1,
  1985. .ops = &clk_branch2_ops,
  1986. },
  1987. },
  1988. };
  1989. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  1990. .halt_reg = 0x4058,
  1991. .clkr = {
  1992. .enable_reg = 0x4058,
  1993. .enable_mask = BIT(0),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "ocmemcx_ocmemnoc_clk",
  1996. .parent_names = (const char *[]){
  1997. "ocmemnoc_clk_src",
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch oxili_ocmemgx_clk = {
  2006. .halt_reg = 0x402c,
  2007. .clkr = {
  2008. .enable_reg = 0x402c,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "oxili_ocmemgx_clk",
  2012. .parent_names = (const char *[]){
  2013. "gfx3d_clk_src",
  2014. },
  2015. .num_parents = 1,
  2016. .flags = CLK_SET_RATE_PARENT,
  2017. .ops = &clk_branch2_ops,
  2018. },
  2019. },
  2020. };
  2021. static struct clk_branch ocmemnoc_clk = {
  2022. .halt_reg = 0x50b4,
  2023. .clkr = {
  2024. .enable_reg = 0x50b4,
  2025. .enable_mask = BIT(0),
  2026. .hw.init = &(struct clk_init_data){
  2027. .name = "ocmemnoc_clk",
  2028. .parent_names = (const char *[]){
  2029. "ocmemnoc_clk_src",
  2030. },
  2031. .num_parents = 1,
  2032. .flags = CLK_SET_RATE_PARENT,
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch oxili_gfx3d_clk = {
  2038. .halt_reg = 0x4028,
  2039. .clkr = {
  2040. .enable_reg = 0x4028,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "oxili_gfx3d_clk",
  2044. .parent_names = (const char *[]){
  2045. "gfx3d_clk_src",
  2046. },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch oxilicx_ahb_clk = {
  2054. .halt_reg = 0x403c,
  2055. .clkr = {
  2056. .enable_reg = 0x403c,
  2057. .enable_mask = BIT(0),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "oxilicx_ahb_clk",
  2060. .parent_names = (const char *[]){
  2061. "mmss_ahb_clk_src",
  2062. },
  2063. .num_parents = 1,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch oxilicx_axi_clk = {
  2069. .halt_reg = 0x4038,
  2070. .clkr = {
  2071. .enable_reg = 0x4038,
  2072. .enable_mask = BIT(0),
  2073. .hw.init = &(struct clk_init_data){
  2074. .name = "oxilicx_axi_clk",
  2075. .parent_names = (const char *[]){
  2076. "mmss_axi_clk_src",
  2077. },
  2078. .num_parents = 1,
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch venus0_ahb_clk = {
  2084. .halt_reg = 0x1030,
  2085. .clkr = {
  2086. .enable_reg = 0x1030,
  2087. .enable_mask = BIT(0),
  2088. .hw.init = &(struct clk_init_data){
  2089. .name = "venus0_ahb_clk",
  2090. .parent_names = (const char *[]){
  2091. "mmss_ahb_clk_src",
  2092. },
  2093. .num_parents = 1,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch venus0_axi_clk = {
  2099. .halt_reg = 0x1034,
  2100. .clkr = {
  2101. .enable_reg = 0x1034,
  2102. .enable_mask = BIT(0),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "venus0_axi_clk",
  2105. .parent_names = (const char *[]){
  2106. "mmss_axi_clk_src",
  2107. },
  2108. .num_parents = 1,
  2109. .ops = &clk_branch2_ops,
  2110. },
  2111. },
  2112. };
  2113. static struct clk_branch venus0_ocmemnoc_clk = {
  2114. .halt_reg = 0x1038,
  2115. .clkr = {
  2116. .enable_reg = 0x1038,
  2117. .enable_mask = BIT(0),
  2118. .hw.init = &(struct clk_init_data){
  2119. .name = "venus0_ocmemnoc_clk",
  2120. .parent_names = (const char *[]){
  2121. "ocmemnoc_clk_src",
  2122. },
  2123. .num_parents = 1,
  2124. .flags = CLK_SET_RATE_PARENT,
  2125. .ops = &clk_branch2_ops,
  2126. },
  2127. },
  2128. };
  2129. static struct clk_branch venus0_vcodec0_clk = {
  2130. .halt_reg = 0x1028,
  2131. .clkr = {
  2132. .enable_reg = 0x1028,
  2133. .enable_mask = BIT(0),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "venus0_vcodec0_clk",
  2136. .parent_names = (const char *[]){
  2137. "vcodec0_clk_src",
  2138. },
  2139. .num_parents = 1,
  2140. .flags = CLK_SET_RATE_PARENT,
  2141. .ops = &clk_branch2_ops,
  2142. },
  2143. },
  2144. };
  2145. static const struct pll_config mmpll1_config = {
  2146. .l = 60,
  2147. .m = 25,
  2148. .n = 32,
  2149. .vco_val = 0x0,
  2150. .vco_mask = 0x3 << 20,
  2151. .pre_div_val = 0x0,
  2152. .pre_div_mask = 0x3 << 12,
  2153. .post_div_val = 0x0,
  2154. .post_div_mask = 0x3 << 8,
  2155. .mn_ena_mask = BIT(24),
  2156. .main_output_mask = BIT(0),
  2157. };
  2158. static struct pll_config mmpll3_config = {
  2159. .l = 48,
  2160. .m = 7,
  2161. .n = 16,
  2162. .vco_val = 0x0,
  2163. .vco_mask = 0x3 << 20,
  2164. .pre_div_val = 0x0,
  2165. .pre_div_mask = 0x3 << 12,
  2166. .post_div_val = 0x0,
  2167. .post_div_mask = 0x3 << 8,
  2168. .mn_ena_mask = BIT(24),
  2169. .main_output_mask = BIT(0),
  2170. .aux_output_mask = BIT(1),
  2171. };
  2172. static struct clk_regmap *mmcc_msm8974_clocks[] = {
  2173. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2174. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2175. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2176. [MMPLL0] = &mmpll0.clkr,
  2177. [MMPLL0_VOTE] = &mmpll0_vote,
  2178. [MMPLL1] = &mmpll1.clkr,
  2179. [MMPLL1_VOTE] = &mmpll1_vote,
  2180. [MMPLL2] = &mmpll2.clkr,
  2181. [MMPLL3] = &mmpll3.clkr,
  2182. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2183. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2184. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2185. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2186. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2187. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2188. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2189. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2190. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2191. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2192. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2193. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2194. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2195. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2196. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2197. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2198. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2199. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2200. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2201. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2202. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2203. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2204. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2205. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2206. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2207. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2208. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2209. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2210. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2211. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2212. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2213. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2214. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2215. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2216. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2217. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2218. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2219. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2220. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2221. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2222. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2223. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2224. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2225. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2226. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2227. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2228. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2229. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2230. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2231. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2232. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2233. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2234. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2235. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2236. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2237. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2238. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2239. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2240. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2241. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2242. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2243. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2244. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2245. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  2246. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  2247. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  2248. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  2249. [CAMSS_JPEG_JPEG_OCMEMNOC_CLK] = &camss_jpeg_jpeg_ocmemnoc_clk.clkr,
  2250. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2251. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2252. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2253. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2254. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2255. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  2256. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  2257. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  2258. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2259. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  2260. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  2261. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  2262. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  2263. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  2264. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  2265. [CAMSS_VFE_VFE_OCMEMNOC_CLK] = &camss_vfe_vfe_ocmemnoc_clk.clkr,
  2266. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2267. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2268. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2269. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2270. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  2271. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  2272. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  2273. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2274. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2275. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2276. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2277. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2278. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2279. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2280. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2281. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2282. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2283. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2284. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  2285. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  2286. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  2287. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  2288. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  2289. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  2290. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  2291. [OCMEMNOC_CLK] = &ocmemnoc_clk.clkr,
  2292. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  2293. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  2294. [OXILICX_AXI_CLK] = &oxilicx_axi_clk.clkr,
  2295. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  2296. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  2297. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  2298. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  2299. };
  2300. static const struct qcom_reset_map mmcc_msm8974_resets[] = {
  2301. [SPDM_RESET] = { 0x0200 },
  2302. [SPDM_RM_RESET] = { 0x0300 },
  2303. [VENUS0_RESET] = { 0x1020 },
  2304. [MDSS_RESET] = { 0x2300 },
  2305. [CAMSS_PHY0_RESET] = { 0x3020 },
  2306. [CAMSS_PHY1_RESET] = { 0x3050 },
  2307. [CAMSS_PHY2_RESET] = { 0x3080 },
  2308. [CAMSS_CSI0_RESET] = { 0x30b0 },
  2309. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  2310. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  2311. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  2312. [CAMSS_CSI1_RESET] = { 0x3120 },
  2313. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  2314. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  2315. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  2316. [CAMSS_CSI2_RESET] = { 0x3180 },
  2317. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  2318. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  2319. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  2320. [CAMSS_CSI3_RESET] = { 0x31e0 },
  2321. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  2322. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  2323. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  2324. [CAMSS_ISPIF_RESET] = { 0x3220 },
  2325. [CAMSS_CCI_RESET] = { 0x3340 },
  2326. [CAMSS_MCLK0_RESET] = { 0x3380 },
  2327. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  2328. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  2329. [CAMSS_MCLK3_RESET] = { 0x3410 },
  2330. [CAMSS_GP0_RESET] = { 0x3440 },
  2331. [CAMSS_GP1_RESET] = { 0x3470 },
  2332. [CAMSS_TOP_RESET] = { 0x3480 },
  2333. [CAMSS_MICRO_RESET] = { 0x3490 },
  2334. [CAMSS_JPEG_RESET] = { 0x35a0 },
  2335. [CAMSS_VFE_RESET] = { 0x36a0 },
  2336. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  2337. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  2338. [OXILI_RESET] = { 0x4020 },
  2339. [OXILICX_RESET] = { 0x4030 },
  2340. [OCMEMCX_RESET] = { 0x4050 },
  2341. [MMSS_RBCRP_RESET] = { 0x4080 },
  2342. [MMSSNOCAHB_RESET] = { 0x5020 },
  2343. [MMSSNOCAXI_RESET] = { 0x5060 },
  2344. [OCMEMNOC_RESET] = { 0x50b0 },
  2345. };
  2346. static const struct regmap_config mmcc_msm8974_regmap_config = {
  2347. .reg_bits = 32,
  2348. .reg_stride = 4,
  2349. .val_bits = 32,
  2350. .max_register = 0x5104,
  2351. .fast_io = true,
  2352. };
  2353. static const struct of_device_id mmcc_msm8974_match_table[] = {
  2354. { .compatible = "qcom,mmcc-msm8974" },
  2355. { }
  2356. };
  2357. MODULE_DEVICE_TABLE(of, mmcc_msm8974_match_table);
  2358. struct qcom_cc {
  2359. struct qcom_reset_controller reset;
  2360. struct clk_onecell_data data;
  2361. struct clk *clks[];
  2362. };
  2363. static int mmcc_msm8974_probe(struct platform_device *pdev)
  2364. {
  2365. void __iomem *base;
  2366. struct resource *res;
  2367. int i, ret;
  2368. struct device *dev = &pdev->dev;
  2369. struct clk *clk;
  2370. struct clk_onecell_data *data;
  2371. struct clk **clks;
  2372. struct regmap *regmap;
  2373. size_t num_clks;
  2374. struct qcom_reset_controller *reset;
  2375. struct qcom_cc *cc;
  2376. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2377. base = devm_ioremap_resource(dev, res);
  2378. if (IS_ERR(base))
  2379. return PTR_ERR(base);
  2380. regmap = devm_regmap_init_mmio(dev, base, &mmcc_msm8974_regmap_config);
  2381. if (IS_ERR(regmap))
  2382. return PTR_ERR(regmap);
  2383. num_clks = ARRAY_SIZE(mmcc_msm8974_clocks);
  2384. cc = devm_kzalloc(dev, sizeof(*cc) + sizeof(*clks) * num_clks,
  2385. GFP_KERNEL);
  2386. if (!cc)
  2387. return -ENOMEM;
  2388. clks = cc->clks;
  2389. data = &cc->data;
  2390. data->clks = clks;
  2391. data->clk_num = num_clks;
  2392. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  2393. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  2394. for (i = 0; i < num_clks; i++) {
  2395. if (!mmcc_msm8974_clocks[i])
  2396. continue;
  2397. clk = devm_clk_register_regmap(dev, mmcc_msm8974_clocks[i]);
  2398. if (IS_ERR(clk))
  2399. return PTR_ERR(clk);
  2400. clks[i] = clk;
  2401. }
  2402. ret = of_clk_add_provider(dev->of_node, of_clk_src_onecell_get, data);
  2403. if (ret)
  2404. return ret;
  2405. reset = &cc->reset;
  2406. reset->rcdev.of_node = dev->of_node;
  2407. reset->rcdev.ops = &qcom_reset_ops,
  2408. reset->rcdev.owner = THIS_MODULE,
  2409. reset->rcdev.nr_resets = ARRAY_SIZE(mmcc_msm8974_resets),
  2410. reset->regmap = regmap;
  2411. reset->reset_map = mmcc_msm8974_resets,
  2412. platform_set_drvdata(pdev, &reset->rcdev);
  2413. ret = reset_controller_register(&reset->rcdev);
  2414. if (ret)
  2415. of_clk_del_provider(dev->of_node);
  2416. return ret;
  2417. }
  2418. static int mmcc_msm8974_remove(struct platform_device *pdev)
  2419. {
  2420. of_clk_del_provider(pdev->dev.of_node);
  2421. reset_controller_unregister(platform_get_drvdata(pdev));
  2422. return 0;
  2423. }
  2424. static struct platform_driver mmcc_msm8974_driver = {
  2425. .probe = mmcc_msm8974_probe,
  2426. .remove = mmcc_msm8974_remove,
  2427. .driver = {
  2428. .name = "mmcc-msm8974",
  2429. .owner = THIS_MODULE,
  2430. .of_match_table = mmcc_msm8974_match_table,
  2431. },
  2432. };
  2433. module_platform_driver(mmcc_msm8974_driver);
  2434. MODULE_DESCRIPTION("QCOM MMCC MSM8974 Driver");
  2435. MODULE_LICENSE("GPL v2");
  2436. MODULE_ALIAS("platform:mmcc-msm8974");