gcc-msm8660.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8660.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8660.h>
  25. #include "clk-regmap.h"
  26. #include "clk-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. static struct clk_pll pll8 = {
  31. .l_reg = 0x3144,
  32. .m_reg = 0x3148,
  33. .n_reg = 0x314c,
  34. .config_reg = 0x3154,
  35. .mode_reg = 0x3140,
  36. .status_reg = 0x3158,
  37. .status_bit = 16,
  38. .clkr.hw.init = &(struct clk_init_data){
  39. .name = "pll8",
  40. .parent_names = (const char *[]){ "pxo" },
  41. .num_parents = 1,
  42. .ops = &clk_pll_ops,
  43. },
  44. };
  45. static struct clk_regmap pll8_vote = {
  46. .enable_reg = 0x34c0,
  47. .enable_mask = BIT(8),
  48. .hw.init = &(struct clk_init_data){
  49. .name = "pll8_vote",
  50. .parent_names = (const char *[]){ "pll8" },
  51. .num_parents = 1,
  52. .ops = &clk_pll_vote_ops,
  53. },
  54. };
  55. #define P_PXO 0
  56. #define P_PLL8 1
  57. #define P_CXO 2
  58. static const u8 gcc_pxo_pll8_map[] = {
  59. [P_PXO] = 0,
  60. [P_PLL8] = 3,
  61. };
  62. static const char *gcc_pxo_pll8[] = {
  63. "pxo",
  64. "pll8_vote",
  65. };
  66. static const u8 gcc_pxo_pll8_cxo_map[] = {
  67. [P_PXO] = 0,
  68. [P_PLL8] = 3,
  69. [P_CXO] = 5,
  70. };
  71. static const char *gcc_pxo_pll8_cxo[] = {
  72. "pxo",
  73. "pll8_vote",
  74. "cxo",
  75. };
  76. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  77. { 1843200, P_PLL8, 2, 6, 625 },
  78. { 3686400, P_PLL8, 2, 12, 625 },
  79. { 7372800, P_PLL8, 2, 24, 625 },
  80. { 14745600, P_PLL8, 2, 48, 625 },
  81. { 16000000, P_PLL8, 4, 1, 6 },
  82. { 24000000, P_PLL8, 4, 1, 4 },
  83. { 32000000, P_PLL8, 4, 1, 3 },
  84. { 40000000, P_PLL8, 1, 5, 48 },
  85. { 46400000, P_PLL8, 1, 29, 240 },
  86. { 48000000, P_PLL8, 4, 1, 2 },
  87. { 51200000, P_PLL8, 1, 2, 15 },
  88. { 56000000, P_PLL8, 1, 7, 48 },
  89. { 58982400, P_PLL8, 1, 96, 625 },
  90. { 64000000, P_PLL8, 2, 1, 3 },
  91. { }
  92. };
  93. static struct clk_rcg gsbi1_uart_src = {
  94. .ns_reg = 0x29d4,
  95. .md_reg = 0x29d0,
  96. .mn = {
  97. .mnctr_en_bit = 8,
  98. .mnctr_reset_bit = 7,
  99. .mnctr_mode_shift = 5,
  100. .n_val_shift = 16,
  101. .m_val_shift = 16,
  102. .width = 16,
  103. },
  104. .p = {
  105. .pre_div_shift = 3,
  106. .pre_div_width = 2,
  107. },
  108. .s = {
  109. .src_sel_shift = 0,
  110. .parent_map = gcc_pxo_pll8_map,
  111. },
  112. .freq_tbl = clk_tbl_gsbi_uart,
  113. .clkr = {
  114. .enable_reg = 0x29d4,
  115. .enable_mask = BIT(11),
  116. .hw.init = &(struct clk_init_data){
  117. .name = "gsbi1_uart_src",
  118. .parent_names = gcc_pxo_pll8,
  119. .num_parents = 2,
  120. .ops = &clk_rcg_ops,
  121. .flags = CLK_SET_PARENT_GATE,
  122. },
  123. },
  124. };
  125. static struct clk_branch gsbi1_uart_clk = {
  126. .halt_reg = 0x2fcc,
  127. .halt_bit = 10,
  128. .clkr = {
  129. .enable_reg = 0x29d4,
  130. .enable_mask = BIT(9),
  131. .hw.init = &(struct clk_init_data){
  132. .name = "gsbi1_uart_clk",
  133. .parent_names = (const char *[]){
  134. "gsbi1_uart_src",
  135. },
  136. .num_parents = 1,
  137. .ops = &clk_branch_ops,
  138. .flags = CLK_SET_RATE_PARENT,
  139. },
  140. },
  141. };
  142. static struct clk_rcg gsbi2_uart_src = {
  143. .ns_reg = 0x29f4,
  144. .md_reg = 0x29f0,
  145. .mn = {
  146. .mnctr_en_bit = 8,
  147. .mnctr_reset_bit = 7,
  148. .mnctr_mode_shift = 5,
  149. .n_val_shift = 16,
  150. .m_val_shift = 16,
  151. .width = 16,
  152. },
  153. .p = {
  154. .pre_div_shift = 3,
  155. .pre_div_width = 2,
  156. },
  157. .s = {
  158. .src_sel_shift = 0,
  159. .parent_map = gcc_pxo_pll8_map,
  160. },
  161. .freq_tbl = clk_tbl_gsbi_uart,
  162. .clkr = {
  163. .enable_reg = 0x29f4,
  164. .enable_mask = BIT(11),
  165. .hw.init = &(struct clk_init_data){
  166. .name = "gsbi2_uart_src",
  167. .parent_names = gcc_pxo_pll8,
  168. .num_parents = 2,
  169. .ops = &clk_rcg_ops,
  170. .flags = CLK_SET_PARENT_GATE,
  171. },
  172. },
  173. };
  174. static struct clk_branch gsbi2_uart_clk = {
  175. .halt_reg = 0x2fcc,
  176. .halt_bit = 6,
  177. .clkr = {
  178. .enable_reg = 0x29f4,
  179. .enable_mask = BIT(9),
  180. .hw.init = &(struct clk_init_data){
  181. .name = "gsbi2_uart_clk",
  182. .parent_names = (const char *[]){
  183. "gsbi2_uart_src",
  184. },
  185. .num_parents = 1,
  186. .ops = &clk_branch_ops,
  187. .flags = CLK_SET_RATE_PARENT,
  188. },
  189. },
  190. };
  191. static struct clk_rcg gsbi3_uart_src = {
  192. .ns_reg = 0x2a14,
  193. .md_reg = 0x2a10,
  194. .mn = {
  195. .mnctr_en_bit = 8,
  196. .mnctr_reset_bit = 7,
  197. .mnctr_mode_shift = 5,
  198. .n_val_shift = 16,
  199. .m_val_shift = 16,
  200. .width = 16,
  201. },
  202. .p = {
  203. .pre_div_shift = 3,
  204. .pre_div_width = 2,
  205. },
  206. .s = {
  207. .src_sel_shift = 0,
  208. .parent_map = gcc_pxo_pll8_map,
  209. },
  210. .freq_tbl = clk_tbl_gsbi_uart,
  211. .clkr = {
  212. .enable_reg = 0x2a14,
  213. .enable_mask = BIT(11),
  214. .hw.init = &(struct clk_init_data){
  215. .name = "gsbi3_uart_src",
  216. .parent_names = gcc_pxo_pll8,
  217. .num_parents = 2,
  218. .ops = &clk_rcg_ops,
  219. .flags = CLK_SET_PARENT_GATE,
  220. },
  221. },
  222. };
  223. static struct clk_branch gsbi3_uart_clk = {
  224. .halt_reg = 0x2fcc,
  225. .halt_bit = 2,
  226. .clkr = {
  227. .enable_reg = 0x2a14,
  228. .enable_mask = BIT(9),
  229. .hw.init = &(struct clk_init_data){
  230. .name = "gsbi3_uart_clk",
  231. .parent_names = (const char *[]){
  232. "gsbi3_uart_src",
  233. },
  234. .num_parents = 1,
  235. .ops = &clk_branch_ops,
  236. .flags = CLK_SET_RATE_PARENT,
  237. },
  238. },
  239. };
  240. static struct clk_rcg gsbi4_uart_src = {
  241. .ns_reg = 0x2a34,
  242. .md_reg = 0x2a30,
  243. .mn = {
  244. .mnctr_en_bit = 8,
  245. .mnctr_reset_bit = 7,
  246. .mnctr_mode_shift = 5,
  247. .n_val_shift = 16,
  248. .m_val_shift = 16,
  249. .width = 16,
  250. },
  251. .p = {
  252. .pre_div_shift = 3,
  253. .pre_div_width = 2,
  254. },
  255. .s = {
  256. .src_sel_shift = 0,
  257. .parent_map = gcc_pxo_pll8_map,
  258. },
  259. .freq_tbl = clk_tbl_gsbi_uart,
  260. .clkr = {
  261. .enable_reg = 0x2a34,
  262. .enable_mask = BIT(11),
  263. .hw.init = &(struct clk_init_data){
  264. .name = "gsbi4_uart_src",
  265. .parent_names = gcc_pxo_pll8,
  266. .num_parents = 2,
  267. .ops = &clk_rcg_ops,
  268. .flags = CLK_SET_PARENT_GATE,
  269. },
  270. },
  271. };
  272. static struct clk_branch gsbi4_uart_clk = {
  273. .halt_reg = 0x2fd0,
  274. .halt_bit = 26,
  275. .clkr = {
  276. .enable_reg = 0x2a34,
  277. .enable_mask = BIT(9),
  278. .hw.init = &(struct clk_init_data){
  279. .name = "gsbi4_uart_clk",
  280. .parent_names = (const char *[]){
  281. "gsbi4_uart_src",
  282. },
  283. .num_parents = 1,
  284. .ops = &clk_branch_ops,
  285. .flags = CLK_SET_RATE_PARENT,
  286. },
  287. },
  288. };
  289. static struct clk_rcg gsbi5_uart_src = {
  290. .ns_reg = 0x2a54,
  291. .md_reg = 0x2a50,
  292. .mn = {
  293. .mnctr_en_bit = 8,
  294. .mnctr_reset_bit = 7,
  295. .mnctr_mode_shift = 5,
  296. .n_val_shift = 16,
  297. .m_val_shift = 16,
  298. .width = 16,
  299. },
  300. .p = {
  301. .pre_div_shift = 3,
  302. .pre_div_width = 2,
  303. },
  304. .s = {
  305. .src_sel_shift = 0,
  306. .parent_map = gcc_pxo_pll8_map,
  307. },
  308. .freq_tbl = clk_tbl_gsbi_uart,
  309. .clkr = {
  310. .enable_reg = 0x2a54,
  311. .enable_mask = BIT(11),
  312. .hw.init = &(struct clk_init_data){
  313. .name = "gsbi5_uart_src",
  314. .parent_names = gcc_pxo_pll8,
  315. .num_parents = 2,
  316. .ops = &clk_rcg_ops,
  317. .flags = CLK_SET_PARENT_GATE,
  318. },
  319. },
  320. };
  321. static struct clk_branch gsbi5_uart_clk = {
  322. .halt_reg = 0x2fd0,
  323. .halt_bit = 22,
  324. .clkr = {
  325. .enable_reg = 0x2a54,
  326. .enable_mask = BIT(9),
  327. .hw.init = &(struct clk_init_data){
  328. .name = "gsbi5_uart_clk",
  329. .parent_names = (const char *[]){
  330. "gsbi5_uart_src",
  331. },
  332. .num_parents = 1,
  333. .ops = &clk_branch_ops,
  334. .flags = CLK_SET_RATE_PARENT,
  335. },
  336. },
  337. };
  338. static struct clk_rcg gsbi6_uart_src = {
  339. .ns_reg = 0x2a74,
  340. .md_reg = 0x2a70,
  341. .mn = {
  342. .mnctr_en_bit = 8,
  343. .mnctr_reset_bit = 7,
  344. .mnctr_mode_shift = 5,
  345. .n_val_shift = 16,
  346. .m_val_shift = 16,
  347. .width = 16,
  348. },
  349. .p = {
  350. .pre_div_shift = 3,
  351. .pre_div_width = 2,
  352. },
  353. .s = {
  354. .src_sel_shift = 0,
  355. .parent_map = gcc_pxo_pll8_map,
  356. },
  357. .freq_tbl = clk_tbl_gsbi_uart,
  358. .clkr = {
  359. .enable_reg = 0x2a74,
  360. .enable_mask = BIT(11),
  361. .hw.init = &(struct clk_init_data){
  362. .name = "gsbi6_uart_src",
  363. .parent_names = gcc_pxo_pll8,
  364. .num_parents = 2,
  365. .ops = &clk_rcg_ops,
  366. .flags = CLK_SET_PARENT_GATE,
  367. },
  368. },
  369. };
  370. static struct clk_branch gsbi6_uart_clk = {
  371. .halt_reg = 0x2fd0,
  372. .halt_bit = 18,
  373. .clkr = {
  374. .enable_reg = 0x2a74,
  375. .enable_mask = BIT(9),
  376. .hw.init = &(struct clk_init_data){
  377. .name = "gsbi6_uart_clk",
  378. .parent_names = (const char *[]){
  379. "gsbi6_uart_src",
  380. },
  381. .num_parents = 1,
  382. .ops = &clk_branch_ops,
  383. .flags = CLK_SET_RATE_PARENT,
  384. },
  385. },
  386. };
  387. static struct clk_rcg gsbi7_uart_src = {
  388. .ns_reg = 0x2a94,
  389. .md_reg = 0x2a90,
  390. .mn = {
  391. .mnctr_en_bit = 8,
  392. .mnctr_reset_bit = 7,
  393. .mnctr_mode_shift = 5,
  394. .n_val_shift = 16,
  395. .m_val_shift = 16,
  396. .width = 16,
  397. },
  398. .p = {
  399. .pre_div_shift = 3,
  400. .pre_div_width = 2,
  401. },
  402. .s = {
  403. .src_sel_shift = 0,
  404. .parent_map = gcc_pxo_pll8_map,
  405. },
  406. .freq_tbl = clk_tbl_gsbi_uart,
  407. .clkr = {
  408. .enable_reg = 0x2a94,
  409. .enable_mask = BIT(11),
  410. .hw.init = &(struct clk_init_data){
  411. .name = "gsbi7_uart_src",
  412. .parent_names = gcc_pxo_pll8,
  413. .num_parents = 2,
  414. .ops = &clk_rcg_ops,
  415. .flags = CLK_SET_PARENT_GATE,
  416. },
  417. },
  418. };
  419. static struct clk_branch gsbi7_uart_clk = {
  420. .halt_reg = 0x2fd0,
  421. .halt_bit = 14,
  422. .clkr = {
  423. .enable_reg = 0x2a94,
  424. .enable_mask = BIT(9),
  425. .hw.init = &(struct clk_init_data){
  426. .name = "gsbi7_uart_clk",
  427. .parent_names = (const char *[]){
  428. "gsbi7_uart_src",
  429. },
  430. .num_parents = 1,
  431. .ops = &clk_branch_ops,
  432. .flags = CLK_SET_RATE_PARENT,
  433. },
  434. },
  435. };
  436. static struct clk_rcg gsbi8_uart_src = {
  437. .ns_reg = 0x2ab4,
  438. .md_reg = 0x2ab0,
  439. .mn = {
  440. .mnctr_en_bit = 8,
  441. .mnctr_reset_bit = 7,
  442. .mnctr_mode_shift = 5,
  443. .n_val_shift = 16,
  444. .m_val_shift = 16,
  445. .width = 16,
  446. },
  447. .p = {
  448. .pre_div_shift = 3,
  449. .pre_div_width = 2,
  450. },
  451. .s = {
  452. .src_sel_shift = 0,
  453. .parent_map = gcc_pxo_pll8_map,
  454. },
  455. .freq_tbl = clk_tbl_gsbi_uart,
  456. .clkr = {
  457. .enable_reg = 0x2ab4,
  458. .enable_mask = BIT(11),
  459. .hw.init = &(struct clk_init_data){
  460. .name = "gsbi8_uart_src",
  461. .parent_names = gcc_pxo_pll8,
  462. .num_parents = 2,
  463. .ops = &clk_rcg_ops,
  464. .flags = CLK_SET_PARENT_GATE,
  465. },
  466. },
  467. };
  468. static struct clk_branch gsbi8_uart_clk = {
  469. .halt_reg = 0x2fd0,
  470. .halt_bit = 10,
  471. .clkr = {
  472. .enable_reg = 0x2ab4,
  473. .enable_mask = BIT(9),
  474. .hw.init = &(struct clk_init_data){
  475. .name = "gsbi8_uart_clk",
  476. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  477. .num_parents = 1,
  478. .ops = &clk_branch_ops,
  479. .flags = CLK_SET_RATE_PARENT,
  480. },
  481. },
  482. };
  483. static struct clk_rcg gsbi9_uart_src = {
  484. .ns_reg = 0x2ad4,
  485. .md_reg = 0x2ad0,
  486. .mn = {
  487. .mnctr_en_bit = 8,
  488. .mnctr_reset_bit = 7,
  489. .mnctr_mode_shift = 5,
  490. .n_val_shift = 16,
  491. .m_val_shift = 16,
  492. .width = 16,
  493. },
  494. .p = {
  495. .pre_div_shift = 3,
  496. .pre_div_width = 2,
  497. },
  498. .s = {
  499. .src_sel_shift = 0,
  500. .parent_map = gcc_pxo_pll8_map,
  501. },
  502. .freq_tbl = clk_tbl_gsbi_uart,
  503. .clkr = {
  504. .enable_reg = 0x2ad4,
  505. .enable_mask = BIT(11),
  506. .hw.init = &(struct clk_init_data){
  507. .name = "gsbi9_uart_src",
  508. .parent_names = gcc_pxo_pll8,
  509. .num_parents = 2,
  510. .ops = &clk_rcg_ops,
  511. .flags = CLK_SET_PARENT_GATE,
  512. },
  513. },
  514. };
  515. static struct clk_branch gsbi9_uart_clk = {
  516. .halt_reg = 0x2fd0,
  517. .halt_bit = 6,
  518. .clkr = {
  519. .enable_reg = 0x2ad4,
  520. .enable_mask = BIT(9),
  521. .hw.init = &(struct clk_init_data){
  522. .name = "gsbi9_uart_clk",
  523. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  524. .num_parents = 1,
  525. .ops = &clk_branch_ops,
  526. .flags = CLK_SET_RATE_PARENT,
  527. },
  528. },
  529. };
  530. static struct clk_rcg gsbi10_uart_src = {
  531. .ns_reg = 0x2af4,
  532. .md_reg = 0x2af0,
  533. .mn = {
  534. .mnctr_en_bit = 8,
  535. .mnctr_reset_bit = 7,
  536. .mnctr_mode_shift = 5,
  537. .n_val_shift = 16,
  538. .m_val_shift = 16,
  539. .width = 16,
  540. },
  541. .p = {
  542. .pre_div_shift = 3,
  543. .pre_div_width = 2,
  544. },
  545. .s = {
  546. .src_sel_shift = 0,
  547. .parent_map = gcc_pxo_pll8_map,
  548. },
  549. .freq_tbl = clk_tbl_gsbi_uart,
  550. .clkr = {
  551. .enable_reg = 0x2af4,
  552. .enable_mask = BIT(11),
  553. .hw.init = &(struct clk_init_data){
  554. .name = "gsbi10_uart_src",
  555. .parent_names = gcc_pxo_pll8,
  556. .num_parents = 2,
  557. .ops = &clk_rcg_ops,
  558. .flags = CLK_SET_PARENT_GATE,
  559. },
  560. },
  561. };
  562. static struct clk_branch gsbi10_uart_clk = {
  563. .halt_reg = 0x2fd0,
  564. .halt_bit = 2,
  565. .clkr = {
  566. .enable_reg = 0x2af4,
  567. .enable_mask = BIT(9),
  568. .hw.init = &(struct clk_init_data){
  569. .name = "gsbi10_uart_clk",
  570. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  571. .num_parents = 1,
  572. .ops = &clk_branch_ops,
  573. .flags = CLK_SET_RATE_PARENT,
  574. },
  575. },
  576. };
  577. static struct clk_rcg gsbi11_uart_src = {
  578. .ns_reg = 0x2b14,
  579. .md_reg = 0x2b10,
  580. .mn = {
  581. .mnctr_en_bit = 8,
  582. .mnctr_reset_bit = 7,
  583. .mnctr_mode_shift = 5,
  584. .n_val_shift = 16,
  585. .m_val_shift = 16,
  586. .width = 16,
  587. },
  588. .p = {
  589. .pre_div_shift = 3,
  590. .pre_div_width = 2,
  591. },
  592. .s = {
  593. .src_sel_shift = 0,
  594. .parent_map = gcc_pxo_pll8_map,
  595. },
  596. .freq_tbl = clk_tbl_gsbi_uart,
  597. .clkr = {
  598. .enable_reg = 0x2b14,
  599. .enable_mask = BIT(11),
  600. .hw.init = &(struct clk_init_data){
  601. .name = "gsbi11_uart_src",
  602. .parent_names = gcc_pxo_pll8,
  603. .num_parents = 2,
  604. .ops = &clk_rcg_ops,
  605. .flags = CLK_SET_PARENT_GATE,
  606. },
  607. },
  608. };
  609. static struct clk_branch gsbi11_uart_clk = {
  610. .halt_reg = 0x2fd4,
  611. .halt_bit = 17,
  612. .clkr = {
  613. .enable_reg = 0x2b14,
  614. .enable_mask = BIT(9),
  615. .hw.init = &(struct clk_init_data){
  616. .name = "gsbi11_uart_clk",
  617. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  618. .num_parents = 1,
  619. .ops = &clk_branch_ops,
  620. .flags = CLK_SET_RATE_PARENT,
  621. },
  622. },
  623. };
  624. static struct clk_rcg gsbi12_uart_src = {
  625. .ns_reg = 0x2b34,
  626. .md_reg = 0x2b30,
  627. .mn = {
  628. .mnctr_en_bit = 8,
  629. .mnctr_reset_bit = 7,
  630. .mnctr_mode_shift = 5,
  631. .n_val_shift = 16,
  632. .m_val_shift = 16,
  633. .width = 16,
  634. },
  635. .p = {
  636. .pre_div_shift = 3,
  637. .pre_div_width = 2,
  638. },
  639. .s = {
  640. .src_sel_shift = 0,
  641. .parent_map = gcc_pxo_pll8_map,
  642. },
  643. .freq_tbl = clk_tbl_gsbi_uart,
  644. .clkr = {
  645. .enable_reg = 0x2b34,
  646. .enable_mask = BIT(11),
  647. .hw.init = &(struct clk_init_data){
  648. .name = "gsbi12_uart_src",
  649. .parent_names = gcc_pxo_pll8,
  650. .num_parents = 2,
  651. .ops = &clk_rcg_ops,
  652. .flags = CLK_SET_PARENT_GATE,
  653. },
  654. },
  655. };
  656. static struct clk_branch gsbi12_uart_clk = {
  657. .halt_reg = 0x2fd4,
  658. .halt_bit = 13,
  659. .clkr = {
  660. .enable_reg = 0x2b34,
  661. .enable_mask = BIT(9),
  662. .hw.init = &(struct clk_init_data){
  663. .name = "gsbi12_uart_clk",
  664. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  665. .num_parents = 1,
  666. .ops = &clk_branch_ops,
  667. .flags = CLK_SET_RATE_PARENT,
  668. },
  669. },
  670. };
  671. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  672. { 1100000, P_PXO, 1, 2, 49 },
  673. { 5400000, P_PXO, 1, 1, 5 },
  674. { 10800000, P_PXO, 1, 2, 5 },
  675. { 15060000, P_PLL8, 1, 2, 51 },
  676. { 24000000, P_PLL8, 4, 1, 4 },
  677. { 25600000, P_PLL8, 1, 1, 15 },
  678. { 27000000, P_PXO, 1, 0, 0 },
  679. { 48000000, P_PLL8, 4, 1, 2 },
  680. { 51200000, P_PLL8, 1, 2, 15 },
  681. { }
  682. };
  683. static struct clk_rcg gsbi1_qup_src = {
  684. .ns_reg = 0x29cc,
  685. .md_reg = 0x29c8,
  686. .mn = {
  687. .mnctr_en_bit = 8,
  688. .mnctr_reset_bit = 7,
  689. .mnctr_mode_shift = 5,
  690. .n_val_shift = 16,
  691. .m_val_shift = 16,
  692. .width = 8,
  693. },
  694. .p = {
  695. .pre_div_shift = 3,
  696. .pre_div_width = 2,
  697. },
  698. .s = {
  699. .src_sel_shift = 0,
  700. .parent_map = gcc_pxo_pll8_map,
  701. },
  702. .freq_tbl = clk_tbl_gsbi_qup,
  703. .clkr = {
  704. .enable_reg = 0x29cc,
  705. .enable_mask = BIT(11),
  706. .hw.init = &(struct clk_init_data){
  707. .name = "gsbi1_qup_src",
  708. .parent_names = gcc_pxo_pll8,
  709. .num_parents = 2,
  710. .ops = &clk_rcg_ops,
  711. .flags = CLK_SET_PARENT_GATE,
  712. },
  713. },
  714. };
  715. static struct clk_branch gsbi1_qup_clk = {
  716. .halt_reg = 0x2fcc,
  717. .halt_bit = 9,
  718. .clkr = {
  719. .enable_reg = 0x29cc,
  720. .enable_mask = BIT(9),
  721. .hw.init = &(struct clk_init_data){
  722. .name = "gsbi1_qup_clk",
  723. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  724. .num_parents = 1,
  725. .ops = &clk_branch_ops,
  726. .flags = CLK_SET_RATE_PARENT,
  727. },
  728. },
  729. };
  730. static struct clk_rcg gsbi2_qup_src = {
  731. .ns_reg = 0x29ec,
  732. .md_reg = 0x29e8,
  733. .mn = {
  734. .mnctr_en_bit = 8,
  735. .mnctr_reset_bit = 7,
  736. .mnctr_mode_shift = 5,
  737. .n_val_shift = 16,
  738. .m_val_shift = 16,
  739. .width = 8,
  740. },
  741. .p = {
  742. .pre_div_shift = 3,
  743. .pre_div_width = 2,
  744. },
  745. .s = {
  746. .src_sel_shift = 0,
  747. .parent_map = gcc_pxo_pll8_map,
  748. },
  749. .freq_tbl = clk_tbl_gsbi_qup,
  750. .clkr = {
  751. .enable_reg = 0x29ec,
  752. .enable_mask = BIT(11),
  753. .hw.init = &(struct clk_init_data){
  754. .name = "gsbi2_qup_src",
  755. .parent_names = gcc_pxo_pll8,
  756. .num_parents = 2,
  757. .ops = &clk_rcg_ops,
  758. .flags = CLK_SET_PARENT_GATE,
  759. },
  760. },
  761. };
  762. static struct clk_branch gsbi2_qup_clk = {
  763. .halt_reg = 0x2fcc,
  764. .halt_bit = 4,
  765. .clkr = {
  766. .enable_reg = 0x29ec,
  767. .enable_mask = BIT(9),
  768. .hw.init = &(struct clk_init_data){
  769. .name = "gsbi2_qup_clk",
  770. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  771. .num_parents = 1,
  772. .ops = &clk_branch_ops,
  773. .flags = CLK_SET_RATE_PARENT,
  774. },
  775. },
  776. };
  777. static struct clk_rcg gsbi3_qup_src = {
  778. .ns_reg = 0x2a0c,
  779. .md_reg = 0x2a08,
  780. .mn = {
  781. .mnctr_en_bit = 8,
  782. .mnctr_reset_bit = 7,
  783. .mnctr_mode_shift = 5,
  784. .n_val_shift = 16,
  785. .m_val_shift = 16,
  786. .width = 8,
  787. },
  788. .p = {
  789. .pre_div_shift = 3,
  790. .pre_div_width = 2,
  791. },
  792. .s = {
  793. .src_sel_shift = 0,
  794. .parent_map = gcc_pxo_pll8_map,
  795. },
  796. .freq_tbl = clk_tbl_gsbi_qup,
  797. .clkr = {
  798. .enable_reg = 0x2a0c,
  799. .enable_mask = BIT(11),
  800. .hw.init = &(struct clk_init_data){
  801. .name = "gsbi3_qup_src",
  802. .parent_names = gcc_pxo_pll8,
  803. .num_parents = 2,
  804. .ops = &clk_rcg_ops,
  805. .flags = CLK_SET_PARENT_GATE,
  806. },
  807. },
  808. };
  809. static struct clk_branch gsbi3_qup_clk = {
  810. .halt_reg = 0x2fcc,
  811. .halt_bit = 0,
  812. .clkr = {
  813. .enable_reg = 0x2a0c,
  814. .enable_mask = BIT(9),
  815. .hw.init = &(struct clk_init_data){
  816. .name = "gsbi3_qup_clk",
  817. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  818. .num_parents = 1,
  819. .ops = &clk_branch_ops,
  820. .flags = CLK_SET_RATE_PARENT,
  821. },
  822. },
  823. };
  824. static struct clk_rcg gsbi4_qup_src = {
  825. .ns_reg = 0x2a2c,
  826. .md_reg = 0x2a28,
  827. .mn = {
  828. .mnctr_en_bit = 8,
  829. .mnctr_reset_bit = 7,
  830. .mnctr_mode_shift = 5,
  831. .n_val_shift = 16,
  832. .m_val_shift = 16,
  833. .width = 8,
  834. },
  835. .p = {
  836. .pre_div_shift = 3,
  837. .pre_div_width = 2,
  838. },
  839. .s = {
  840. .src_sel_shift = 0,
  841. .parent_map = gcc_pxo_pll8_map,
  842. },
  843. .freq_tbl = clk_tbl_gsbi_qup,
  844. .clkr = {
  845. .enable_reg = 0x2a2c,
  846. .enable_mask = BIT(11),
  847. .hw.init = &(struct clk_init_data){
  848. .name = "gsbi4_qup_src",
  849. .parent_names = gcc_pxo_pll8,
  850. .num_parents = 2,
  851. .ops = &clk_rcg_ops,
  852. .flags = CLK_SET_PARENT_GATE,
  853. },
  854. },
  855. };
  856. static struct clk_branch gsbi4_qup_clk = {
  857. .halt_reg = 0x2fd0,
  858. .halt_bit = 24,
  859. .clkr = {
  860. .enable_reg = 0x2a2c,
  861. .enable_mask = BIT(9),
  862. .hw.init = &(struct clk_init_data){
  863. .name = "gsbi4_qup_clk",
  864. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  865. .num_parents = 1,
  866. .ops = &clk_branch_ops,
  867. .flags = CLK_SET_RATE_PARENT,
  868. },
  869. },
  870. };
  871. static struct clk_rcg gsbi5_qup_src = {
  872. .ns_reg = 0x2a4c,
  873. .md_reg = 0x2a48,
  874. .mn = {
  875. .mnctr_en_bit = 8,
  876. .mnctr_reset_bit = 7,
  877. .mnctr_mode_shift = 5,
  878. .n_val_shift = 16,
  879. .m_val_shift = 16,
  880. .width = 8,
  881. },
  882. .p = {
  883. .pre_div_shift = 3,
  884. .pre_div_width = 2,
  885. },
  886. .s = {
  887. .src_sel_shift = 0,
  888. .parent_map = gcc_pxo_pll8_map,
  889. },
  890. .freq_tbl = clk_tbl_gsbi_qup,
  891. .clkr = {
  892. .enable_reg = 0x2a4c,
  893. .enable_mask = BIT(11),
  894. .hw.init = &(struct clk_init_data){
  895. .name = "gsbi5_qup_src",
  896. .parent_names = gcc_pxo_pll8,
  897. .num_parents = 2,
  898. .ops = &clk_rcg_ops,
  899. .flags = CLK_SET_PARENT_GATE,
  900. },
  901. },
  902. };
  903. static struct clk_branch gsbi5_qup_clk = {
  904. .halt_reg = 0x2fd0,
  905. .halt_bit = 20,
  906. .clkr = {
  907. .enable_reg = 0x2a4c,
  908. .enable_mask = BIT(9),
  909. .hw.init = &(struct clk_init_data){
  910. .name = "gsbi5_qup_clk",
  911. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  912. .num_parents = 1,
  913. .ops = &clk_branch_ops,
  914. .flags = CLK_SET_RATE_PARENT,
  915. },
  916. },
  917. };
  918. static struct clk_rcg gsbi6_qup_src = {
  919. .ns_reg = 0x2a6c,
  920. .md_reg = 0x2a68,
  921. .mn = {
  922. .mnctr_en_bit = 8,
  923. .mnctr_reset_bit = 7,
  924. .mnctr_mode_shift = 5,
  925. .n_val_shift = 16,
  926. .m_val_shift = 16,
  927. .width = 8,
  928. },
  929. .p = {
  930. .pre_div_shift = 3,
  931. .pre_div_width = 2,
  932. },
  933. .s = {
  934. .src_sel_shift = 0,
  935. .parent_map = gcc_pxo_pll8_map,
  936. },
  937. .freq_tbl = clk_tbl_gsbi_qup,
  938. .clkr = {
  939. .enable_reg = 0x2a6c,
  940. .enable_mask = BIT(11),
  941. .hw.init = &(struct clk_init_data){
  942. .name = "gsbi6_qup_src",
  943. .parent_names = gcc_pxo_pll8,
  944. .num_parents = 2,
  945. .ops = &clk_rcg_ops,
  946. .flags = CLK_SET_PARENT_GATE,
  947. },
  948. },
  949. };
  950. static struct clk_branch gsbi6_qup_clk = {
  951. .halt_reg = 0x2fd0,
  952. .halt_bit = 16,
  953. .clkr = {
  954. .enable_reg = 0x2a6c,
  955. .enable_mask = BIT(9),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gsbi6_qup_clk",
  958. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  959. .num_parents = 1,
  960. .ops = &clk_branch_ops,
  961. .flags = CLK_SET_RATE_PARENT,
  962. },
  963. },
  964. };
  965. static struct clk_rcg gsbi7_qup_src = {
  966. .ns_reg = 0x2a8c,
  967. .md_reg = 0x2a88,
  968. .mn = {
  969. .mnctr_en_bit = 8,
  970. .mnctr_reset_bit = 7,
  971. .mnctr_mode_shift = 5,
  972. .n_val_shift = 16,
  973. .m_val_shift = 16,
  974. .width = 8,
  975. },
  976. .p = {
  977. .pre_div_shift = 3,
  978. .pre_div_width = 2,
  979. },
  980. .s = {
  981. .src_sel_shift = 0,
  982. .parent_map = gcc_pxo_pll8_map,
  983. },
  984. .freq_tbl = clk_tbl_gsbi_qup,
  985. .clkr = {
  986. .enable_reg = 0x2a8c,
  987. .enable_mask = BIT(11),
  988. .hw.init = &(struct clk_init_data){
  989. .name = "gsbi7_qup_src",
  990. .parent_names = gcc_pxo_pll8,
  991. .num_parents = 2,
  992. .ops = &clk_rcg_ops,
  993. .flags = CLK_SET_PARENT_GATE,
  994. },
  995. },
  996. };
  997. static struct clk_branch gsbi7_qup_clk = {
  998. .halt_reg = 0x2fd0,
  999. .halt_bit = 12,
  1000. .clkr = {
  1001. .enable_reg = 0x2a8c,
  1002. .enable_mask = BIT(9),
  1003. .hw.init = &(struct clk_init_data){
  1004. .name = "gsbi7_qup_clk",
  1005. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1006. .num_parents = 1,
  1007. .ops = &clk_branch_ops,
  1008. .flags = CLK_SET_RATE_PARENT,
  1009. },
  1010. },
  1011. };
  1012. static struct clk_rcg gsbi8_qup_src = {
  1013. .ns_reg = 0x2aac,
  1014. .md_reg = 0x2aa8,
  1015. .mn = {
  1016. .mnctr_en_bit = 8,
  1017. .mnctr_reset_bit = 7,
  1018. .mnctr_mode_shift = 5,
  1019. .n_val_shift = 16,
  1020. .m_val_shift = 16,
  1021. .width = 8,
  1022. },
  1023. .p = {
  1024. .pre_div_shift = 3,
  1025. .pre_div_width = 2,
  1026. },
  1027. .s = {
  1028. .src_sel_shift = 0,
  1029. .parent_map = gcc_pxo_pll8_map,
  1030. },
  1031. .freq_tbl = clk_tbl_gsbi_qup,
  1032. .clkr = {
  1033. .enable_reg = 0x2aac,
  1034. .enable_mask = BIT(11),
  1035. .hw.init = &(struct clk_init_data){
  1036. .name = "gsbi8_qup_src",
  1037. .parent_names = gcc_pxo_pll8,
  1038. .num_parents = 2,
  1039. .ops = &clk_rcg_ops,
  1040. .flags = CLK_SET_PARENT_GATE,
  1041. },
  1042. },
  1043. };
  1044. static struct clk_branch gsbi8_qup_clk = {
  1045. .halt_reg = 0x2fd0,
  1046. .halt_bit = 8,
  1047. .clkr = {
  1048. .enable_reg = 0x2aac,
  1049. .enable_mask = BIT(9),
  1050. .hw.init = &(struct clk_init_data){
  1051. .name = "gsbi8_qup_clk",
  1052. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1053. .num_parents = 1,
  1054. .ops = &clk_branch_ops,
  1055. .flags = CLK_SET_RATE_PARENT,
  1056. },
  1057. },
  1058. };
  1059. static struct clk_rcg gsbi9_qup_src = {
  1060. .ns_reg = 0x2acc,
  1061. .md_reg = 0x2ac8,
  1062. .mn = {
  1063. .mnctr_en_bit = 8,
  1064. .mnctr_reset_bit = 7,
  1065. .mnctr_mode_shift = 5,
  1066. .n_val_shift = 16,
  1067. .m_val_shift = 16,
  1068. .width = 8,
  1069. },
  1070. .p = {
  1071. .pre_div_shift = 3,
  1072. .pre_div_width = 2,
  1073. },
  1074. .s = {
  1075. .src_sel_shift = 0,
  1076. .parent_map = gcc_pxo_pll8_map,
  1077. },
  1078. .freq_tbl = clk_tbl_gsbi_qup,
  1079. .clkr = {
  1080. .enable_reg = 0x2acc,
  1081. .enable_mask = BIT(11),
  1082. .hw.init = &(struct clk_init_data){
  1083. .name = "gsbi9_qup_src",
  1084. .parent_names = gcc_pxo_pll8,
  1085. .num_parents = 2,
  1086. .ops = &clk_rcg_ops,
  1087. .flags = CLK_SET_PARENT_GATE,
  1088. },
  1089. },
  1090. };
  1091. static struct clk_branch gsbi9_qup_clk = {
  1092. .halt_reg = 0x2fd0,
  1093. .halt_bit = 4,
  1094. .clkr = {
  1095. .enable_reg = 0x2acc,
  1096. .enable_mask = BIT(9),
  1097. .hw.init = &(struct clk_init_data){
  1098. .name = "gsbi9_qup_clk",
  1099. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1100. .num_parents = 1,
  1101. .ops = &clk_branch_ops,
  1102. .flags = CLK_SET_RATE_PARENT,
  1103. },
  1104. },
  1105. };
  1106. static struct clk_rcg gsbi10_qup_src = {
  1107. .ns_reg = 0x2aec,
  1108. .md_reg = 0x2ae8,
  1109. .mn = {
  1110. .mnctr_en_bit = 8,
  1111. .mnctr_reset_bit = 7,
  1112. .mnctr_mode_shift = 5,
  1113. .n_val_shift = 16,
  1114. .m_val_shift = 16,
  1115. .width = 8,
  1116. },
  1117. .p = {
  1118. .pre_div_shift = 3,
  1119. .pre_div_width = 2,
  1120. },
  1121. .s = {
  1122. .src_sel_shift = 0,
  1123. .parent_map = gcc_pxo_pll8_map,
  1124. },
  1125. .freq_tbl = clk_tbl_gsbi_qup,
  1126. .clkr = {
  1127. .enable_reg = 0x2aec,
  1128. .enable_mask = BIT(11),
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "gsbi10_qup_src",
  1131. .parent_names = gcc_pxo_pll8,
  1132. .num_parents = 2,
  1133. .ops = &clk_rcg_ops,
  1134. .flags = CLK_SET_PARENT_GATE,
  1135. },
  1136. },
  1137. };
  1138. static struct clk_branch gsbi10_qup_clk = {
  1139. .halt_reg = 0x2fd0,
  1140. .halt_bit = 0,
  1141. .clkr = {
  1142. .enable_reg = 0x2aec,
  1143. .enable_mask = BIT(9),
  1144. .hw.init = &(struct clk_init_data){
  1145. .name = "gsbi10_qup_clk",
  1146. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1147. .num_parents = 1,
  1148. .ops = &clk_branch_ops,
  1149. .flags = CLK_SET_RATE_PARENT,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_rcg gsbi11_qup_src = {
  1154. .ns_reg = 0x2b0c,
  1155. .md_reg = 0x2b08,
  1156. .mn = {
  1157. .mnctr_en_bit = 8,
  1158. .mnctr_reset_bit = 7,
  1159. .mnctr_mode_shift = 5,
  1160. .n_val_shift = 16,
  1161. .m_val_shift = 16,
  1162. .width = 8,
  1163. },
  1164. .p = {
  1165. .pre_div_shift = 3,
  1166. .pre_div_width = 2,
  1167. },
  1168. .s = {
  1169. .src_sel_shift = 0,
  1170. .parent_map = gcc_pxo_pll8_map,
  1171. },
  1172. .freq_tbl = clk_tbl_gsbi_qup,
  1173. .clkr = {
  1174. .enable_reg = 0x2b0c,
  1175. .enable_mask = BIT(11),
  1176. .hw.init = &(struct clk_init_data){
  1177. .name = "gsbi11_qup_src",
  1178. .parent_names = gcc_pxo_pll8,
  1179. .num_parents = 2,
  1180. .ops = &clk_rcg_ops,
  1181. .flags = CLK_SET_PARENT_GATE,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gsbi11_qup_clk = {
  1186. .halt_reg = 0x2fd4,
  1187. .halt_bit = 15,
  1188. .clkr = {
  1189. .enable_reg = 0x2b0c,
  1190. .enable_mask = BIT(9),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gsbi11_qup_clk",
  1193. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1194. .num_parents = 1,
  1195. .ops = &clk_branch_ops,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_rcg gsbi12_qup_src = {
  1201. .ns_reg = 0x2b2c,
  1202. .md_reg = 0x2b28,
  1203. .mn = {
  1204. .mnctr_en_bit = 8,
  1205. .mnctr_reset_bit = 7,
  1206. .mnctr_mode_shift = 5,
  1207. .n_val_shift = 16,
  1208. .m_val_shift = 16,
  1209. .width = 8,
  1210. },
  1211. .p = {
  1212. .pre_div_shift = 3,
  1213. .pre_div_width = 2,
  1214. },
  1215. .s = {
  1216. .src_sel_shift = 0,
  1217. .parent_map = gcc_pxo_pll8_map,
  1218. },
  1219. .freq_tbl = clk_tbl_gsbi_qup,
  1220. .clkr = {
  1221. .enable_reg = 0x2b2c,
  1222. .enable_mask = BIT(11),
  1223. .hw.init = &(struct clk_init_data){
  1224. .name = "gsbi12_qup_src",
  1225. .parent_names = gcc_pxo_pll8,
  1226. .num_parents = 2,
  1227. .ops = &clk_rcg_ops,
  1228. .flags = CLK_SET_PARENT_GATE,
  1229. },
  1230. },
  1231. };
  1232. static struct clk_branch gsbi12_qup_clk = {
  1233. .halt_reg = 0x2fd4,
  1234. .halt_bit = 11,
  1235. .clkr = {
  1236. .enable_reg = 0x2b2c,
  1237. .enable_mask = BIT(9),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "gsbi12_qup_clk",
  1240. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1241. .num_parents = 1,
  1242. .ops = &clk_branch_ops,
  1243. .flags = CLK_SET_RATE_PARENT,
  1244. },
  1245. },
  1246. };
  1247. static const struct freq_tbl clk_tbl_gp[] = {
  1248. { 9600000, P_CXO, 2, 0, 0 },
  1249. { 13500000, P_PXO, 2, 0, 0 },
  1250. { 19200000, P_CXO, 1, 0, 0 },
  1251. { 27000000, P_PXO, 1, 0, 0 },
  1252. { 64000000, P_PLL8, 2, 1, 3 },
  1253. { 76800000, P_PLL8, 1, 1, 5 },
  1254. { 96000000, P_PLL8, 4, 0, 0 },
  1255. { 128000000, P_PLL8, 3, 0, 0 },
  1256. { 192000000, P_PLL8, 2, 0, 0 },
  1257. { }
  1258. };
  1259. static struct clk_rcg gp0_src = {
  1260. .ns_reg = 0x2d24,
  1261. .md_reg = 0x2d00,
  1262. .mn = {
  1263. .mnctr_en_bit = 8,
  1264. .mnctr_reset_bit = 7,
  1265. .mnctr_mode_shift = 5,
  1266. .n_val_shift = 16,
  1267. .m_val_shift = 16,
  1268. .width = 8,
  1269. },
  1270. .p = {
  1271. .pre_div_shift = 3,
  1272. .pre_div_width = 2,
  1273. },
  1274. .s = {
  1275. .src_sel_shift = 0,
  1276. .parent_map = gcc_pxo_pll8_cxo_map,
  1277. },
  1278. .freq_tbl = clk_tbl_gp,
  1279. .clkr = {
  1280. .enable_reg = 0x2d24,
  1281. .enable_mask = BIT(11),
  1282. .hw.init = &(struct clk_init_data){
  1283. .name = "gp0_src",
  1284. .parent_names = gcc_pxo_pll8_cxo,
  1285. .num_parents = 3,
  1286. .ops = &clk_rcg_ops,
  1287. .flags = CLK_SET_PARENT_GATE,
  1288. },
  1289. }
  1290. };
  1291. static struct clk_branch gp0_clk = {
  1292. .halt_reg = 0x2fd8,
  1293. .halt_bit = 7,
  1294. .clkr = {
  1295. .enable_reg = 0x2d24,
  1296. .enable_mask = BIT(9),
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "gp0_clk",
  1299. .parent_names = (const char *[]){ "gp0_src" },
  1300. .num_parents = 1,
  1301. .ops = &clk_branch_ops,
  1302. .flags = CLK_SET_RATE_PARENT,
  1303. },
  1304. },
  1305. };
  1306. static struct clk_rcg gp1_src = {
  1307. .ns_reg = 0x2d44,
  1308. .md_reg = 0x2d40,
  1309. .mn = {
  1310. .mnctr_en_bit = 8,
  1311. .mnctr_reset_bit = 7,
  1312. .mnctr_mode_shift = 5,
  1313. .n_val_shift = 16,
  1314. .m_val_shift = 16,
  1315. .width = 8,
  1316. },
  1317. .p = {
  1318. .pre_div_shift = 3,
  1319. .pre_div_width = 2,
  1320. },
  1321. .s = {
  1322. .src_sel_shift = 0,
  1323. .parent_map = gcc_pxo_pll8_cxo_map,
  1324. },
  1325. .freq_tbl = clk_tbl_gp,
  1326. .clkr = {
  1327. .enable_reg = 0x2d44,
  1328. .enable_mask = BIT(11),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gp1_src",
  1331. .parent_names = gcc_pxo_pll8_cxo,
  1332. .num_parents = 3,
  1333. .ops = &clk_rcg_ops,
  1334. .flags = CLK_SET_RATE_GATE,
  1335. },
  1336. }
  1337. };
  1338. static struct clk_branch gp1_clk = {
  1339. .halt_reg = 0x2fd8,
  1340. .halt_bit = 6,
  1341. .clkr = {
  1342. .enable_reg = 0x2d44,
  1343. .enable_mask = BIT(9),
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "gp1_clk",
  1346. .parent_names = (const char *[]){ "gp1_src" },
  1347. .num_parents = 1,
  1348. .ops = &clk_branch_ops,
  1349. .flags = CLK_SET_RATE_PARENT,
  1350. },
  1351. },
  1352. };
  1353. static struct clk_rcg gp2_src = {
  1354. .ns_reg = 0x2d64,
  1355. .md_reg = 0x2d60,
  1356. .mn = {
  1357. .mnctr_en_bit = 8,
  1358. .mnctr_reset_bit = 7,
  1359. .mnctr_mode_shift = 5,
  1360. .n_val_shift = 16,
  1361. .m_val_shift = 16,
  1362. .width = 8,
  1363. },
  1364. .p = {
  1365. .pre_div_shift = 3,
  1366. .pre_div_width = 2,
  1367. },
  1368. .s = {
  1369. .src_sel_shift = 0,
  1370. .parent_map = gcc_pxo_pll8_cxo_map,
  1371. },
  1372. .freq_tbl = clk_tbl_gp,
  1373. .clkr = {
  1374. .enable_reg = 0x2d64,
  1375. .enable_mask = BIT(11),
  1376. .hw.init = &(struct clk_init_data){
  1377. .name = "gp2_src",
  1378. .parent_names = gcc_pxo_pll8_cxo,
  1379. .num_parents = 3,
  1380. .ops = &clk_rcg_ops,
  1381. .flags = CLK_SET_RATE_GATE,
  1382. },
  1383. }
  1384. };
  1385. static struct clk_branch gp2_clk = {
  1386. .halt_reg = 0x2fd8,
  1387. .halt_bit = 5,
  1388. .clkr = {
  1389. .enable_reg = 0x2d64,
  1390. .enable_mask = BIT(9),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gp2_clk",
  1393. .parent_names = (const char *[]){ "gp2_src" },
  1394. .num_parents = 1,
  1395. .ops = &clk_branch_ops,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch pmem_clk = {
  1401. .hwcg_reg = 0x25a0,
  1402. .hwcg_bit = 6,
  1403. .halt_reg = 0x2fc8,
  1404. .halt_bit = 20,
  1405. .clkr = {
  1406. .enable_reg = 0x25a0,
  1407. .enable_mask = BIT(4),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "pmem_clk",
  1410. .ops = &clk_branch_ops,
  1411. .flags = CLK_IS_ROOT,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_rcg prng_src = {
  1416. .ns_reg = 0x2e80,
  1417. .p = {
  1418. .pre_div_shift = 3,
  1419. .pre_div_width = 4,
  1420. },
  1421. .s = {
  1422. .src_sel_shift = 0,
  1423. .parent_map = gcc_pxo_pll8_map,
  1424. },
  1425. .clkr.hw = {
  1426. .init = &(struct clk_init_data){
  1427. .name = "prng_src",
  1428. .parent_names = gcc_pxo_pll8,
  1429. .num_parents = 2,
  1430. .ops = &clk_rcg_ops,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch prng_clk = {
  1435. .halt_reg = 0x2fd8,
  1436. .halt_check = BRANCH_HALT_VOTED,
  1437. .halt_bit = 10,
  1438. .clkr = {
  1439. .enable_reg = 0x3080,
  1440. .enable_mask = BIT(10),
  1441. .hw.init = &(struct clk_init_data){
  1442. .name = "prng_clk",
  1443. .parent_names = (const char *[]){ "prng_src" },
  1444. .num_parents = 1,
  1445. .ops = &clk_branch_ops,
  1446. },
  1447. },
  1448. };
  1449. static const struct freq_tbl clk_tbl_sdc[] = {
  1450. { 144000, P_PXO, 3, 2, 125 },
  1451. { 400000, P_PLL8, 4, 1, 240 },
  1452. { 16000000, P_PLL8, 4, 1, 6 },
  1453. { 17070000, P_PLL8, 1, 2, 45 },
  1454. { 20210000, P_PLL8, 1, 1, 19 },
  1455. { 24000000, P_PLL8, 4, 1, 4 },
  1456. { 48000000, P_PLL8, 4, 1, 2 },
  1457. { }
  1458. };
  1459. static struct clk_rcg sdc1_src = {
  1460. .ns_reg = 0x282c,
  1461. .md_reg = 0x2828,
  1462. .mn = {
  1463. .mnctr_en_bit = 8,
  1464. .mnctr_reset_bit = 7,
  1465. .mnctr_mode_shift = 5,
  1466. .n_val_shift = 16,
  1467. .m_val_shift = 16,
  1468. .width = 8,
  1469. },
  1470. .p = {
  1471. .pre_div_shift = 3,
  1472. .pre_div_width = 2,
  1473. },
  1474. .s = {
  1475. .src_sel_shift = 0,
  1476. .parent_map = gcc_pxo_pll8_map,
  1477. },
  1478. .freq_tbl = clk_tbl_sdc,
  1479. .clkr = {
  1480. .enable_reg = 0x282c,
  1481. .enable_mask = BIT(11),
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "sdc1_src",
  1484. .parent_names = gcc_pxo_pll8,
  1485. .num_parents = 2,
  1486. .ops = &clk_rcg_ops,
  1487. .flags = CLK_SET_RATE_GATE,
  1488. },
  1489. }
  1490. };
  1491. static struct clk_branch sdc1_clk = {
  1492. .halt_reg = 0x2fc8,
  1493. .halt_bit = 6,
  1494. .clkr = {
  1495. .enable_reg = 0x282c,
  1496. .enable_mask = BIT(9),
  1497. .hw.init = &(struct clk_init_data){
  1498. .name = "sdc1_clk",
  1499. .parent_names = (const char *[]){ "sdc1_src" },
  1500. .num_parents = 1,
  1501. .ops = &clk_branch_ops,
  1502. .flags = CLK_SET_RATE_PARENT,
  1503. },
  1504. },
  1505. };
  1506. static struct clk_rcg sdc2_src = {
  1507. .ns_reg = 0x284c,
  1508. .md_reg = 0x2848,
  1509. .mn = {
  1510. .mnctr_en_bit = 8,
  1511. .mnctr_reset_bit = 7,
  1512. .mnctr_mode_shift = 5,
  1513. .n_val_shift = 16,
  1514. .m_val_shift = 16,
  1515. .width = 8,
  1516. },
  1517. .p = {
  1518. .pre_div_shift = 3,
  1519. .pre_div_width = 2,
  1520. },
  1521. .s = {
  1522. .src_sel_shift = 0,
  1523. .parent_map = gcc_pxo_pll8_map,
  1524. },
  1525. .freq_tbl = clk_tbl_sdc,
  1526. .clkr = {
  1527. .enable_reg = 0x284c,
  1528. .enable_mask = BIT(11),
  1529. .hw.init = &(struct clk_init_data){
  1530. .name = "sdc2_src",
  1531. .parent_names = gcc_pxo_pll8,
  1532. .num_parents = 2,
  1533. .ops = &clk_rcg_ops,
  1534. .flags = CLK_SET_RATE_GATE,
  1535. },
  1536. }
  1537. };
  1538. static struct clk_branch sdc2_clk = {
  1539. .halt_reg = 0x2fc8,
  1540. .halt_bit = 5,
  1541. .clkr = {
  1542. .enable_reg = 0x284c,
  1543. .enable_mask = BIT(9),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "sdc2_clk",
  1546. .parent_names = (const char *[]){ "sdc2_src" },
  1547. .num_parents = 1,
  1548. .ops = &clk_branch_ops,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_rcg sdc3_src = {
  1554. .ns_reg = 0x286c,
  1555. .md_reg = 0x2868,
  1556. .mn = {
  1557. .mnctr_en_bit = 8,
  1558. .mnctr_reset_bit = 7,
  1559. .mnctr_mode_shift = 5,
  1560. .n_val_shift = 16,
  1561. .m_val_shift = 16,
  1562. .width = 8,
  1563. },
  1564. .p = {
  1565. .pre_div_shift = 3,
  1566. .pre_div_width = 2,
  1567. },
  1568. .s = {
  1569. .src_sel_shift = 0,
  1570. .parent_map = gcc_pxo_pll8_map,
  1571. },
  1572. .freq_tbl = clk_tbl_sdc,
  1573. .clkr = {
  1574. .enable_reg = 0x286c,
  1575. .enable_mask = BIT(11),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "sdc3_src",
  1578. .parent_names = gcc_pxo_pll8,
  1579. .num_parents = 2,
  1580. .ops = &clk_rcg_ops,
  1581. .flags = CLK_SET_RATE_GATE,
  1582. },
  1583. }
  1584. };
  1585. static struct clk_branch sdc3_clk = {
  1586. .halt_reg = 0x2fc8,
  1587. .halt_bit = 4,
  1588. .clkr = {
  1589. .enable_reg = 0x286c,
  1590. .enable_mask = BIT(9),
  1591. .hw.init = &(struct clk_init_data){
  1592. .name = "sdc3_clk",
  1593. .parent_names = (const char *[]){ "sdc3_src" },
  1594. .num_parents = 1,
  1595. .ops = &clk_branch_ops,
  1596. .flags = CLK_SET_RATE_PARENT,
  1597. },
  1598. },
  1599. };
  1600. static struct clk_rcg sdc4_src = {
  1601. .ns_reg = 0x288c,
  1602. .md_reg = 0x2888,
  1603. .mn = {
  1604. .mnctr_en_bit = 8,
  1605. .mnctr_reset_bit = 7,
  1606. .mnctr_mode_shift = 5,
  1607. .n_val_shift = 16,
  1608. .m_val_shift = 16,
  1609. .width = 8,
  1610. },
  1611. .p = {
  1612. .pre_div_shift = 3,
  1613. .pre_div_width = 2,
  1614. },
  1615. .s = {
  1616. .src_sel_shift = 0,
  1617. .parent_map = gcc_pxo_pll8_map,
  1618. },
  1619. .freq_tbl = clk_tbl_sdc,
  1620. .clkr = {
  1621. .enable_reg = 0x288c,
  1622. .enable_mask = BIT(11),
  1623. .hw.init = &(struct clk_init_data){
  1624. .name = "sdc4_src",
  1625. .parent_names = gcc_pxo_pll8,
  1626. .num_parents = 2,
  1627. .ops = &clk_rcg_ops,
  1628. .flags = CLK_SET_RATE_GATE,
  1629. },
  1630. }
  1631. };
  1632. static struct clk_branch sdc4_clk = {
  1633. .halt_reg = 0x2fc8,
  1634. .halt_bit = 3,
  1635. .clkr = {
  1636. .enable_reg = 0x288c,
  1637. .enable_mask = BIT(9),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "sdc4_clk",
  1640. .parent_names = (const char *[]){ "sdc4_src" },
  1641. .num_parents = 1,
  1642. .ops = &clk_branch_ops,
  1643. .flags = CLK_SET_RATE_PARENT,
  1644. },
  1645. },
  1646. };
  1647. static struct clk_rcg sdc5_src = {
  1648. .ns_reg = 0x28ac,
  1649. .md_reg = 0x28a8,
  1650. .mn = {
  1651. .mnctr_en_bit = 8,
  1652. .mnctr_reset_bit = 7,
  1653. .mnctr_mode_shift = 5,
  1654. .n_val_shift = 16,
  1655. .m_val_shift = 16,
  1656. .width = 8,
  1657. },
  1658. .p = {
  1659. .pre_div_shift = 3,
  1660. .pre_div_width = 2,
  1661. },
  1662. .s = {
  1663. .src_sel_shift = 0,
  1664. .parent_map = gcc_pxo_pll8_map,
  1665. },
  1666. .freq_tbl = clk_tbl_sdc,
  1667. .clkr = {
  1668. .enable_reg = 0x28ac,
  1669. .enable_mask = BIT(11),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "sdc5_src",
  1672. .parent_names = gcc_pxo_pll8,
  1673. .num_parents = 2,
  1674. .ops = &clk_rcg_ops,
  1675. .flags = CLK_SET_RATE_GATE,
  1676. },
  1677. }
  1678. };
  1679. static struct clk_branch sdc5_clk = {
  1680. .halt_reg = 0x2fc8,
  1681. .halt_bit = 2,
  1682. .clkr = {
  1683. .enable_reg = 0x28ac,
  1684. .enable_mask = BIT(9),
  1685. .hw.init = &(struct clk_init_data){
  1686. .name = "sdc5_clk",
  1687. .parent_names = (const char *[]){ "sdc5_src" },
  1688. .num_parents = 1,
  1689. .ops = &clk_branch_ops,
  1690. .flags = CLK_SET_RATE_PARENT,
  1691. },
  1692. },
  1693. };
  1694. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1695. { 105000, P_PXO, 1, 1, 256 },
  1696. { }
  1697. };
  1698. static struct clk_rcg tsif_ref_src = {
  1699. .ns_reg = 0x2710,
  1700. .md_reg = 0x270c,
  1701. .mn = {
  1702. .mnctr_en_bit = 8,
  1703. .mnctr_reset_bit = 7,
  1704. .mnctr_mode_shift = 5,
  1705. .n_val_shift = 16,
  1706. .m_val_shift = 16,
  1707. .width = 16,
  1708. },
  1709. .p = {
  1710. .pre_div_shift = 3,
  1711. .pre_div_width = 2,
  1712. },
  1713. .s = {
  1714. .src_sel_shift = 0,
  1715. .parent_map = gcc_pxo_pll8_map,
  1716. },
  1717. .freq_tbl = clk_tbl_tsif_ref,
  1718. .clkr = {
  1719. .enable_reg = 0x2710,
  1720. .enable_mask = BIT(11),
  1721. .hw.init = &(struct clk_init_data){
  1722. .name = "tsif_ref_src",
  1723. .parent_names = gcc_pxo_pll8,
  1724. .num_parents = 2,
  1725. .ops = &clk_rcg_ops,
  1726. .flags = CLK_SET_RATE_GATE,
  1727. },
  1728. }
  1729. };
  1730. static struct clk_branch tsif_ref_clk = {
  1731. .halt_reg = 0x2fd4,
  1732. .halt_bit = 5,
  1733. .clkr = {
  1734. .enable_reg = 0x2710,
  1735. .enable_mask = BIT(9),
  1736. .hw.init = &(struct clk_init_data){
  1737. .name = "tsif_ref_clk",
  1738. .parent_names = (const char *[]){ "tsif_ref_src" },
  1739. .num_parents = 1,
  1740. .ops = &clk_branch_ops,
  1741. .flags = CLK_SET_RATE_PARENT,
  1742. },
  1743. },
  1744. };
  1745. static const struct freq_tbl clk_tbl_usb[] = {
  1746. { 60000000, P_PLL8, 1, 5, 32 },
  1747. { }
  1748. };
  1749. static struct clk_rcg usb_hs1_xcvr_src = {
  1750. .ns_reg = 0x290c,
  1751. .md_reg = 0x2908,
  1752. .mn = {
  1753. .mnctr_en_bit = 8,
  1754. .mnctr_reset_bit = 7,
  1755. .mnctr_mode_shift = 5,
  1756. .n_val_shift = 16,
  1757. .m_val_shift = 16,
  1758. .width = 8,
  1759. },
  1760. .p = {
  1761. .pre_div_shift = 3,
  1762. .pre_div_width = 2,
  1763. },
  1764. .s = {
  1765. .src_sel_shift = 0,
  1766. .parent_map = gcc_pxo_pll8_map,
  1767. },
  1768. .freq_tbl = clk_tbl_usb,
  1769. .clkr = {
  1770. .enable_reg = 0x290c,
  1771. .enable_mask = BIT(11),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "usb_hs1_xcvr_src",
  1774. .parent_names = gcc_pxo_pll8,
  1775. .num_parents = 2,
  1776. .ops = &clk_rcg_ops,
  1777. .flags = CLK_SET_RATE_GATE,
  1778. },
  1779. }
  1780. };
  1781. static struct clk_branch usb_hs1_xcvr_clk = {
  1782. .halt_reg = 0x2fc8,
  1783. .halt_bit = 0,
  1784. .clkr = {
  1785. .enable_reg = 0x290c,
  1786. .enable_mask = BIT(9),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "usb_hs1_xcvr_clk",
  1789. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1790. .num_parents = 1,
  1791. .ops = &clk_branch_ops,
  1792. .flags = CLK_SET_RATE_PARENT,
  1793. },
  1794. },
  1795. };
  1796. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  1797. .ns_reg = 0x2968,
  1798. .md_reg = 0x2964,
  1799. .mn = {
  1800. .mnctr_en_bit = 8,
  1801. .mnctr_reset_bit = 7,
  1802. .mnctr_mode_shift = 5,
  1803. .n_val_shift = 16,
  1804. .m_val_shift = 16,
  1805. .width = 8,
  1806. },
  1807. .p = {
  1808. .pre_div_shift = 3,
  1809. .pre_div_width = 2,
  1810. },
  1811. .s = {
  1812. .src_sel_shift = 0,
  1813. .parent_map = gcc_pxo_pll8_map,
  1814. },
  1815. .freq_tbl = clk_tbl_usb,
  1816. .clkr = {
  1817. .enable_reg = 0x2968,
  1818. .enable_mask = BIT(11),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "usb_fs1_xcvr_fs_src",
  1821. .parent_names = gcc_pxo_pll8,
  1822. .num_parents = 2,
  1823. .ops = &clk_rcg_ops,
  1824. .flags = CLK_SET_RATE_GATE,
  1825. },
  1826. }
  1827. };
  1828. static const char *usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  1829. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  1830. .halt_reg = 0x2fcc,
  1831. .halt_bit = 15,
  1832. .clkr = {
  1833. .enable_reg = 0x2968,
  1834. .enable_mask = BIT(9),
  1835. .hw.init = &(struct clk_init_data){
  1836. .name = "usb_fs1_xcvr_fs_clk",
  1837. .parent_names = usb_fs1_xcvr_fs_src_p,
  1838. .num_parents = 1,
  1839. .ops = &clk_branch_ops,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch usb_fs1_system_clk = {
  1845. .halt_reg = 0x2fcc,
  1846. .halt_bit = 16,
  1847. .clkr = {
  1848. .enable_reg = 0x296c,
  1849. .enable_mask = BIT(4),
  1850. .hw.init = &(struct clk_init_data){
  1851. .parent_names = usb_fs1_xcvr_fs_src_p,
  1852. .num_parents = 1,
  1853. .name = "usb_fs1_system_clk",
  1854. .ops = &clk_branch_ops,
  1855. .flags = CLK_SET_RATE_PARENT,
  1856. },
  1857. },
  1858. };
  1859. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  1860. .ns_reg = 0x2988,
  1861. .md_reg = 0x2984,
  1862. .mn = {
  1863. .mnctr_en_bit = 8,
  1864. .mnctr_reset_bit = 7,
  1865. .mnctr_mode_shift = 5,
  1866. .n_val_shift = 16,
  1867. .m_val_shift = 16,
  1868. .width = 8,
  1869. },
  1870. .p = {
  1871. .pre_div_shift = 3,
  1872. .pre_div_width = 2,
  1873. },
  1874. .s = {
  1875. .src_sel_shift = 0,
  1876. .parent_map = gcc_pxo_pll8_map,
  1877. },
  1878. .freq_tbl = clk_tbl_usb,
  1879. .clkr = {
  1880. .enable_reg = 0x2988,
  1881. .enable_mask = BIT(11),
  1882. .hw.init = &(struct clk_init_data){
  1883. .name = "usb_fs2_xcvr_fs_src",
  1884. .parent_names = gcc_pxo_pll8,
  1885. .num_parents = 2,
  1886. .ops = &clk_rcg_ops,
  1887. .flags = CLK_SET_RATE_GATE,
  1888. },
  1889. }
  1890. };
  1891. static const char *usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  1892. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  1893. .halt_reg = 0x2fcc,
  1894. .halt_bit = 12,
  1895. .clkr = {
  1896. .enable_reg = 0x2988,
  1897. .enable_mask = BIT(9),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "usb_fs2_xcvr_fs_clk",
  1900. .parent_names = usb_fs2_xcvr_fs_src_p,
  1901. .num_parents = 1,
  1902. .ops = &clk_branch_ops,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. },
  1905. },
  1906. };
  1907. static struct clk_branch usb_fs2_system_clk = {
  1908. .halt_reg = 0x2fcc,
  1909. .halt_bit = 13,
  1910. .clkr = {
  1911. .enable_reg = 0x298c,
  1912. .enable_mask = BIT(4),
  1913. .hw.init = &(struct clk_init_data){
  1914. .name = "usb_fs2_system_clk",
  1915. .parent_names = usb_fs2_xcvr_fs_src_p,
  1916. .num_parents = 1,
  1917. .ops = &clk_branch_ops,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gsbi1_h_clk = {
  1923. .halt_reg = 0x2fcc,
  1924. .halt_bit = 11,
  1925. .clkr = {
  1926. .enable_reg = 0x29c0,
  1927. .enable_mask = BIT(4),
  1928. .hw.init = &(struct clk_init_data){
  1929. .name = "gsbi1_h_clk",
  1930. .ops = &clk_branch_ops,
  1931. .flags = CLK_IS_ROOT,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch gsbi2_h_clk = {
  1936. .halt_reg = 0x2fcc,
  1937. .halt_bit = 7,
  1938. .clkr = {
  1939. .enable_reg = 0x29e0,
  1940. .enable_mask = BIT(4),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gsbi2_h_clk",
  1943. .ops = &clk_branch_ops,
  1944. .flags = CLK_IS_ROOT,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch gsbi3_h_clk = {
  1949. .halt_reg = 0x2fcc,
  1950. .halt_bit = 3,
  1951. .clkr = {
  1952. .enable_reg = 0x2a00,
  1953. .enable_mask = BIT(4),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "gsbi3_h_clk",
  1956. .ops = &clk_branch_ops,
  1957. .flags = CLK_IS_ROOT,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gsbi4_h_clk = {
  1962. .halt_reg = 0x2fd0,
  1963. .halt_bit = 27,
  1964. .clkr = {
  1965. .enable_reg = 0x2a20,
  1966. .enable_mask = BIT(4),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gsbi4_h_clk",
  1969. .ops = &clk_branch_ops,
  1970. .flags = CLK_IS_ROOT,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch gsbi5_h_clk = {
  1975. .halt_reg = 0x2fd0,
  1976. .halt_bit = 23,
  1977. .clkr = {
  1978. .enable_reg = 0x2a40,
  1979. .enable_mask = BIT(4),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "gsbi5_h_clk",
  1982. .ops = &clk_branch_ops,
  1983. .flags = CLK_IS_ROOT,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch gsbi6_h_clk = {
  1988. .halt_reg = 0x2fd0,
  1989. .halt_bit = 19,
  1990. .clkr = {
  1991. .enable_reg = 0x2a60,
  1992. .enable_mask = BIT(4),
  1993. .hw.init = &(struct clk_init_data){
  1994. .name = "gsbi6_h_clk",
  1995. .ops = &clk_branch_ops,
  1996. .flags = CLK_IS_ROOT,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch gsbi7_h_clk = {
  2001. .halt_reg = 0x2fd0,
  2002. .halt_bit = 15,
  2003. .clkr = {
  2004. .enable_reg = 0x2a80,
  2005. .enable_mask = BIT(4),
  2006. .hw.init = &(struct clk_init_data){
  2007. .name = "gsbi7_h_clk",
  2008. .ops = &clk_branch_ops,
  2009. .flags = CLK_IS_ROOT,
  2010. },
  2011. },
  2012. };
  2013. static struct clk_branch gsbi8_h_clk = {
  2014. .halt_reg = 0x2fd0,
  2015. .halt_bit = 11,
  2016. .clkr = {
  2017. .enable_reg = 0x2aa0,
  2018. .enable_mask = BIT(4),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gsbi8_h_clk",
  2021. .ops = &clk_branch_ops,
  2022. .flags = CLK_IS_ROOT,
  2023. },
  2024. },
  2025. };
  2026. static struct clk_branch gsbi9_h_clk = {
  2027. .halt_reg = 0x2fd0,
  2028. .halt_bit = 7,
  2029. .clkr = {
  2030. .enable_reg = 0x2ac0,
  2031. .enable_mask = BIT(4),
  2032. .hw.init = &(struct clk_init_data){
  2033. .name = "gsbi9_h_clk",
  2034. .ops = &clk_branch_ops,
  2035. .flags = CLK_IS_ROOT,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch gsbi10_h_clk = {
  2040. .halt_reg = 0x2fd0,
  2041. .halt_bit = 3,
  2042. .clkr = {
  2043. .enable_reg = 0x2ae0,
  2044. .enable_mask = BIT(4),
  2045. .hw.init = &(struct clk_init_data){
  2046. .name = "gsbi10_h_clk",
  2047. .ops = &clk_branch_ops,
  2048. .flags = CLK_IS_ROOT,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gsbi11_h_clk = {
  2053. .halt_reg = 0x2fd4,
  2054. .halt_bit = 18,
  2055. .clkr = {
  2056. .enable_reg = 0x2b00,
  2057. .enable_mask = BIT(4),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "gsbi11_h_clk",
  2060. .ops = &clk_branch_ops,
  2061. .flags = CLK_IS_ROOT,
  2062. },
  2063. },
  2064. };
  2065. static struct clk_branch gsbi12_h_clk = {
  2066. .halt_reg = 0x2fd4,
  2067. .halt_bit = 14,
  2068. .clkr = {
  2069. .enable_reg = 0x2b20,
  2070. .enable_mask = BIT(4),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gsbi12_h_clk",
  2073. .ops = &clk_branch_ops,
  2074. .flags = CLK_IS_ROOT,
  2075. },
  2076. },
  2077. };
  2078. static struct clk_branch tsif_h_clk = {
  2079. .halt_reg = 0x2fd4,
  2080. .halt_bit = 7,
  2081. .clkr = {
  2082. .enable_reg = 0x2700,
  2083. .enable_mask = BIT(4),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "tsif_h_clk",
  2086. .ops = &clk_branch_ops,
  2087. .flags = CLK_IS_ROOT,
  2088. },
  2089. },
  2090. };
  2091. static struct clk_branch usb_fs1_h_clk = {
  2092. .halt_reg = 0x2fcc,
  2093. .halt_bit = 17,
  2094. .clkr = {
  2095. .enable_reg = 0x2960,
  2096. .enable_mask = BIT(4),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "usb_fs1_h_clk",
  2099. .ops = &clk_branch_ops,
  2100. .flags = CLK_IS_ROOT,
  2101. },
  2102. },
  2103. };
  2104. static struct clk_branch usb_fs2_h_clk = {
  2105. .halt_reg = 0x2fcc,
  2106. .halt_bit = 14,
  2107. .clkr = {
  2108. .enable_reg = 0x2980,
  2109. .enable_mask = BIT(4),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "usb_fs2_h_clk",
  2112. .ops = &clk_branch_ops,
  2113. .flags = CLK_IS_ROOT,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch usb_hs1_h_clk = {
  2118. .halt_reg = 0x2fc8,
  2119. .halt_bit = 1,
  2120. .clkr = {
  2121. .enable_reg = 0x2900,
  2122. .enable_mask = BIT(4),
  2123. .hw.init = &(struct clk_init_data){
  2124. .name = "usb_hs1_h_clk",
  2125. .ops = &clk_branch_ops,
  2126. .flags = CLK_IS_ROOT,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch sdc1_h_clk = {
  2131. .halt_reg = 0x2fc8,
  2132. .halt_bit = 11,
  2133. .clkr = {
  2134. .enable_reg = 0x2820,
  2135. .enable_mask = BIT(4),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "sdc1_h_clk",
  2138. .ops = &clk_branch_ops,
  2139. .flags = CLK_IS_ROOT,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch sdc2_h_clk = {
  2144. .halt_reg = 0x2fc8,
  2145. .halt_bit = 10,
  2146. .clkr = {
  2147. .enable_reg = 0x2840,
  2148. .enable_mask = BIT(4),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "sdc2_h_clk",
  2151. .ops = &clk_branch_ops,
  2152. .flags = CLK_IS_ROOT,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch sdc3_h_clk = {
  2157. .halt_reg = 0x2fc8,
  2158. .halt_bit = 9,
  2159. .clkr = {
  2160. .enable_reg = 0x2860,
  2161. .enable_mask = BIT(4),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "sdc3_h_clk",
  2164. .ops = &clk_branch_ops,
  2165. .flags = CLK_IS_ROOT,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch sdc4_h_clk = {
  2170. .halt_reg = 0x2fc8,
  2171. .halt_bit = 8,
  2172. .clkr = {
  2173. .enable_reg = 0x2880,
  2174. .enable_mask = BIT(4),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "sdc4_h_clk",
  2177. .ops = &clk_branch_ops,
  2178. .flags = CLK_IS_ROOT,
  2179. },
  2180. },
  2181. };
  2182. static struct clk_branch sdc5_h_clk = {
  2183. .halt_reg = 0x2fc8,
  2184. .halt_bit = 7,
  2185. .clkr = {
  2186. .enable_reg = 0x28a0,
  2187. .enable_mask = BIT(4),
  2188. .hw.init = &(struct clk_init_data){
  2189. .name = "sdc5_h_clk",
  2190. .ops = &clk_branch_ops,
  2191. .flags = CLK_IS_ROOT,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch adm0_clk = {
  2196. .halt_reg = 0x2fdc,
  2197. .halt_check = BRANCH_HALT_VOTED,
  2198. .halt_bit = 14,
  2199. .clkr = {
  2200. .enable_reg = 0x3080,
  2201. .enable_mask = BIT(2),
  2202. .hw.init = &(struct clk_init_data){
  2203. .name = "adm0_clk",
  2204. .ops = &clk_branch_ops,
  2205. .flags = CLK_IS_ROOT,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch adm0_pbus_clk = {
  2210. .halt_reg = 0x2fdc,
  2211. .halt_check = BRANCH_HALT_VOTED,
  2212. .halt_bit = 13,
  2213. .clkr = {
  2214. .enable_reg = 0x3080,
  2215. .enable_mask = BIT(3),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "adm0_pbus_clk",
  2218. .ops = &clk_branch_ops,
  2219. .flags = CLK_IS_ROOT,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch adm1_clk = {
  2224. .halt_reg = 0x2fdc,
  2225. .halt_bit = 12,
  2226. .halt_check = BRANCH_HALT_VOTED,
  2227. .clkr = {
  2228. .enable_reg = 0x3080,
  2229. .enable_mask = BIT(4),
  2230. .hw.init = &(struct clk_init_data){
  2231. .name = "adm1_clk",
  2232. .ops = &clk_branch_ops,
  2233. .flags = CLK_IS_ROOT,
  2234. },
  2235. },
  2236. };
  2237. static struct clk_branch adm1_pbus_clk = {
  2238. .halt_reg = 0x2fdc,
  2239. .halt_bit = 11,
  2240. .halt_check = BRANCH_HALT_VOTED,
  2241. .clkr = {
  2242. .enable_reg = 0x3080,
  2243. .enable_mask = BIT(5),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "adm1_pbus_clk",
  2246. .ops = &clk_branch_ops,
  2247. .flags = CLK_IS_ROOT,
  2248. },
  2249. },
  2250. };
  2251. static struct clk_branch modem_ahb1_h_clk = {
  2252. .halt_reg = 0x2fdc,
  2253. .halt_bit = 8,
  2254. .halt_check = BRANCH_HALT_VOTED,
  2255. .clkr = {
  2256. .enable_reg = 0x3080,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data){
  2259. .name = "modem_ahb1_h_clk",
  2260. .ops = &clk_branch_ops,
  2261. .flags = CLK_IS_ROOT,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch modem_ahb2_h_clk = {
  2266. .halt_reg = 0x2fdc,
  2267. .halt_bit = 7,
  2268. .halt_check = BRANCH_HALT_VOTED,
  2269. .clkr = {
  2270. .enable_reg = 0x3080,
  2271. .enable_mask = BIT(1),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "modem_ahb2_h_clk",
  2274. .ops = &clk_branch_ops,
  2275. .flags = CLK_IS_ROOT,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch pmic_arb0_h_clk = {
  2280. .halt_reg = 0x2fd8,
  2281. .halt_check = BRANCH_HALT_VOTED,
  2282. .halt_bit = 22,
  2283. .clkr = {
  2284. .enable_reg = 0x3080,
  2285. .enable_mask = BIT(8),
  2286. .hw.init = &(struct clk_init_data){
  2287. .name = "pmic_arb0_h_clk",
  2288. .ops = &clk_branch_ops,
  2289. .flags = CLK_IS_ROOT,
  2290. },
  2291. },
  2292. };
  2293. static struct clk_branch pmic_arb1_h_clk = {
  2294. .halt_reg = 0x2fd8,
  2295. .halt_check = BRANCH_HALT_VOTED,
  2296. .halt_bit = 21,
  2297. .clkr = {
  2298. .enable_reg = 0x3080,
  2299. .enable_mask = BIT(9),
  2300. .hw.init = &(struct clk_init_data){
  2301. .name = "pmic_arb1_h_clk",
  2302. .ops = &clk_branch_ops,
  2303. .flags = CLK_IS_ROOT,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch pmic_ssbi2_clk = {
  2308. .halt_reg = 0x2fd8,
  2309. .halt_check = BRANCH_HALT_VOTED,
  2310. .halt_bit = 23,
  2311. .clkr = {
  2312. .enable_reg = 0x3080,
  2313. .enable_mask = BIT(7),
  2314. .hw.init = &(struct clk_init_data){
  2315. .name = "pmic_ssbi2_clk",
  2316. .ops = &clk_branch_ops,
  2317. .flags = CLK_IS_ROOT,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch rpm_msg_ram_h_clk = {
  2322. .hwcg_reg = 0x27e0,
  2323. .hwcg_bit = 6,
  2324. .halt_reg = 0x2fd8,
  2325. .halt_check = BRANCH_HALT_VOTED,
  2326. .halt_bit = 12,
  2327. .clkr = {
  2328. .enable_reg = 0x3080,
  2329. .enable_mask = BIT(6),
  2330. .hw.init = &(struct clk_init_data){
  2331. .name = "rpm_msg_ram_h_clk",
  2332. .ops = &clk_branch_ops,
  2333. .flags = CLK_IS_ROOT,
  2334. },
  2335. },
  2336. };
  2337. static struct clk_regmap *gcc_msm8660_clks[] = {
  2338. [PLL8] = &pll8.clkr,
  2339. [PLL8_VOTE] = &pll8_vote,
  2340. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2341. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2342. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2343. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2344. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2345. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2346. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2347. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2348. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2349. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2350. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2351. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2352. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2353. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2354. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2355. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2356. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2357. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2358. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2359. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2360. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2361. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2362. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2363. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2364. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2365. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2366. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2367. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2368. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2369. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2370. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2371. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2372. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2373. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2374. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2375. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2376. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2377. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2378. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2379. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2380. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2381. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2382. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2383. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2384. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2385. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2386. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2387. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2388. [GP0_SRC] = &gp0_src.clkr,
  2389. [GP0_CLK] = &gp0_clk.clkr,
  2390. [GP1_SRC] = &gp1_src.clkr,
  2391. [GP1_CLK] = &gp1_clk.clkr,
  2392. [GP2_SRC] = &gp2_src.clkr,
  2393. [GP2_CLK] = &gp2_clk.clkr,
  2394. [PMEM_CLK] = &pmem_clk.clkr,
  2395. [PRNG_SRC] = &prng_src.clkr,
  2396. [PRNG_CLK] = &prng_clk.clkr,
  2397. [SDC1_SRC] = &sdc1_src.clkr,
  2398. [SDC1_CLK] = &sdc1_clk.clkr,
  2399. [SDC2_SRC] = &sdc2_src.clkr,
  2400. [SDC2_CLK] = &sdc2_clk.clkr,
  2401. [SDC3_SRC] = &sdc3_src.clkr,
  2402. [SDC3_CLK] = &sdc3_clk.clkr,
  2403. [SDC4_SRC] = &sdc4_src.clkr,
  2404. [SDC4_CLK] = &sdc4_clk.clkr,
  2405. [SDC5_SRC] = &sdc5_src.clkr,
  2406. [SDC5_CLK] = &sdc5_clk.clkr,
  2407. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2408. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2409. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2410. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2411. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2412. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2413. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2414. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2415. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2416. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2417. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2418. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2419. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2420. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2421. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2422. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2423. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2424. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2425. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2426. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2427. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2428. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2429. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2430. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2431. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2432. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2433. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2434. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2435. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2436. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2437. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2438. [ADM0_CLK] = &adm0_clk.clkr,
  2439. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2440. [ADM1_CLK] = &adm1_clk.clkr,
  2441. [ADM1_PBUS_CLK] = &adm1_pbus_clk.clkr,
  2442. [MODEM_AHB1_H_CLK] = &modem_ahb1_h_clk.clkr,
  2443. [MODEM_AHB2_H_CLK] = &modem_ahb2_h_clk.clkr,
  2444. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2445. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2446. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2447. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2448. };
  2449. static const struct qcom_reset_map gcc_msm8660_resets[] = {
  2450. [AFAB_CORE_RESET] = { 0x2080, 7 },
  2451. [SCSS_SYS_RESET] = { 0x20b4, 1 },
  2452. [SCSS_SYS_POR_RESET] = { 0x20b4 },
  2453. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2454. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2455. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2456. [AFAB_EBI1_S_RESET] = { 0x20c0, 7 },
  2457. [SFAB_CORE_RESET] = { 0x2120, 7 },
  2458. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2459. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2460. [SFAB_ADM0_M2_RESET] = { 0x21e4, 7 },
  2461. [ADM0_C2_RESET] = { 0x220c, 4 },
  2462. [ADM0_C1_RESET] = { 0x220c, 3 },
  2463. [ADM0_C0_RESET] = { 0x220c, 2 },
  2464. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  2465. [ADM0_RESET] = { 0x220c },
  2466. [SFAB_ADM1_M0_RESET] = { 0x2220, 7 },
  2467. [SFAB_ADM1_M1_RESET] = { 0x2224, 7 },
  2468. [SFAB_ADM1_M2_RESET] = { 0x2228, 7 },
  2469. [MMFAB_ADM1_M3_RESET] = { 0x2240, 7 },
  2470. [ADM1_C3_RESET] = { 0x226c, 5 },
  2471. [ADM1_C2_RESET] = { 0x226c, 4 },
  2472. [ADM1_C1_RESET] = { 0x226c, 3 },
  2473. [ADM1_C0_RESET] = { 0x226c, 2 },
  2474. [ADM1_PBUS_RESET] = { 0x226c, 1 },
  2475. [ADM1_RESET] = { 0x226c },
  2476. [IMEM0_RESET] = { 0x2280, 7 },
  2477. [SFAB_LPASS_Q6_RESET] = { 0x23a0, 7 },
  2478. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  2479. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  2480. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  2481. [DFAB_CORE_RESET] = { 0x24ac, 7 },
  2482. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  2483. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  2484. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  2485. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  2486. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  2487. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  2488. [PPSS_PROC_RESET] = { 0x2594, 1 },
  2489. [PPSS_RESET] = { 0x2594 },
  2490. [PMEM_RESET] = { 0x25a0, 7 },
  2491. [DMA_BAM_RESET] = { 0x25c0, 7 },
  2492. [SIC_RESET] = { 0x25e0, 7 },
  2493. [SPS_TIC_RESET] = { 0x2600, 7 },
  2494. [CFBP0_RESET] = { 0x2650, 7 },
  2495. [CFBP1_RESET] = { 0x2654, 7 },
  2496. [CFBP2_RESET] = { 0x2658, 7 },
  2497. [EBI2_RESET] = { 0x2664, 7 },
  2498. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  2499. [CFPB_MASTER_RESET] = { 0x26a0, 7 },
  2500. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  2501. [CFPB_SPLITTER_RESET] = { 0x26e0, 7 },
  2502. [TSIF_RESET] = { 0x2700, 7 },
  2503. [CE1_RESET] = { 0x2720, 7 },
  2504. [CE2_RESET] = { 0x2740, 7 },
  2505. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  2506. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  2507. [RPM_PROC_RESET] = { 0x27c0, 7 },
  2508. [RPM_BUS_RESET] = { 0x27c4, 7 },
  2509. [RPM_MSG_RAM_RESET] = { 0x27e0, 7 },
  2510. [PMIC_ARB0_RESET] = { 0x2800, 7 },
  2511. [PMIC_ARB1_RESET] = { 0x2804, 7 },
  2512. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  2513. [SDC1_RESET] = { 0x2830 },
  2514. [SDC2_RESET] = { 0x2850 },
  2515. [SDC3_RESET] = { 0x2870 },
  2516. [SDC4_RESET] = { 0x2890 },
  2517. [SDC5_RESET] = { 0x28b0 },
  2518. [USB_HS1_RESET] = { 0x2910 },
  2519. [USB_HS2_XCVR_RESET] = { 0x2934, 1 },
  2520. [USB_HS2_RESET] = { 0x2934 },
  2521. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  2522. [USB_FS1_RESET] = { 0x2974 },
  2523. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  2524. [USB_FS2_RESET] = { 0x2994 },
  2525. [GSBI1_RESET] = { 0x29dc },
  2526. [GSBI2_RESET] = { 0x29fc },
  2527. [GSBI3_RESET] = { 0x2a1c },
  2528. [GSBI4_RESET] = { 0x2a3c },
  2529. [GSBI5_RESET] = { 0x2a5c },
  2530. [GSBI6_RESET] = { 0x2a7c },
  2531. [GSBI7_RESET] = { 0x2a9c },
  2532. [GSBI8_RESET] = { 0x2abc },
  2533. [GSBI9_RESET] = { 0x2adc },
  2534. [GSBI10_RESET] = { 0x2afc },
  2535. [GSBI11_RESET] = { 0x2b1c },
  2536. [GSBI12_RESET] = { 0x2b3c },
  2537. [SPDM_RESET] = { 0x2b6c },
  2538. [SEC_CTRL_RESET] = { 0x2b80, 7 },
  2539. [TLMM_H_RESET] = { 0x2ba0, 7 },
  2540. [TLMM_RESET] = { 0x2ba4, 7 },
  2541. [MARRM_PWRON_RESET] = { 0x2bd4, 1 },
  2542. [MARM_RESET] = { 0x2bd4 },
  2543. [MAHB1_RESET] = { 0x2be4, 7 },
  2544. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  2545. [MAHB2_RESET] = { 0x2c20, 7 },
  2546. [MODEM_SW_AHB_RESET] = { 0x2c48, 1 },
  2547. [MODEM_RESET] = { 0x2c48 },
  2548. [SFAB_MSS_MDM1_RESET] = { 0x2c4c, 1 },
  2549. [SFAB_MSS_MDM0_RESET] = { 0x2c4c },
  2550. [MSS_SLP_RESET] = { 0x2c60, 7 },
  2551. [MSS_MARM_SAW_RESET] = { 0x2c68, 1 },
  2552. [MSS_WDOG_RESET] = { 0x2c68 },
  2553. [TSSC_RESET] = { 0x2ca0, 7 },
  2554. [PDM_RESET] = { 0x2cc0, 12 },
  2555. [SCSS_CORE0_RESET] = { 0x2d60, 1 },
  2556. [SCSS_CORE0_POR_RESET] = { 0x2d60 },
  2557. [SCSS_CORE1_RESET] = { 0x2d80, 1 },
  2558. [SCSS_CORE1_POR_RESET] = { 0x2d80 },
  2559. [MPM_RESET] = { 0x2da4, 1 },
  2560. [EBI1_1X_DIV_RESET] = { 0x2dec, 9 },
  2561. [EBI1_RESET] = { 0x2dec, 7 },
  2562. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  2563. [USB_PHY0_RESET] = { 0x2e20 },
  2564. [USB_PHY1_RESET] = { 0x2e40 },
  2565. [PRNG_RESET] = { 0x2e80, 12 },
  2566. };
  2567. static const struct regmap_config gcc_msm8660_regmap_config = {
  2568. .reg_bits = 32,
  2569. .reg_stride = 4,
  2570. .val_bits = 32,
  2571. .max_register = 0x363c,
  2572. .fast_io = true,
  2573. };
  2574. static const struct of_device_id gcc_msm8660_match_table[] = {
  2575. { .compatible = "qcom,gcc-msm8660" },
  2576. { }
  2577. };
  2578. MODULE_DEVICE_TABLE(of, gcc_msm8660_match_table);
  2579. struct qcom_cc {
  2580. struct qcom_reset_controller reset;
  2581. struct clk_onecell_data data;
  2582. struct clk *clks[];
  2583. };
  2584. static int gcc_msm8660_probe(struct platform_device *pdev)
  2585. {
  2586. void __iomem *base;
  2587. struct resource *res;
  2588. int i, ret;
  2589. struct device *dev = &pdev->dev;
  2590. struct clk *clk;
  2591. struct clk_onecell_data *data;
  2592. struct clk **clks;
  2593. struct regmap *regmap;
  2594. size_t num_clks;
  2595. struct qcom_reset_controller *reset;
  2596. struct qcom_cc *cc;
  2597. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2598. base = devm_ioremap_resource(dev, res);
  2599. if (IS_ERR(base))
  2600. return PTR_ERR(base);
  2601. regmap = devm_regmap_init_mmio(dev, base, &gcc_msm8660_regmap_config);
  2602. if (IS_ERR(regmap))
  2603. return PTR_ERR(regmap);
  2604. num_clks = ARRAY_SIZE(gcc_msm8660_clks);
  2605. cc = devm_kzalloc(dev, sizeof(*cc) + sizeof(*clks) * num_clks,
  2606. GFP_KERNEL);
  2607. if (!cc)
  2608. return -ENOMEM;
  2609. clks = cc->clks;
  2610. data = &cc->data;
  2611. data->clks = clks;
  2612. data->clk_num = num_clks;
  2613. /* Temporary until RPM clocks supported */
  2614. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 19200000);
  2615. if (IS_ERR(clk))
  2616. return PTR_ERR(clk);
  2617. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 27000000);
  2618. if (IS_ERR(clk))
  2619. return PTR_ERR(clk);
  2620. for (i = 0; i < num_clks; i++) {
  2621. if (!gcc_msm8660_clks[i])
  2622. continue;
  2623. clk = devm_clk_register_regmap(dev, gcc_msm8660_clks[i]);
  2624. if (IS_ERR(clk))
  2625. return PTR_ERR(clk);
  2626. clks[i] = clk;
  2627. }
  2628. ret = of_clk_add_provider(dev->of_node, of_clk_src_onecell_get, data);
  2629. if (ret)
  2630. return ret;
  2631. reset = &cc->reset;
  2632. reset->rcdev.of_node = dev->of_node;
  2633. reset->rcdev.ops = &qcom_reset_ops,
  2634. reset->rcdev.owner = THIS_MODULE,
  2635. reset->rcdev.nr_resets = ARRAY_SIZE(gcc_msm8660_resets),
  2636. reset->regmap = regmap;
  2637. reset->reset_map = gcc_msm8660_resets,
  2638. platform_set_drvdata(pdev, &reset->rcdev);
  2639. ret = reset_controller_register(&reset->rcdev);
  2640. if (ret)
  2641. of_clk_del_provider(dev->of_node);
  2642. return ret;
  2643. }
  2644. static int gcc_msm8660_remove(struct platform_device *pdev)
  2645. {
  2646. of_clk_del_provider(pdev->dev.of_node);
  2647. reset_controller_unregister(platform_get_drvdata(pdev));
  2648. return 0;
  2649. }
  2650. static struct platform_driver gcc_msm8660_driver = {
  2651. .probe = gcc_msm8660_probe,
  2652. .remove = gcc_msm8660_remove,
  2653. .driver = {
  2654. .name = "gcc-msm8660",
  2655. .owner = THIS_MODULE,
  2656. .of_match_table = gcc_msm8660_match_table,
  2657. },
  2658. };
  2659. static int __init gcc_msm8660_init(void)
  2660. {
  2661. return platform_driver_register(&gcc_msm8660_driver);
  2662. }
  2663. core_initcall(gcc_msm8660_init);
  2664. static void __exit gcc_msm8660_exit(void)
  2665. {
  2666. platform_driver_unregister(&gcc_msm8660_driver);
  2667. }
  2668. module_exit(gcc_msm8660_exit);
  2669. MODULE_DESCRIPTION("GCC MSM 8660 Driver");
  2670. MODULE_LICENSE("GPL v2");
  2671. MODULE_ALIAS("platform:gcc-msm8660");