sata_sis.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "sis.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "1.0"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  61. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. #ifdef CONFIG_PM
  77. .suspend = ata_pci_device_suspend,
  78. .resume = ata_pci_device_resume,
  79. #endif
  80. };
  81. static struct scsi_host_template sis_sht = {
  82. ATA_BMDMA_SHT(DRV_NAME),
  83. };
  84. static struct ata_port_operations sis_ops = {
  85. .inherits = &ata_bmdma_port_ops,
  86. .scr_read = sis_scr_read,
  87. .scr_write = sis_scr_write,
  88. };
  89. static const struct ata_port_info sis_port_info = {
  90. .flags = ATA_FLAG_SATA,
  91. .pio_mask = ATA_PIO4,
  92. .mwdma_mask = ATA_MWDMA2,
  93. .udma_mask = ATA_UDMA6,
  94. .port_ops = &sis_ops,
  95. };
  96. MODULE_AUTHOR("Uwe Koziolek");
  97. MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
  98. MODULE_LICENSE("GPL");
  99. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  100. MODULE_VERSION(DRV_VERSION);
  101. static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
  102. {
  103. struct ata_port *ap = link->ap;
  104. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  105. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  106. u8 pmr;
  107. if (ap->port_no) {
  108. switch (pdev->device) {
  109. case 0x0180:
  110. case 0x0181:
  111. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  112. if ((pmr & SIS_PMR_COMBINED) == 0)
  113. addr += SIS180_SATA1_OFS;
  114. break;
  115. case 0x0182:
  116. case 0x0183:
  117. case 0x1182:
  118. addr += SIS182_SATA1_OFS;
  119. break;
  120. }
  121. }
  122. if (link->pmp)
  123. addr += 0x10;
  124. return addr;
  125. }
  126. static u32 sis_scr_cfg_read(struct ata_link *link,
  127. unsigned int sc_reg, u32 *val)
  128. {
  129. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  130. unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
  131. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  132. return -EINVAL;
  133. pci_read_config_dword(pdev, cfg_addr, val);
  134. return 0;
  135. }
  136. static int sis_scr_cfg_write(struct ata_link *link,
  137. unsigned int sc_reg, u32 val)
  138. {
  139. struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
  140. unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
  141. pci_write_config_dword(pdev, cfg_addr, val);
  142. return 0;
  143. }
  144. static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
  145. {
  146. struct ata_port *ap = link->ap;
  147. void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
  148. if (sc_reg > SCR_CONTROL)
  149. return -EINVAL;
  150. if (ap->flags & SIS_FLAG_CFGSCR)
  151. return sis_scr_cfg_read(link, sc_reg, val);
  152. *val = ioread32(base + sc_reg * 4);
  153. return 0;
  154. }
  155. static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
  156. {
  157. struct ata_port *ap = link->ap;
  158. void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
  159. if (sc_reg > SCR_CONTROL)
  160. return -EINVAL;
  161. if (ap->flags & SIS_FLAG_CFGSCR)
  162. return sis_scr_cfg_write(link, sc_reg, val);
  163. iowrite32(val, base + (sc_reg * 4));
  164. return 0;
  165. }
  166. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  167. {
  168. struct ata_port_info pi = sis_port_info;
  169. const struct ata_port_info *ppi[] = { &pi, &pi };
  170. struct ata_host *host;
  171. u32 genctl, val;
  172. u8 pmr;
  173. u8 port2_start = 0x20;
  174. int i, rc;
  175. ata_print_version_once(&pdev->dev, DRV_VERSION);
  176. rc = pcim_enable_device(pdev);
  177. if (rc)
  178. return rc;
  179. /* check and see if the SCRs are in IO space or PCI cfg space */
  180. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  181. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  182. pi.flags |= SIS_FLAG_CFGSCR;
  183. /* if hardware thinks SCRs are in IO space, but there are
  184. * no IO resources assigned, change to PCI cfg space.
  185. */
  186. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  187. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  188. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  189. genctl &= ~GENCTL_IOMAPPED_SCR;
  190. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  191. pi.flags |= SIS_FLAG_CFGSCR;
  192. }
  193. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  194. switch (ent->device) {
  195. case 0x0180:
  196. case 0x0181:
  197. /* The PATA-handling is provided by pata_sis */
  198. switch (pmr & 0x30) {
  199. case 0x10:
  200. ppi[1] = &sis_info133_for_sata;
  201. break;
  202. case 0x30:
  203. ppi[0] = &sis_info133_for_sata;
  204. break;
  205. }
  206. if ((pmr & SIS_PMR_COMBINED) == 0) {
  207. dev_info(&pdev->dev,
  208. "Detected SiS 180/181/964 chipset in SATA mode\n");
  209. port2_start = 64;
  210. } else {
  211. dev_info(&pdev->dev,
  212. "Detected SiS 180/181 chipset in combined mode\n");
  213. port2_start = 0;
  214. pi.flags |= ATA_FLAG_SLAVE_POSS;
  215. }
  216. break;
  217. case 0x0182:
  218. case 0x0183:
  219. pci_read_config_dword(pdev, 0x6C, &val);
  220. if (val & (1L << 31)) {
  221. dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
  222. pi.flags |= ATA_FLAG_SLAVE_POSS;
  223. } else {
  224. dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
  225. }
  226. break;
  227. case 0x1182:
  228. dev_info(&pdev->dev,
  229. "Detected SiS 1182/966/680 SATA controller\n");
  230. pi.flags |= ATA_FLAG_SLAVE_POSS;
  231. break;
  232. case 0x1183:
  233. dev_info(&pdev->dev,
  234. "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
  235. ppi[0] = &sis_info133_for_sata;
  236. ppi[1] = &sis_info133_for_sata;
  237. break;
  238. }
  239. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  240. if (rc)
  241. return rc;
  242. for (i = 0; i < 2; i++) {
  243. struct ata_port *ap = host->ports[i];
  244. if (ap->flags & ATA_FLAG_SATA &&
  245. ap->flags & ATA_FLAG_SLAVE_POSS) {
  246. rc = ata_slave_link_init(ap);
  247. if (rc)
  248. return rc;
  249. }
  250. }
  251. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  252. void __iomem *mmio;
  253. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  254. if (rc)
  255. return rc;
  256. mmio = host->iomap[SIS_SCR_PCI_BAR];
  257. host->ports[0]->ioaddr.scr_addr = mmio;
  258. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  259. }
  260. pci_set_master(pdev);
  261. pci_intx(pdev, 1);
  262. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  263. IRQF_SHARED, &sis_sht);
  264. }
  265. module_pci_driver(sis_pci_driver);