smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. #include <asm/misc.h>
  77. /* State of each CPU */
  78. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  79. /* Number of siblings per CPU package */
  80. int smp_num_siblings = 1;
  81. EXPORT_SYMBOL(smp_num_siblings);
  82. /* Last level cache ID of each logical CPU */
  83. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  84. /* representing HT siblings of each logical CPU */
  85. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  86. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  87. /* representing HT and core siblings of each logical CPU */
  88. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  89. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  90. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  91. /* Per CPU bogomips and other parameters */
  92. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  93. EXPORT_PER_CPU_SYMBOL(cpu_info);
  94. atomic_t init_deasserted;
  95. /*
  96. * Report back to the Boot Processor during boot time or to the caller processor
  97. * during CPU online.
  98. */
  99. static void smp_callin(void)
  100. {
  101. int cpuid, phys_id;
  102. unsigned long timeout;
  103. /*
  104. * If waken up by an INIT in an 82489DX configuration
  105. * we may get here before an INIT-deassert IPI reaches
  106. * our local APIC. We have to wait for the IPI or we'll
  107. * lock up on an APIC access.
  108. *
  109. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  110. */
  111. cpuid = smp_processor_id();
  112. if (apic->wait_for_init_deassert && cpuid != 0)
  113. apic->wait_for_init_deassert(&init_deasserted);
  114. /*
  115. * (This works even if the APIC is not enabled.)
  116. */
  117. phys_id = read_apic_id();
  118. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  119. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  120. phys_id, cpuid);
  121. }
  122. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  123. /*
  124. * STARTUP IPIs are fragile beasts as they might sometimes
  125. * trigger some glue motherboard logic. Complete APIC bus
  126. * silence for 1 second, this overestimates the time the
  127. * boot CPU is spending to send the up to 2 STARTUP IPIs
  128. * by a factor of two. This should be enough.
  129. */
  130. /*
  131. * Waiting 2s total for startup (udelay is not yet working)
  132. */
  133. timeout = jiffies + 2*HZ;
  134. while (time_before(jiffies, timeout)) {
  135. /*
  136. * Has the boot CPU finished it's STARTUP sequence?
  137. */
  138. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  139. break;
  140. cpu_relax();
  141. }
  142. if (!time_before(jiffies, timeout)) {
  143. panic("%s: CPU%d started up but did not get a callout!\n",
  144. __func__, cpuid);
  145. }
  146. /*
  147. * the boot CPU has finished the init stage and is spinning
  148. * on callin_map until we finish. We are free to set up this
  149. * CPU, first the APIC. (this is probably redundant on most
  150. * boards)
  151. */
  152. pr_debug("CALLIN, before setup_local_APIC()\n");
  153. if (apic->smp_callin_clear_local_apic)
  154. apic->smp_callin_clear_local_apic();
  155. setup_local_APIC();
  156. end_local_APIC_setup();
  157. /*
  158. * Need to setup vector mappings before we enable interrupts.
  159. */
  160. setup_vector_irq(smp_processor_id());
  161. /*
  162. * Save our processor parameters. Note: this information
  163. * is needed for clock calibration.
  164. */
  165. smp_store_cpu_info(cpuid);
  166. /*
  167. * Get our bogomips.
  168. * Update loops_per_jiffy in cpu_data. Previous call to
  169. * smp_store_cpu_info() stored a value that is close but not as
  170. * accurate as the value just calculated.
  171. */
  172. calibrate_delay();
  173. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  174. pr_debug("Stack at about %p\n", &cpuid);
  175. /*
  176. * This must be done before setting cpu_online_mask
  177. * or calling notify_cpu_starting.
  178. */
  179. set_cpu_sibling_map(raw_smp_processor_id());
  180. wmb();
  181. notify_cpu_starting(cpuid);
  182. /*
  183. * Allow the master to continue.
  184. */
  185. cpumask_set_cpu(cpuid, cpu_callin_mask);
  186. }
  187. static int cpu0_logical_apicid;
  188. static int enable_start_cpu0;
  189. /*
  190. * Activate a secondary processor.
  191. */
  192. static void notrace start_secondary(void *unused)
  193. {
  194. /*
  195. * Don't put *anything* before cpu_init(), SMP booting is too
  196. * fragile that we want to limit the things done here to the
  197. * most necessary things.
  198. */
  199. cpu_init();
  200. x86_cpuinit.early_percpu_clock_init();
  201. preempt_disable();
  202. smp_callin();
  203. enable_start_cpu0 = 0;
  204. #ifdef CONFIG_X86_32
  205. /* switch away from the initial page table */
  206. load_cr3(swapper_pg_dir);
  207. __flush_tlb_all();
  208. #endif
  209. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  210. barrier();
  211. /*
  212. * Check TSC synchronization with the BP:
  213. */
  214. check_tsc_sync_target();
  215. /*
  216. * We need to hold vector_lock so there the set of online cpus
  217. * does not change while we are assigning vectors to cpus. Holding
  218. * this lock ensures we don't half assign or remove an irq from a cpu.
  219. */
  220. lock_vector_lock();
  221. set_cpu_online(smp_processor_id(), true);
  222. unlock_vector_lock();
  223. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  224. x86_platform.nmi_init();
  225. /* enable local interrupts */
  226. local_irq_enable();
  227. /* to prevent fake stack check failure in clock setup */
  228. boot_init_stack_canary();
  229. x86_cpuinit.setup_percpu_clockev();
  230. wmb();
  231. cpu_startup_entry(CPUHP_ONLINE);
  232. }
  233. void __init smp_store_boot_cpu_info(void)
  234. {
  235. int id = 0; /* CPU 0 */
  236. struct cpuinfo_x86 *c = &cpu_data(id);
  237. *c = boot_cpu_data;
  238. c->cpu_index = id;
  239. }
  240. /*
  241. * The bootstrap kernel entry code has set these up. Save them for
  242. * a given CPU
  243. */
  244. void smp_store_cpu_info(int id)
  245. {
  246. struct cpuinfo_x86 *c = &cpu_data(id);
  247. *c = boot_cpu_data;
  248. c->cpu_index = id;
  249. /*
  250. * During boot time, CPU0 has this setup already. Save the info when
  251. * bringing up AP or offlined CPU0.
  252. */
  253. identify_secondary_cpu(c);
  254. }
  255. static bool
  256. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  257. {
  258. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  259. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  260. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  261. "[node: %d != %d]. Ignoring dependency.\n",
  262. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  263. }
  264. #define link_mask(_m, c1, c2) \
  265. do { \
  266. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  267. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  268. } while (0)
  269. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  270. {
  271. if (cpu_has_topoext) {
  272. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  273. if (c->phys_proc_id == o->phys_proc_id &&
  274. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  275. c->compute_unit_id == o->compute_unit_id)
  276. return topology_sane(c, o, "smt");
  277. } else if (c->phys_proc_id == o->phys_proc_id &&
  278. c->cpu_core_id == o->cpu_core_id) {
  279. return topology_sane(c, o, "smt");
  280. }
  281. return false;
  282. }
  283. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  284. {
  285. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  286. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  287. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  288. return topology_sane(c, o, "llc");
  289. return false;
  290. }
  291. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  292. {
  293. if (c->phys_proc_id == o->phys_proc_id) {
  294. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  295. return true;
  296. return topology_sane(c, o, "mc");
  297. }
  298. return false;
  299. }
  300. void set_cpu_sibling_map(int cpu)
  301. {
  302. bool has_smt = smp_num_siblings > 1;
  303. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  304. struct cpuinfo_x86 *c = &cpu_data(cpu);
  305. struct cpuinfo_x86 *o;
  306. int i;
  307. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  308. if (!has_mp) {
  309. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  310. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  311. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  312. c->booted_cores = 1;
  313. return;
  314. }
  315. for_each_cpu(i, cpu_sibling_setup_mask) {
  316. o = &cpu_data(i);
  317. if ((i == cpu) || (has_smt && match_smt(c, o)))
  318. link_mask(sibling, cpu, i);
  319. if ((i == cpu) || (has_mp && match_llc(c, o)))
  320. link_mask(llc_shared, cpu, i);
  321. }
  322. /*
  323. * This needs a separate iteration over the cpus because we rely on all
  324. * cpu_sibling_mask links to be set-up.
  325. */
  326. for_each_cpu(i, cpu_sibling_setup_mask) {
  327. o = &cpu_data(i);
  328. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  329. link_mask(core, cpu, i);
  330. /*
  331. * Does this new cpu bringup a new core?
  332. */
  333. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  334. /*
  335. * for each core in package, increment
  336. * the booted_cores for this new cpu
  337. */
  338. if (cpumask_first(cpu_sibling_mask(i)) == i)
  339. c->booted_cores++;
  340. /*
  341. * increment the core count for all
  342. * the other cpus in this package
  343. */
  344. if (i != cpu)
  345. cpu_data(i).booted_cores++;
  346. } else if (i != cpu && !c->booted_cores)
  347. c->booted_cores = cpu_data(i).booted_cores;
  348. }
  349. }
  350. }
  351. /* maps the cpu to the sched domain representing multi-core */
  352. const struct cpumask *cpu_coregroup_mask(int cpu)
  353. {
  354. return cpu_llc_shared_mask(cpu);
  355. }
  356. static void impress_friends(void)
  357. {
  358. int cpu;
  359. unsigned long bogosum = 0;
  360. /*
  361. * Allow the user to impress friends.
  362. */
  363. pr_debug("Before bogomips\n");
  364. for_each_possible_cpu(cpu)
  365. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  366. bogosum += cpu_data(cpu).loops_per_jiffy;
  367. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  368. num_online_cpus(),
  369. bogosum/(500000/HZ),
  370. (bogosum/(5000/HZ))%100);
  371. pr_debug("Before bogocount - setting activated=1\n");
  372. }
  373. void __inquire_remote_apic(int apicid)
  374. {
  375. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  376. const char * const names[] = { "ID", "VERSION", "SPIV" };
  377. int timeout;
  378. u32 status;
  379. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  380. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  381. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  382. /*
  383. * Wait for idle.
  384. */
  385. status = safe_apic_wait_icr_idle();
  386. if (status)
  387. pr_cont("a previous APIC delivery may have failed\n");
  388. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  389. timeout = 0;
  390. do {
  391. udelay(100);
  392. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  393. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  394. switch (status) {
  395. case APIC_ICR_RR_VALID:
  396. status = apic_read(APIC_RRR);
  397. pr_cont("%08x\n", status);
  398. break;
  399. default:
  400. pr_cont("failed\n");
  401. }
  402. }
  403. }
  404. /*
  405. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  406. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  407. * won't ... remember to clear down the APIC, etc later.
  408. */
  409. int
  410. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  411. {
  412. unsigned long send_status, accept_status = 0;
  413. int maxlvt;
  414. /* Target chip */
  415. /* Boot on the stack */
  416. /* Kick the second */
  417. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  418. pr_debug("Waiting for send to finish...\n");
  419. send_status = safe_apic_wait_icr_idle();
  420. /*
  421. * Give the other CPU some time to accept the IPI.
  422. */
  423. udelay(200);
  424. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  425. maxlvt = lapic_get_maxlvt();
  426. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  427. apic_write(APIC_ESR, 0);
  428. accept_status = (apic_read(APIC_ESR) & 0xEF);
  429. }
  430. pr_debug("NMI sent\n");
  431. if (send_status)
  432. pr_err("APIC never delivered???\n");
  433. if (accept_status)
  434. pr_err("APIC delivery error (%lx)\n", accept_status);
  435. return (send_status | accept_status);
  436. }
  437. static int
  438. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  439. {
  440. unsigned long send_status, accept_status = 0;
  441. int maxlvt, num_starts, j;
  442. maxlvt = lapic_get_maxlvt();
  443. /*
  444. * Be paranoid about clearing APIC errors.
  445. */
  446. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  447. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  448. apic_write(APIC_ESR, 0);
  449. apic_read(APIC_ESR);
  450. }
  451. pr_debug("Asserting INIT\n");
  452. /*
  453. * Turn INIT on target chip
  454. */
  455. /*
  456. * Send IPI
  457. */
  458. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  459. phys_apicid);
  460. pr_debug("Waiting for send to finish...\n");
  461. send_status = safe_apic_wait_icr_idle();
  462. mdelay(10);
  463. pr_debug("Deasserting INIT\n");
  464. /* Target chip */
  465. /* Send IPI */
  466. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  467. pr_debug("Waiting for send to finish...\n");
  468. send_status = safe_apic_wait_icr_idle();
  469. mb();
  470. atomic_set(&init_deasserted, 1);
  471. /*
  472. * Should we send STARTUP IPIs ?
  473. *
  474. * Determine this based on the APIC version.
  475. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  476. */
  477. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  478. num_starts = 2;
  479. else
  480. num_starts = 0;
  481. /*
  482. * Paravirt / VMI wants a startup IPI hook here to set up the
  483. * target processor state.
  484. */
  485. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  486. stack_start);
  487. /*
  488. * Run STARTUP IPI loop.
  489. */
  490. pr_debug("#startup loops: %d\n", num_starts);
  491. for (j = 1; j <= num_starts; j++) {
  492. pr_debug("Sending STARTUP #%d\n", j);
  493. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  494. apic_write(APIC_ESR, 0);
  495. apic_read(APIC_ESR);
  496. pr_debug("After apic_write\n");
  497. /*
  498. * STARTUP IPI
  499. */
  500. /* Target chip */
  501. /* Boot on the stack */
  502. /* Kick the second */
  503. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  504. phys_apicid);
  505. /*
  506. * Give the other CPU some time to accept the IPI.
  507. */
  508. udelay(300);
  509. pr_debug("Startup point 1\n");
  510. pr_debug("Waiting for send to finish...\n");
  511. send_status = safe_apic_wait_icr_idle();
  512. /*
  513. * Give the other CPU some time to accept the IPI.
  514. */
  515. udelay(200);
  516. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  517. apic_write(APIC_ESR, 0);
  518. accept_status = (apic_read(APIC_ESR) & 0xEF);
  519. if (send_status || accept_status)
  520. break;
  521. }
  522. pr_debug("After Startup\n");
  523. if (send_status)
  524. pr_err("APIC never delivered???\n");
  525. if (accept_status)
  526. pr_err("APIC delivery error (%lx)\n", accept_status);
  527. return (send_status | accept_status);
  528. }
  529. void smp_announce(void)
  530. {
  531. int num_nodes = num_online_nodes();
  532. printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
  533. num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
  534. }
  535. /* reduce the number of lines printed when booting a large cpu count system */
  536. static void announce_cpu(int cpu, int apicid)
  537. {
  538. static int current_node = -1;
  539. int node = early_cpu_to_node(cpu);
  540. static int width, node_width;
  541. if (!width)
  542. width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
  543. if (!node_width)
  544. node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
  545. if (cpu == 1)
  546. printk(KERN_INFO "x86: Booting SMP configuration:\n");
  547. if (system_state == SYSTEM_BOOTING) {
  548. if (node != current_node) {
  549. if (current_node > (-1))
  550. pr_cont("\n");
  551. current_node = node;
  552. printk(KERN_INFO ".... node %*s#%d, CPUs: ",
  553. node_width - num_digits(node), " ", node);
  554. }
  555. /* Add padding for the BSP */
  556. if (cpu == 1)
  557. pr_cont("%*s", width + 1, " ");
  558. pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
  559. } else
  560. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  561. node, cpu, apicid);
  562. }
  563. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  564. {
  565. int cpu;
  566. cpu = smp_processor_id();
  567. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  568. return NMI_HANDLED;
  569. return NMI_DONE;
  570. }
  571. /*
  572. * Wake up AP by INIT, INIT, STARTUP sequence.
  573. *
  574. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  575. * boot-strap code which is not a desired behavior for waking up BSP. To
  576. * void the boot-strap code, wake up CPU0 by NMI instead.
  577. *
  578. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  579. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  580. * We'll change this code in the future to wake up hard offlined CPU0 if
  581. * real platform and request are available.
  582. */
  583. static int
  584. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  585. int *cpu0_nmi_registered)
  586. {
  587. int id;
  588. int boot_error;
  589. /*
  590. * Wake up AP by INIT, INIT, STARTUP sequence.
  591. */
  592. if (cpu)
  593. return wakeup_secondary_cpu_via_init(apicid, start_ip);
  594. /*
  595. * Wake up BSP by nmi.
  596. *
  597. * Register a NMI handler to help wake up CPU0.
  598. */
  599. boot_error = register_nmi_handler(NMI_LOCAL,
  600. wakeup_cpu0_nmi, 0, "wake_cpu0");
  601. if (!boot_error) {
  602. enable_start_cpu0 = 1;
  603. *cpu0_nmi_registered = 1;
  604. if (apic->dest_logical == APIC_DEST_LOGICAL)
  605. id = cpu0_logical_apicid;
  606. else
  607. id = apicid;
  608. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  609. }
  610. return boot_error;
  611. }
  612. /*
  613. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  614. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  615. * Returns zero if CPU booted OK, else error code from
  616. * ->wakeup_secondary_cpu.
  617. */
  618. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  619. {
  620. volatile u32 *trampoline_status =
  621. (volatile u32 *) __va(real_mode_header->trampoline_status);
  622. /* start_ip had better be page-aligned! */
  623. unsigned long start_ip = real_mode_header->trampoline_start;
  624. unsigned long boot_error = 0;
  625. int timeout;
  626. int cpu0_nmi_registered = 0;
  627. /* Just in case we booted with a single CPU. */
  628. alternatives_enable_smp();
  629. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  630. (THREAD_SIZE + task_stack_page(idle))) - 1);
  631. per_cpu(current_task, cpu) = idle;
  632. #ifdef CONFIG_X86_32
  633. /* Stack for startup_32 can be just as for start_secondary onwards */
  634. irq_ctx_init(cpu);
  635. #else
  636. clear_tsk_thread_flag(idle, TIF_FORK);
  637. initial_gs = per_cpu_offset(cpu);
  638. per_cpu(kernel_stack, cpu) =
  639. (unsigned long)task_stack_page(idle) -
  640. KERNEL_STACK_OFFSET + THREAD_SIZE;
  641. #endif
  642. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  643. initial_code = (unsigned long)start_secondary;
  644. stack_start = idle->thread.sp;
  645. /* So we see what's up */
  646. announce_cpu(cpu, apicid);
  647. /*
  648. * This grunge runs the startup process for
  649. * the targeted processor.
  650. */
  651. atomic_set(&init_deasserted, 0);
  652. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  653. pr_debug("Setting warm reset code and vector.\n");
  654. smpboot_setup_warm_reset_vector(start_ip);
  655. /*
  656. * Be paranoid about clearing APIC errors.
  657. */
  658. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  659. apic_write(APIC_ESR, 0);
  660. apic_read(APIC_ESR);
  661. }
  662. }
  663. /*
  664. * Wake up a CPU in difference cases:
  665. * - Use the method in the APIC driver if it's defined
  666. * Otherwise,
  667. * - Use an INIT boot APIC message for APs or NMI for BSP.
  668. */
  669. if (apic->wakeup_secondary_cpu)
  670. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  671. else
  672. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  673. &cpu0_nmi_registered);
  674. if (!boot_error) {
  675. /*
  676. * allow APs to start initializing.
  677. */
  678. pr_debug("Before Callout %d\n", cpu);
  679. cpumask_set_cpu(cpu, cpu_callout_mask);
  680. pr_debug("After Callout %d\n", cpu);
  681. /*
  682. * Wait 5s total for a response
  683. */
  684. for (timeout = 0; timeout < 50000; timeout++) {
  685. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  686. break; /* It has booted */
  687. udelay(100);
  688. /*
  689. * Allow other tasks to run while we wait for the
  690. * AP to come online. This also gives a chance
  691. * for the MTRR work(triggered by the AP coming online)
  692. * to be completed in the stop machine context.
  693. */
  694. schedule();
  695. }
  696. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  697. print_cpu_msr(&cpu_data(cpu));
  698. pr_debug("CPU%d: has booted.\n", cpu);
  699. } else {
  700. boot_error = 1;
  701. if (*trampoline_status == 0xA5A5A5A5)
  702. /* trampoline started but...? */
  703. pr_err("CPU%d: Stuck ??\n", cpu);
  704. else
  705. /* trampoline code not run */
  706. pr_err("CPU%d: Not responding\n", cpu);
  707. if (apic->inquire_remote_apic)
  708. apic->inquire_remote_apic(apicid);
  709. }
  710. }
  711. if (boot_error) {
  712. /* Try to put things back the way they were before ... */
  713. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  714. /* was set by do_boot_cpu() */
  715. cpumask_clear_cpu(cpu, cpu_callout_mask);
  716. /* was set by cpu_init() */
  717. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  718. set_cpu_present(cpu, false);
  719. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  720. }
  721. /* mark "stuck" area as not stuck */
  722. *trampoline_status = 0;
  723. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  724. /*
  725. * Cleanup possible dangling ends...
  726. */
  727. smpboot_restore_warm_reset_vector();
  728. }
  729. /*
  730. * Clean up the nmi handler. Do this after the callin and callout sync
  731. * to avoid impact of possible long unregister time.
  732. */
  733. if (cpu0_nmi_registered)
  734. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  735. return boot_error;
  736. }
  737. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  738. {
  739. int apicid = apic->cpu_present_to_apicid(cpu);
  740. unsigned long flags;
  741. int err;
  742. WARN_ON(irqs_disabled());
  743. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  744. if (apicid == BAD_APICID ||
  745. !physid_isset(apicid, phys_cpu_present_map) ||
  746. !apic->apic_id_valid(apicid)) {
  747. pr_err("%s: bad cpu %d\n", __func__, cpu);
  748. return -EINVAL;
  749. }
  750. /*
  751. * Already booted CPU?
  752. */
  753. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  754. pr_debug("do_boot_cpu %d Already started\n", cpu);
  755. return -ENOSYS;
  756. }
  757. /*
  758. * Save current MTRR state in case it was changed since early boot
  759. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  760. */
  761. mtrr_save_state();
  762. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  763. /* the FPU context is blank, nobody can own it */
  764. __cpu_disable_lazy_restore(cpu);
  765. err = do_boot_cpu(apicid, cpu, tidle);
  766. if (err) {
  767. pr_debug("do_boot_cpu failed %d\n", err);
  768. return -EIO;
  769. }
  770. /*
  771. * Check TSC synchronization with the AP (keep irqs disabled
  772. * while doing so):
  773. */
  774. local_irq_save(flags);
  775. check_tsc_sync_source(cpu);
  776. local_irq_restore(flags);
  777. while (!cpu_online(cpu)) {
  778. cpu_relax();
  779. touch_nmi_watchdog();
  780. }
  781. return 0;
  782. }
  783. /**
  784. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  785. */
  786. void arch_disable_smp_support(void)
  787. {
  788. disable_ioapic_support();
  789. }
  790. /*
  791. * Fall back to non SMP mode after errors.
  792. *
  793. * RED-PEN audit/test this more. I bet there is more state messed up here.
  794. */
  795. static __init void disable_smp(void)
  796. {
  797. init_cpu_present(cpumask_of(0));
  798. init_cpu_possible(cpumask_of(0));
  799. smpboot_clear_io_apic_irqs();
  800. if (smp_found_config)
  801. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  802. else
  803. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  804. cpumask_set_cpu(0, cpu_sibling_mask(0));
  805. cpumask_set_cpu(0, cpu_core_mask(0));
  806. }
  807. /*
  808. * Various sanity checks.
  809. */
  810. static int __init smp_sanity_check(unsigned max_cpus)
  811. {
  812. preempt_disable();
  813. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  814. if (def_to_bigsmp && nr_cpu_ids > 8) {
  815. unsigned int cpu;
  816. unsigned nr;
  817. pr_warn("More than 8 CPUs detected - skipping them\n"
  818. "Use CONFIG_X86_BIGSMP\n");
  819. nr = 0;
  820. for_each_present_cpu(cpu) {
  821. if (nr >= 8)
  822. set_cpu_present(cpu, false);
  823. nr++;
  824. }
  825. nr = 0;
  826. for_each_possible_cpu(cpu) {
  827. if (nr >= 8)
  828. set_cpu_possible(cpu, false);
  829. nr++;
  830. }
  831. nr_cpu_ids = 8;
  832. }
  833. #endif
  834. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  835. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  836. hard_smp_processor_id());
  837. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  838. }
  839. /*
  840. * If we couldn't find an SMP configuration at boot time,
  841. * get out of here now!
  842. */
  843. if (!smp_found_config && !acpi_lapic) {
  844. preempt_enable();
  845. pr_notice("SMP motherboard not detected\n");
  846. disable_smp();
  847. if (APIC_init_uniprocessor())
  848. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  849. return -1;
  850. }
  851. /*
  852. * Should not be necessary because the MP table should list the boot
  853. * CPU too, but we do it for the sake of robustness anyway.
  854. */
  855. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  856. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  857. boot_cpu_physical_apicid);
  858. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  859. }
  860. preempt_enable();
  861. /*
  862. * If we couldn't find a local APIC, then get out of here now!
  863. */
  864. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  865. !cpu_has_apic) {
  866. if (!disable_apic) {
  867. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  868. boot_cpu_physical_apicid);
  869. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  870. }
  871. smpboot_clear_io_apic();
  872. disable_ioapic_support();
  873. return -1;
  874. }
  875. verify_local_APIC();
  876. /*
  877. * If SMP should be disabled, then really disable it!
  878. */
  879. if (!max_cpus) {
  880. pr_info("SMP mode deactivated\n");
  881. smpboot_clear_io_apic();
  882. connect_bsp_APIC();
  883. setup_local_APIC();
  884. bsp_end_local_APIC_setup();
  885. return -1;
  886. }
  887. return 0;
  888. }
  889. static void __init smp_cpu_index_default(void)
  890. {
  891. int i;
  892. struct cpuinfo_x86 *c;
  893. for_each_possible_cpu(i) {
  894. c = &cpu_data(i);
  895. /* mark all to hotplug */
  896. c->cpu_index = nr_cpu_ids;
  897. }
  898. }
  899. /*
  900. * Prepare for SMP bootup. The MP table or ACPI has been read
  901. * earlier. Just do some sanity checking here and enable APIC mode.
  902. */
  903. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  904. {
  905. unsigned int i;
  906. preempt_disable();
  907. smp_cpu_index_default();
  908. /*
  909. * Setup boot CPU information
  910. */
  911. smp_store_boot_cpu_info(); /* Final full version of the data */
  912. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  913. mb();
  914. current_thread_info()->cpu = 0; /* needed? */
  915. for_each_possible_cpu(i) {
  916. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  917. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  918. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  919. }
  920. set_cpu_sibling_map(0);
  921. if (smp_sanity_check(max_cpus) < 0) {
  922. pr_info("SMP disabled\n");
  923. disable_smp();
  924. goto out;
  925. }
  926. default_setup_apic_routing();
  927. preempt_disable();
  928. if (read_apic_id() != boot_cpu_physical_apicid) {
  929. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  930. read_apic_id(), boot_cpu_physical_apicid);
  931. /* Or can we switch back to PIC here? */
  932. }
  933. preempt_enable();
  934. connect_bsp_APIC();
  935. /*
  936. * Switch from PIC to APIC mode.
  937. */
  938. setup_local_APIC();
  939. if (x2apic_mode)
  940. cpu0_logical_apicid = apic_read(APIC_LDR);
  941. else
  942. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  943. /*
  944. * Enable IO APIC before setting up error vector
  945. */
  946. if (!skip_ioapic_setup && nr_ioapics)
  947. enable_IO_APIC();
  948. bsp_end_local_APIC_setup();
  949. if (apic->setup_portio_remap)
  950. apic->setup_portio_remap();
  951. smpboot_setup_io_apic();
  952. /*
  953. * Set up local APIC timer on boot CPU.
  954. */
  955. pr_info("CPU%d: ", 0);
  956. print_cpu_info(&cpu_data(0));
  957. x86_init.timers.setup_percpu_clockev();
  958. if (is_uv_system())
  959. uv_system_init();
  960. set_mtrr_aps_delayed_init();
  961. out:
  962. preempt_enable();
  963. }
  964. void arch_enable_nonboot_cpus_begin(void)
  965. {
  966. set_mtrr_aps_delayed_init();
  967. }
  968. void arch_enable_nonboot_cpus_end(void)
  969. {
  970. mtrr_aps_init();
  971. }
  972. /*
  973. * Early setup to make printk work.
  974. */
  975. void __init native_smp_prepare_boot_cpu(void)
  976. {
  977. int me = smp_processor_id();
  978. switch_to_new_gdt(me);
  979. /* already set me in cpu_online_mask in boot_cpu_init() */
  980. cpumask_set_cpu(me, cpu_callout_mask);
  981. per_cpu(cpu_state, me) = CPU_ONLINE;
  982. }
  983. void __init native_smp_cpus_done(unsigned int max_cpus)
  984. {
  985. pr_debug("Boot done\n");
  986. nmi_selftest();
  987. impress_friends();
  988. #ifdef CONFIG_X86_IO_APIC
  989. setup_ioapic_dest();
  990. #endif
  991. mtrr_aps_init();
  992. }
  993. static int __initdata setup_possible_cpus = -1;
  994. static int __init _setup_possible_cpus(char *str)
  995. {
  996. get_option(&str, &setup_possible_cpus);
  997. return 0;
  998. }
  999. early_param("possible_cpus", _setup_possible_cpus);
  1000. /*
  1001. * cpu_possible_mask should be static, it cannot change as cpu's
  1002. * are onlined, or offlined. The reason is per-cpu data-structures
  1003. * are allocated by some modules at init time, and dont expect to
  1004. * do this dynamically on cpu arrival/departure.
  1005. * cpu_present_mask on the other hand can change dynamically.
  1006. * In case when cpu_hotplug is not compiled, then we resort to current
  1007. * behaviour, which is cpu_possible == cpu_present.
  1008. * - Ashok Raj
  1009. *
  1010. * Three ways to find out the number of additional hotplug CPUs:
  1011. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1012. * - The user can overwrite it with possible_cpus=NUM
  1013. * - Otherwise don't reserve additional CPUs.
  1014. * We do this because additional CPUs waste a lot of memory.
  1015. * -AK
  1016. */
  1017. __init void prefill_possible_map(void)
  1018. {
  1019. int i, possible;
  1020. /* no processor from mptable or madt */
  1021. if (!num_processors)
  1022. num_processors = 1;
  1023. i = setup_max_cpus ?: 1;
  1024. if (setup_possible_cpus == -1) {
  1025. possible = num_processors;
  1026. #ifdef CONFIG_HOTPLUG_CPU
  1027. if (setup_max_cpus)
  1028. possible += disabled_cpus;
  1029. #else
  1030. if (possible > i)
  1031. possible = i;
  1032. #endif
  1033. } else
  1034. possible = setup_possible_cpus;
  1035. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1036. /* nr_cpu_ids could be reduced via nr_cpus= */
  1037. if (possible > nr_cpu_ids) {
  1038. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1039. possible, nr_cpu_ids);
  1040. possible = nr_cpu_ids;
  1041. }
  1042. #ifdef CONFIG_HOTPLUG_CPU
  1043. if (!setup_max_cpus)
  1044. #endif
  1045. if (possible > i) {
  1046. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1047. possible, setup_max_cpus);
  1048. possible = i;
  1049. }
  1050. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1051. possible, max_t(int, possible - num_processors, 0));
  1052. for (i = 0; i < possible; i++)
  1053. set_cpu_possible(i, true);
  1054. for (; i < NR_CPUS; i++)
  1055. set_cpu_possible(i, false);
  1056. nr_cpu_ids = possible;
  1057. }
  1058. #ifdef CONFIG_HOTPLUG_CPU
  1059. static void remove_siblinginfo(int cpu)
  1060. {
  1061. int sibling;
  1062. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1063. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1064. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1065. /*/
  1066. * last thread sibling in this cpu core going down
  1067. */
  1068. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1069. cpu_data(sibling).booted_cores--;
  1070. }
  1071. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1072. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1073. cpumask_clear(cpu_sibling_mask(cpu));
  1074. cpumask_clear(cpu_core_mask(cpu));
  1075. c->phys_proc_id = 0;
  1076. c->cpu_core_id = 0;
  1077. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1078. }
  1079. static void __ref remove_cpu_from_maps(int cpu)
  1080. {
  1081. set_cpu_online(cpu, false);
  1082. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1083. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1084. /* was set by cpu_init() */
  1085. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1086. numa_remove_cpu(cpu);
  1087. }
  1088. void cpu_disable_common(void)
  1089. {
  1090. int cpu = smp_processor_id();
  1091. remove_siblinginfo(cpu);
  1092. /* It's now safe to remove this processor from the online map */
  1093. lock_vector_lock();
  1094. remove_cpu_from_maps(cpu);
  1095. unlock_vector_lock();
  1096. fixup_irqs();
  1097. }
  1098. int native_cpu_disable(void)
  1099. {
  1100. int ret;
  1101. ret = check_irq_vectors_for_cpu_disable();
  1102. if (ret)
  1103. return ret;
  1104. clear_local_APIC();
  1105. cpu_disable_common();
  1106. return 0;
  1107. }
  1108. void native_cpu_die(unsigned int cpu)
  1109. {
  1110. /* We don't do anything here: idle task is faking death itself. */
  1111. unsigned int i;
  1112. for (i = 0; i < 10; i++) {
  1113. /* They ack this in play_dead by setting CPU_DEAD */
  1114. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1115. if (system_state == SYSTEM_RUNNING)
  1116. pr_info("CPU %u is now offline\n", cpu);
  1117. return;
  1118. }
  1119. msleep(100);
  1120. }
  1121. pr_err("CPU %u didn't die...\n", cpu);
  1122. }
  1123. void play_dead_common(void)
  1124. {
  1125. idle_task_exit();
  1126. reset_lazy_tlbstate();
  1127. amd_e400_remove_cpu(raw_smp_processor_id());
  1128. mb();
  1129. /* Ack it */
  1130. __this_cpu_write(cpu_state, CPU_DEAD);
  1131. /*
  1132. * With physical CPU hotplug, we should halt the cpu
  1133. */
  1134. local_irq_disable();
  1135. }
  1136. static bool wakeup_cpu0(void)
  1137. {
  1138. if (smp_processor_id() == 0 && enable_start_cpu0)
  1139. return true;
  1140. return false;
  1141. }
  1142. /*
  1143. * We need to flush the caches before going to sleep, lest we have
  1144. * dirty data in our caches when we come back up.
  1145. */
  1146. static inline void mwait_play_dead(void)
  1147. {
  1148. unsigned int eax, ebx, ecx, edx;
  1149. unsigned int highest_cstate = 0;
  1150. unsigned int highest_subcstate = 0;
  1151. void *mwait_ptr;
  1152. int i;
  1153. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1154. return;
  1155. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1156. return;
  1157. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1158. return;
  1159. eax = CPUID_MWAIT_LEAF;
  1160. ecx = 0;
  1161. native_cpuid(&eax, &ebx, &ecx, &edx);
  1162. /*
  1163. * eax will be 0 if EDX enumeration is not valid.
  1164. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1165. */
  1166. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1167. eax = 0;
  1168. } else {
  1169. edx >>= MWAIT_SUBSTATE_SIZE;
  1170. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1171. if (edx & MWAIT_SUBSTATE_MASK) {
  1172. highest_cstate = i;
  1173. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1174. }
  1175. }
  1176. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1177. (highest_subcstate - 1);
  1178. }
  1179. /*
  1180. * This should be a memory location in a cache line which is
  1181. * unlikely to be touched by other processors. The actual
  1182. * content is immaterial as it is not actually modified in any way.
  1183. */
  1184. mwait_ptr = &current_thread_info()->flags;
  1185. wbinvd();
  1186. while (1) {
  1187. /*
  1188. * The CLFLUSH is a workaround for erratum AAI65 for
  1189. * the Xeon 7400 series. It's not clear it is actually
  1190. * needed, but it should be harmless in either case.
  1191. * The WBINVD is insufficient due to the spurious-wakeup
  1192. * case where we return around the loop.
  1193. */
  1194. mb();
  1195. clflush(mwait_ptr);
  1196. mb();
  1197. __monitor(mwait_ptr, 0, 0);
  1198. mb();
  1199. __mwait(eax, 0);
  1200. /*
  1201. * If NMI wants to wake up CPU0, start CPU0.
  1202. */
  1203. if (wakeup_cpu0())
  1204. start_cpu0();
  1205. }
  1206. }
  1207. static inline void hlt_play_dead(void)
  1208. {
  1209. if (__this_cpu_read(cpu_info.x86) >= 4)
  1210. wbinvd();
  1211. while (1) {
  1212. native_halt();
  1213. /*
  1214. * If NMI wants to wake up CPU0, start CPU0.
  1215. */
  1216. if (wakeup_cpu0())
  1217. start_cpu0();
  1218. }
  1219. }
  1220. void native_play_dead(void)
  1221. {
  1222. play_dead_common();
  1223. tboot_shutdown(TB_SHUTDOWN_WFS);
  1224. mwait_play_dead(); /* Only returns on failure */
  1225. if (cpuidle_play_dead())
  1226. hlt_play_dead();
  1227. }
  1228. #else /* ... !CONFIG_HOTPLUG_CPU */
  1229. int native_cpu_disable(void)
  1230. {
  1231. return -ENOSYS;
  1232. }
  1233. void native_cpu_die(unsigned int cpu)
  1234. {
  1235. /* We said "no" in __cpu_disable */
  1236. BUG();
  1237. }
  1238. void native_play_dead(void)
  1239. {
  1240. BUG();
  1241. }
  1242. #endif