amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. #include <linux/export.h>
  2. #include <linux/bitops.h>
  3. #include <linux/elf.h>
  4. #include <linux/mm.h>
  5. #include <linux/io.h>
  6. #include <linux/sched.h>
  7. #include <asm/processor.h>
  8. #include <asm/apic.h>
  9. #include <asm/cpu.h>
  10. #include <asm/pci-direct.h>
  11. #ifdef CONFIG_X86_64
  12. # include <asm/mmconfig.h>
  13. # include <asm/cacheflush.h>
  14. #endif
  15. #include "cpu.h"
  16. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  17. {
  18. u32 gprs[8] = { 0 };
  19. int err;
  20. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  21. "%s should only be used on K8!\n", __func__);
  22. gprs[1] = msr;
  23. gprs[7] = 0x9c5a203a;
  24. err = rdmsr_safe_regs(gprs);
  25. *p = gprs[0] | ((u64)gprs[2] << 32);
  26. return err;
  27. }
  28. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  29. {
  30. u32 gprs[8] = { 0 };
  31. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  32. "%s should only be used on K8!\n", __func__);
  33. gprs[0] = (u32)val;
  34. gprs[1] = msr;
  35. gprs[2] = val >> 32;
  36. gprs[7] = 0x9c5a203a;
  37. return wrmsr_safe_regs(gprs);
  38. }
  39. #ifdef CONFIG_X86_32
  40. /*
  41. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  42. * misexecution of code under Linux. Owners of such processors should
  43. * contact AMD for precise details and a CPU swap.
  44. *
  45. * See http://www.multimania.com/poulot/k6bug.html
  46. * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
  47. * (Publication # 21266 Issue Date: August 1998)
  48. *
  49. * The following test is erm.. interesting. AMD neglected to up
  50. * the chip setting when fixing the bug but they also tweaked some
  51. * performance at the same time..
  52. */
  53. extern __visible void vide(void);
  54. __asm__(".globl vide\n\t.align 4\nvide: ret");
  55. static void init_amd_k5(struct cpuinfo_x86 *c)
  56. {
  57. /*
  58. * General Systems BIOSen alias the cpu frequency registers
  59. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  60. * drivers subsequently pokes it, and changes the CPU speed.
  61. * Workaround : Remove the unneeded alias.
  62. */
  63. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  64. #define CBAR_ENB (0x80000000)
  65. #define CBAR_KEY (0X000000CB)
  66. if (c->x86_model == 9 || c->x86_model == 10) {
  67. if (inl(CBAR) & CBAR_ENB)
  68. outl(0 | CBAR_KEY, CBAR);
  69. }
  70. }
  71. static void init_amd_k6(struct cpuinfo_x86 *c)
  72. {
  73. u32 l, h;
  74. int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
  75. if (c->x86_model < 6) {
  76. /* Based on AMD doc 20734R - June 2000 */
  77. if (c->x86_model == 0) {
  78. clear_cpu_cap(c, X86_FEATURE_APIC);
  79. set_cpu_cap(c, X86_FEATURE_PGE);
  80. }
  81. return;
  82. }
  83. if (c->x86_model == 6 && c->x86_mask == 1) {
  84. const int K6_BUG_LOOP = 1000000;
  85. int n;
  86. void (*f_vide)(void);
  87. unsigned long d, d2;
  88. printk(KERN_INFO "AMD K6 stepping B detected - ");
  89. /*
  90. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  91. * calls at the same time.
  92. */
  93. n = K6_BUG_LOOP;
  94. f_vide = vide;
  95. rdtscl(d);
  96. while (n--)
  97. f_vide();
  98. rdtscl(d2);
  99. d = d2-d;
  100. if (d > 20*K6_BUG_LOOP)
  101. printk(KERN_CONT
  102. "system stability may be impaired when more than 32 MB are used.\n");
  103. else
  104. printk(KERN_CONT "probably OK (after B9730xxxx).\n");
  105. }
  106. /* K6 with old style WHCR */
  107. if (c->x86_model < 8 ||
  108. (c->x86_model == 8 && c->x86_mask < 8)) {
  109. /* We can only write allocate on the low 508Mb */
  110. if (mbytes > 508)
  111. mbytes = 508;
  112. rdmsr(MSR_K6_WHCR, l, h);
  113. if ((l&0x0000FFFF) == 0) {
  114. unsigned long flags;
  115. l = (1<<0)|((mbytes/4)<<1);
  116. local_irq_save(flags);
  117. wbinvd();
  118. wrmsr(MSR_K6_WHCR, l, h);
  119. local_irq_restore(flags);
  120. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  121. mbytes);
  122. }
  123. return;
  124. }
  125. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  126. c->x86_model == 9 || c->x86_model == 13) {
  127. /* The more serious chips .. */
  128. if (mbytes > 4092)
  129. mbytes = 4092;
  130. rdmsr(MSR_K6_WHCR, l, h);
  131. if ((l&0xFFFF0000) == 0) {
  132. unsigned long flags;
  133. l = ((mbytes>>2)<<22)|(1<<16);
  134. local_irq_save(flags);
  135. wbinvd();
  136. wrmsr(MSR_K6_WHCR, l, h);
  137. local_irq_restore(flags);
  138. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  139. mbytes);
  140. }
  141. return;
  142. }
  143. if (c->x86_model == 10) {
  144. /* AMD Geode LX is model 10 */
  145. /* placeholder for any needed mods */
  146. return;
  147. }
  148. }
  149. static void amd_k7_smp_check(struct cpuinfo_x86 *c)
  150. {
  151. /* calling is from identify_secondary_cpu() ? */
  152. if (!c->cpu_index)
  153. return;
  154. /*
  155. * Certain Athlons might work (for various values of 'work') in SMP
  156. * but they are not certified as MP capable.
  157. */
  158. /* Athlon 660/661 is valid. */
  159. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  160. (c->x86_mask == 1)))
  161. return;
  162. /* Duron 670 is valid */
  163. if ((c->x86_model == 7) && (c->x86_mask == 0))
  164. return;
  165. /*
  166. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  167. * bit. It's worth noting that the A5 stepping (662) of some
  168. * Athlon XP's have the MP bit set.
  169. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  170. * more.
  171. */
  172. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  173. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  174. (c->x86_model > 7))
  175. if (cpu_has_mp)
  176. return;
  177. /* If we get here, not a certified SMP capable AMD system. */
  178. /*
  179. * Don't taint if we are running SMP kernel on a single non-MP
  180. * approved Athlon
  181. */
  182. WARN_ONCE(1, "WARNING: This combination of AMD"
  183. " processors is not suitable for SMP.\n");
  184. add_taint(TAINT_UNSAFE_SMP, LOCKDEP_NOW_UNRELIABLE);
  185. }
  186. static void init_amd_k7(struct cpuinfo_x86 *c)
  187. {
  188. u32 l, h;
  189. /*
  190. * Bit 15 of Athlon specific MSR 15, needs to be 0
  191. * to enable SSE on Palomino/Morgan/Barton CPU's.
  192. * If the BIOS didn't enable it already, enable it here.
  193. */
  194. if (c->x86_model >= 6 && c->x86_model <= 10) {
  195. if (!cpu_has(c, X86_FEATURE_XMM)) {
  196. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  197. rdmsr(MSR_K7_HWCR, l, h);
  198. l &= ~0x00008000;
  199. wrmsr(MSR_K7_HWCR, l, h);
  200. set_cpu_cap(c, X86_FEATURE_XMM);
  201. }
  202. }
  203. /*
  204. * It's been determined by AMD that Athlons since model 8 stepping 1
  205. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  206. * As per AMD technical note 27212 0.2
  207. */
  208. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  209. rdmsr(MSR_K7_CLK_CTL, l, h);
  210. if ((l & 0xfff00000) != 0x20000000) {
  211. printk(KERN_INFO
  212. "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
  213. l, ((l & 0x000fffff)|0x20000000));
  214. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  215. }
  216. }
  217. set_cpu_cap(c, X86_FEATURE_K7);
  218. amd_k7_smp_check(c);
  219. }
  220. #endif
  221. #ifdef CONFIG_NUMA
  222. /*
  223. * To workaround broken NUMA config. Read the comment in
  224. * srat_detect_node().
  225. */
  226. static int nearby_node(int apicid)
  227. {
  228. int i, node;
  229. for (i = apicid - 1; i >= 0; i--) {
  230. node = __apicid_to_node[i];
  231. if (node != NUMA_NO_NODE && node_online(node))
  232. return node;
  233. }
  234. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  235. node = __apicid_to_node[i];
  236. if (node != NUMA_NO_NODE && node_online(node))
  237. return node;
  238. }
  239. return first_node(node_online_map); /* Shouldn't happen */
  240. }
  241. #endif
  242. /*
  243. * Fixup core topology information for
  244. * (1) AMD multi-node processors
  245. * Assumption: Number of cores in each internal node is the same.
  246. * (2) AMD processors supporting compute units
  247. */
  248. #ifdef CONFIG_X86_HT
  249. static void amd_get_topology(struct cpuinfo_x86 *c)
  250. {
  251. u32 nodes, cores_per_cu = 1;
  252. u8 node_id;
  253. int cpu = smp_processor_id();
  254. /* get information required for multi-node processors */
  255. if (cpu_has_topoext) {
  256. u32 eax, ebx, ecx, edx;
  257. cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
  258. nodes = ((ecx >> 8) & 7) + 1;
  259. node_id = ecx & 7;
  260. /* get compute unit information */
  261. smp_num_siblings = ((ebx >> 8) & 3) + 1;
  262. c->compute_unit_id = ebx & 0xff;
  263. cores_per_cu += ((ebx >> 8) & 3);
  264. } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
  265. u64 value;
  266. rdmsrl(MSR_FAM10H_NODE_ID, value);
  267. nodes = ((value >> 3) & 7) + 1;
  268. node_id = value & 7;
  269. } else
  270. return;
  271. /* fixup multi-node processor information */
  272. if (nodes > 1) {
  273. u32 cores_per_node;
  274. u32 cus_per_node;
  275. set_cpu_cap(c, X86_FEATURE_AMD_DCM);
  276. cores_per_node = c->x86_max_cores / nodes;
  277. cus_per_node = cores_per_node / cores_per_cu;
  278. /* store NodeID, use llc_shared_map to store sibling info */
  279. per_cpu(cpu_llc_id, cpu) = node_id;
  280. /* core id has to be in the [0 .. cores_per_node - 1] range */
  281. c->cpu_core_id %= cores_per_node;
  282. c->compute_unit_id %= cus_per_node;
  283. }
  284. }
  285. #endif
  286. /*
  287. * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
  288. * Assumes number of cores is a power of two.
  289. */
  290. static void amd_detect_cmp(struct cpuinfo_x86 *c)
  291. {
  292. #ifdef CONFIG_X86_HT
  293. unsigned bits;
  294. int cpu = smp_processor_id();
  295. bits = c->x86_coreid_bits;
  296. /* Low order bits define the core id (index of core in socket) */
  297. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  298. /* Convert the initial APIC ID into the socket ID */
  299. c->phys_proc_id = c->initial_apicid >> bits;
  300. /* use socket ID also for last level cache */
  301. per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
  302. amd_get_topology(c);
  303. #endif
  304. }
  305. u16 amd_get_nb_id(int cpu)
  306. {
  307. u16 id = 0;
  308. #ifdef CONFIG_SMP
  309. id = per_cpu(cpu_llc_id, cpu);
  310. #endif
  311. return id;
  312. }
  313. EXPORT_SYMBOL_GPL(amd_get_nb_id);
  314. static void srat_detect_node(struct cpuinfo_x86 *c)
  315. {
  316. #ifdef CONFIG_NUMA
  317. int cpu = smp_processor_id();
  318. int node;
  319. unsigned apicid = c->apicid;
  320. node = numa_cpu_node(cpu);
  321. if (node == NUMA_NO_NODE)
  322. node = per_cpu(cpu_llc_id, cpu);
  323. /*
  324. * On multi-fabric platform (e.g. Numascale NumaChip) a
  325. * platform-specific handler needs to be called to fixup some
  326. * IDs of the CPU.
  327. */
  328. if (x86_cpuinit.fixup_cpu_id)
  329. x86_cpuinit.fixup_cpu_id(c, node);
  330. if (!node_online(node)) {
  331. /*
  332. * Two possibilities here:
  333. *
  334. * - The CPU is missing memory and no node was created. In
  335. * that case try picking one from a nearby CPU.
  336. *
  337. * - The APIC IDs differ from the HyperTransport node IDs
  338. * which the K8 northbridge parsing fills in. Assume
  339. * they are all increased by a constant offset, but in
  340. * the same order as the HT nodeids. If that doesn't
  341. * result in a usable node fall back to the path for the
  342. * previous case.
  343. *
  344. * This workaround operates directly on the mapping between
  345. * APIC ID and NUMA node, assuming certain relationship
  346. * between APIC ID, HT node ID and NUMA topology. As going
  347. * through CPU mapping may alter the outcome, directly
  348. * access __apicid_to_node[].
  349. */
  350. int ht_nodeid = c->initial_apicid;
  351. if (ht_nodeid >= 0 &&
  352. __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  353. node = __apicid_to_node[ht_nodeid];
  354. /* Pick a nearby node */
  355. if (!node_online(node))
  356. node = nearby_node(apicid);
  357. }
  358. numa_set_node(cpu, node);
  359. #endif
  360. }
  361. static void early_init_amd_mc(struct cpuinfo_x86 *c)
  362. {
  363. #ifdef CONFIG_X86_HT
  364. unsigned bits, ecx;
  365. /* Multi core CPU? */
  366. if (c->extended_cpuid_level < 0x80000008)
  367. return;
  368. ecx = cpuid_ecx(0x80000008);
  369. c->x86_max_cores = (ecx & 0xff) + 1;
  370. /* CPU telling us the core id bits shift? */
  371. bits = (ecx >> 12) & 0xF;
  372. /* Otherwise recompute */
  373. if (bits == 0) {
  374. while ((1 << bits) < c->x86_max_cores)
  375. bits++;
  376. }
  377. c->x86_coreid_bits = bits;
  378. #endif
  379. }
  380. static void bsp_init_amd(struct cpuinfo_x86 *c)
  381. {
  382. if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
  383. if (c->x86 > 0x10 ||
  384. (c->x86 == 0x10 && c->x86_model >= 0x2)) {
  385. u64 val;
  386. rdmsrl(MSR_K7_HWCR, val);
  387. if (!(val & BIT(24)))
  388. printk(KERN_WARNING FW_BUG "TSC doesn't count "
  389. "with P0 frequency!\n");
  390. }
  391. }
  392. if (c->x86 == 0x15) {
  393. unsigned long upperbit;
  394. u32 cpuid, assoc;
  395. cpuid = cpuid_edx(0x80000005);
  396. assoc = cpuid >> 16 & 0xff;
  397. upperbit = ((cpuid >> 24) << 10) / assoc;
  398. va_align.mask = (upperbit - 1) & PAGE_MASK;
  399. va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
  400. }
  401. }
  402. static void early_init_amd(struct cpuinfo_x86 *c)
  403. {
  404. early_init_amd_mc(c);
  405. /*
  406. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  407. * with P/T states and does not stop in deep C-states
  408. */
  409. if (c->x86_power & (1 << 8)) {
  410. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  411. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  412. if (!check_tsc_unstable())
  413. set_sched_clock_stable();
  414. }
  415. #ifdef CONFIG_X86_64
  416. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  417. #else
  418. /* Set MTRR capability flag if appropriate */
  419. if (c->x86 == 5)
  420. if (c->x86_model == 13 || c->x86_model == 9 ||
  421. (c->x86_model == 8 && c->x86_mask >= 8))
  422. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  423. #endif
  424. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  425. /* check CPU config space for extended APIC ID */
  426. if (cpu_has_apic && c->x86 >= 0xf) {
  427. unsigned int val;
  428. val = read_pci_config(0, 24, 0, 0x68);
  429. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  430. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  431. }
  432. #endif
  433. /* F16h erratum 793, CVE-2013-6885 */
  434. if (c->x86 == 0x16 && c->x86_model <= 0xf) {
  435. u64 val;
  436. rdmsrl(MSR_AMD64_LS_CFG, val);
  437. if (!(val & BIT(15)))
  438. wrmsrl(MSR_AMD64_LS_CFG, val | BIT(15));
  439. }
  440. }
  441. static const int amd_erratum_383[];
  442. static const int amd_erratum_400[];
  443. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
  444. static void init_amd(struct cpuinfo_x86 *c)
  445. {
  446. u32 dummy;
  447. unsigned long long value;
  448. #ifdef CONFIG_SMP
  449. /*
  450. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  451. * bit 6 of msr C001_0015
  452. *
  453. * Errata 63 for SH-B3 steppings
  454. * Errata 122 for all steppings (F+ have it disabled by default)
  455. */
  456. if (c->x86 == 0xf) {
  457. rdmsrl(MSR_K7_HWCR, value);
  458. value |= 1 << 6;
  459. wrmsrl(MSR_K7_HWCR, value);
  460. }
  461. #endif
  462. early_init_amd(c);
  463. /*
  464. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  465. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  466. */
  467. clear_cpu_cap(c, 0*32+31);
  468. #ifdef CONFIG_X86_64
  469. /* On C+ stepping K8 rep microcode works well for copy/memset */
  470. if (c->x86 == 0xf) {
  471. u32 level;
  472. level = cpuid_eax(1);
  473. if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  474. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  475. /*
  476. * Some BIOSes incorrectly force this feature, but only K8
  477. * revision D (model = 0x14) and later actually support it.
  478. * (AMD Erratum #110, docId: 25759).
  479. */
  480. if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
  481. clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
  482. if (!rdmsrl_amd_safe(0xc001100d, &value)) {
  483. value &= ~(1ULL << 32);
  484. wrmsrl_amd_safe(0xc001100d, value);
  485. }
  486. }
  487. }
  488. if (c->x86 >= 0x10)
  489. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  490. /* get apicid instead of initial apic id from cpuid */
  491. c->apicid = hard_smp_processor_id();
  492. #else
  493. /*
  494. * FIXME: We should handle the K5 here. Set up the write
  495. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  496. * no bus pipeline)
  497. */
  498. switch (c->x86) {
  499. case 4:
  500. init_amd_k5(c);
  501. break;
  502. case 5:
  503. init_amd_k6(c);
  504. break;
  505. case 6: /* An Athlon/Duron */
  506. init_amd_k7(c);
  507. break;
  508. }
  509. /* K6s reports MCEs but don't actually have all the MSRs */
  510. if (c->x86 < 6)
  511. clear_cpu_cap(c, X86_FEATURE_MCE);
  512. #endif
  513. /* Enable workaround for FXSAVE leak */
  514. if (c->x86 >= 6)
  515. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  516. if (!c->x86_model_id[0]) {
  517. switch (c->x86) {
  518. case 0xf:
  519. /* Should distinguish Models here, but this is only
  520. a fallback anyways. */
  521. strcpy(c->x86_model_id, "Hammer");
  522. break;
  523. }
  524. }
  525. /* re-enable TopologyExtensions if switched off by BIOS */
  526. if ((c->x86 == 0x15) &&
  527. (c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
  528. !cpu_has(c, X86_FEATURE_TOPOEXT)) {
  529. if (!rdmsrl_safe(0xc0011005, &value)) {
  530. value |= 1ULL << 54;
  531. wrmsrl_safe(0xc0011005, value);
  532. rdmsrl(0xc0011005, value);
  533. if (value & (1ULL << 54)) {
  534. set_cpu_cap(c, X86_FEATURE_TOPOEXT);
  535. printk(KERN_INFO FW_INFO "CPU: Re-enabling "
  536. "disabled Topology Extensions Support\n");
  537. }
  538. }
  539. }
  540. /*
  541. * The way access filter has a performance penalty on some workloads.
  542. * Disable it on the affected CPUs.
  543. */
  544. if ((c->x86 == 0x15) &&
  545. (c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
  546. if (!rdmsrl_safe(0xc0011021, &value) && !(value & 0x1E)) {
  547. value |= 0x1E;
  548. wrmsrl_safe(0xc0011021, value);
  549. }
  550. }
  551. cpu_detect_cache_sizes(c);
  552. /* Multi core CPU? */
  553. if (c->extended_cpuid_level >= 0x80000008) {
  554. amd_detect_cmp(c);
  555. srat_detect_node(c);
  556. }
  557. #ifdef CONFIG_X86_32
  558. detect_ht(c);
  559. #endif
  560. init_amd_cacheinfo(c);
  561. if (c->x86 >= 0xf)
  562. set_cpu_cap(c, X86_FEATURE_K8);
  563. if (cpu_has_xmm2) {
  564. /* MFENCE stops RDTSC speculation */
  565. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  566. }
  567. #ifdef CONFIG_X86_64
  568. if (c->x86 == 0x10) {
  569. /* do this for boot cpu */
  570. if (c == &boot_cpu_data)
  571. check_enable_amd_mmconf_dmi();
  572. fam10h_check_enable_mmcfg();
  573. }
  574. if (c == &boot_cpu_data && c->x86 >= 0xf) {
  575. unsigned long long tseg;
  576. /*
  577. * Split up direct mapping around the TSEG SMM area.
  578. * Don't do it for gbpages because there seems very little
  579. * benefit in doing so.
  580. */
  581. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  582. unsigned long pfn = tseg >> PAGE_SHIFT;
  583. printk(KERN_DEBUG "tseg: %010llx\n", tseg);
  584. if (pfn_range_is_mapped(pfn, pfn + 1))
  585. set_memory_4k((unsigned long)__va(tseg), 1);
  586. }
  587. }
  588. #endif
  589. /*
  590. * Family 0x12 and above processors have APIC timer
  591. * running in deep C states.
  592. */
  593. if (c->x86 > 0x11)
  594. set_cpu_cap(c, X86_FEATURE_ARAT);
  595. if (c->x86 == 0x10) {
  596. /*
  597. * Disable GART TLB Walk Errors on Fam10h. We do this here
  598. * because this is always needed when GART is enabled, even in a
  599. * kernel which has no MCE support built in.
  600. * BIOS should disable GartTlbWlk Errors themself. If
  601. * it doesn't do it here as suggested by the BKDG.
  602. *
  603. * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
  604. */
  605. u64 mask;
  606. int err;
  607. err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
  608. if (err == 0) {
  609. mask |= (1 << 10);
  610. wrmsrl_safe(MSR_AMD64_MCx_MASK(4), mask);
  611. }
  612. /*
  613. * On family 10h BIOS may not have properly enabled WC+ support,
  614. * causing it to be converted to CD memtype. This may result in
  615. * performance degradation for certain nested-paging guests.
  616. * Prevent this conversion by clearing bit 24 in
  617. * MSR_AMD64_BU_CFG2.
  618. *
  619. * NOTE: we want to use the _safe accessors so as not to #GP kvm
  620. * guests on older kvm hosts.
  621. */
  622. rdmsrl_safe(MSR_AMD64_BU_CFG2, &value);
  623. value &= ~(1ULL << 24);
  624. wrmsrl_safe(MSR_AMD64_BU_CFG2, value);
  625. if (cpu_has_amd_erratum(c, amd_erratum_383))
  626. set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
  627. }
  628. if (cpu_has_amd_erratum(c, amd_erratum_400))
  629. set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
  630. rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
  631. }
  632. #ifdef CONFIG_X86_32
  633. static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  634. {
  635. /* AMD errata T13 (order #21922) */
  636. if ((c->x86 == 6)) {
  637. /* Duron Rev A0 */
  638. if (c->x86_model == 3 && c->x86_mask == 0)
  639. size = 64;
  640. /* Tbird rev A1/A2 */
  641. if (c->x86_model == 4 &&
  642. (c->x86_mask == 0 || c->x86_mask == 1))
  643. size = 256;
  644. }
  645. return size;
  646. }
  647. #endif
  648. static void cpu_set_tlb_flushall_shift(struct cpuinfo_x86 *c)
  649. {
  650. tlb_flushall_shift = 6;
  651. }
  652. static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
  653. {
  654. u32 ebx, eax, ecx, edx;
  655. u16 mask = 0xfff;
  656. if (c->x86 < 0xf)
  657. return;
  658. if (c->extended_cpuid_level < 0x80000006)
  659. return;
  660. cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
  661. tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
  662. tlb_lli_4k[ENTRIES] = ebx & mask;
  663. /*
  664. * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
  665. * characteristics from the CPUID function 0x80000005 instead.
  666. */
  667. if (c->x86 == 0xf) {
  668. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  669. mask = 0xff;
  670. }
  671. /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  672. if (!((eax >> 16) & mask))
  673. tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
  674. else
  675. tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
  676. /* a 4M entry uses two 2M entries */
  677. tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
  678. /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  679. if (!(eax & mask)) {
  680. /* Erratum 658 */
  681. if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
  682. tlb_lli_2m[ENTRIES] = 1024;
  683. } else {
  684. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  685. tlb_lli_2m[ENTRIES] = eax & 0xff;
  686. }
  687. } else
  688. tlb_lli_2m[ENTRIES] = eax & mask;
  689. tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
  690. cpu_set_tlb_flushall_shift(c);
  691. }
  692. static const struct cpu_dev amd_cpu_dev = {
  693. .c_vendor = "AMD",
  694. .c_ident = { "AuthenticAMD" },
  695. #ifdef CONFIG_X86_32
  696. .legacy_models = {
  697. { .family = 4, .model_names =
  698. {
  699. [3] = "486 DX/2",
  700. [7] = "486 DX/2-WB",
  701. [8] = "486 DX/4",
  702. [9] = "486 DX/4-WB",
  703. [14] = "Am5x86-WT",
  704. [15] = "Am5x86-WB"
  705. }
  706. },
  707. },
  708. .legacy_cache_size = amd_size_cache,
  709. #endif
  710. .c_early_init = early_init_amd,
  711. .c_detect_tlb = cpu_detect_tlb_amd,
  712. .c_bsp_init = bsp_init_amd,
  713. .c_init = init_amd,
  714. .c_x86_vendor = X86_VENDOR_AMD,
  715. };
  716. cpu_dev_register(amd_cpu_dev);
  717. /*
  718. * AMD errata checking
  719. *
  720. * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
  721. * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
  722. * have an OSVW id assigned, which it takes as first argument. Both take a
  723. * variable number of family-specific model-stepping ranges created by
  724. * AMD_MODEL_RANGE().
  725. *
  726. * Example:
  727. *
  728. * const int amd_erratum_319[] =
  729. * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
  730. * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
  731. * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
  732. */
  733. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  734. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  735. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  736. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  737. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  738. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  739. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  740. static const int amd_erratum_400[] =
  741. AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
  742. AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
  743. static const int amd_erratum_383[] =
  744. AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
  745. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
  746. {
  747. int osvw_id = *erratum++;
  748. u32 range;
  749. u32 ms;
  750. if (osvw_id >= 0 && osvw_id < 65536 &&
  751. cpu_has(cpu, X86_FEATURE_OSVW)) {
  752. u64 osvw_len;
  753. rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
  754. if (osvw_id < osvw_len) {
  755. u64 osvw_bits;
  756. rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
  757. osvw_bits);
  758. return osvw_bits & (1ULL << (osvw_id & 0x3f));
  759. }
  760. }
  761. /* OSVW unavailable or ID unknown, match family-model-stepping range */
  762. ms = (cpu->x86_model << 4) | cpu->x86_mask;
  763. while ((range = *erratum++))
  764. if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
  765. (ms >= AMD_MODEL_RANGE_START(range)) &&
  766. (ms <= AMD_MODEL_RANGE_END(range)))
  767. return true;
  768. return false;
  769. }