tlb_nohash.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * This file contains the routines for TLB flushing.
  3. * On machines where the MMU does not use a hash table to store virtual to
  4. * physical translations (ie, SW loaded TLBs or Book3E compilant processors,
  5. * this does -not- include 603 however which shares the implementation with
  6. * hash based processors)
  7. *
  8. * -- BenH
  9. *
  10. * Copyright 2008,2009 Ben Herrenschmidt <benh@kernel.crashing.org>
  11. * IBM Corp.
  12. *
  13. * Derived from arch/ppc/mm/init.c:
  14. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  15. *
  16. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  17. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  18. * Copyright (C) 1996 Paul Mackerras
  19. *
  20. * Derived from "arch/i386/mm/init.c"
  21. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version
  26. * 2 of the License, or (at your option) any later version.
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/export.h>
  31. #include <linux/mm.h>
  32. #include <linux/init.h>
  33. #include <linux/highmem.h>
  34. #include <linux/pagemap.h>
  35. #include <linux/preempt.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/memblock.h>
  38. #include <linux/of_fdt.h>
  39. #include <linux/hugetlb.h>
  40. #include <asm/tlbflush.h>
  41. #include <asm/tlb.h>
  42. #include <asm/code-patching.h>
  43. #include <asm/hugetlb.h>
  44. #include <asm/paca.h>
  45. #include "mmu_decl.h"
  46. /*
  47. * This struct lists the sw-supported page sizes. The hardawre MMU may support
  48. * other sizes not listed here. The .ind field is only used on MMUs that have
  49. * indirect page table entries.
  50. */
  51. #ifdef CONFIG_PPC_BOOK3E_MMU
  52. #ifdef CONFIG_PPC_FSL_BOOK3E
  53. struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT] = {
  54. [MMU_PAGE_4K] = {
  55. .shift = 12,
  56. .enc = BOOK3E_PAGESZ_4K,
  57. },
  58. [MMU_PAGE_2M] = {
  59. .shift = 21,
  60. .enc = BOOK3E_PAGESZ_2M,
  61. },
  62. [MMU_PAGE_4M] = {
  63. .shift = 22,
  64. .enc = BOOK3E_PAGESZ_4M,
  65. },
  66. [MMU_PAGE_16M] = {
  67. .shift = 24,
  68. .enc = BOOK3E_PAGESZ_16M,
  69. },
  70. [MMU_PAGE_64M] = {
  71. .shift = 26,
  72. .enc = BOOK3E_PAGESZ_64M,
  73. },
  74. [MMU_PAGE_256M] = {
  75. .shift = 28,
  76. .enc = BOOK3E_PAGESZ_256M,
  77. },
  78. [MMU_PAGE_1G] = {
  79. .shift = 30,
  80. .enc = BOOK3E_PAGESZ_1GB,
  81. },
  82. };
  83. #else
  84. struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT] = {
  85. [MMU_PAGE_4K] = {
  86. .shift = 12,
  87. .ind = 20,
  88. .enc = BOOK3E_PAGESZ_4K,
  89. },
  90. [MMU_PAGE_16K] = {
  91. .shift = 14,
  92. .enc = BOOK3E_PAGESZ_16K,
  93. },
  94. [MMU_PAGE_64K] = {
  95. .shift = 16,
  96. .ind = 28,
  97. .enc = BOOK3E_PAGESZ_64K,
  98. },
  99. [MMU_PAGE_1M] = {
  100. .shift = 20,
  101. .enc = BOOK3E_PAGESZ_1M,
  102. },
  103. [MMU_PAGE_16M] = {
  104. .shift = 24,
  105. .ind = 36,
  106. .enc = BOOK3E_PAGESZ_16M,
  107. },
  108. [MMU_PAGE_256M] = {
  109. .shift = 28,
  110. .enc = BOOK3E_PAGESZ_256M,
  111. },
  112. [MMU_PAGE_1G] = {
  113. .shift = 30,
  114. .enc = BOOK3E_PAGESZ_1GB,
  115. },
  116. };
  117. #endif /* CONFIG_FSL_BOOKE */
  118. static inline int mmu_get_tsize(int psize)
  119. {
  120. return mmu_psize_defs[psize].enc;
  121. }
  122. #else
  123. static inline int mmu_get_tsize(int psize)
  124. {
  125. /* This isn't used on !Book3E for now */
  126. return 0;
  127. }
  128. #endif /* CONFIG_PPC_BOOK3E_MMU */
  129. /* The variables below are currently only used on 64-bit Book3E
  130. * though this will probably be made common with other nohash
  131. * implementations at some point
  132. */
  133. #ifdef CONFIG_PPC64
  134. int mmu_linear_psize; /* Page size used for the linear mapping */
  135. int mmu_pte_psize; /* Page size used for PTE pages */
  136. int mmu_vmemmap_psize; /* Page size used for the virtual mem map */
  137. int book3e_htw_mode; /* HW tablewalk? Value is PPC_HTW_* */
  138. unsigned long linear_map_top; /* Top of linear mapping */
  139. #endif /* CONFIG_PPC64 */
  140. #ifdef CONFIG_PPC_FSL_BOOK3E
  141. /* next_tlbcam_idx is used to round-robin tlbcam entry assignment */
  142. DEFINE_PER_CPU(int, next_tlbcam_idx);
  143. EXPORT_PER_CPU_SYMBOL(next_tlbcam_idx);
  144. #endif
  145. /*
  146. * Base TLB flushing operations:
  147. *
  148. * - flush_tlb_mm(mm) flushes the specified mm context TLB's
  149. * - flush_tlb_page(vma, vmaddr) flushes one page
  150. * - flush_tlb_range(vma, start, end) flushes a range of pages
  151. * - flush_tlb_kernel_range(start, end) flushes kernel pages
  152. *
  153. * - local_* variants of page and mm only apply to the current
  154. * processor
  155. */
  156. /*
  157. * These are the base non-SMP variants of page and mm flushing
  158. */
  159. void local_flush_tlb_mm(struct mm_struct *mm)
  160. {
  161. unsigned int pid;
  162. preempt_disable();
  163. pid = mm->context.id;
  164. if (pid != MMU_NO_CONTEXT)
  165. _tlbil_pid(pid);
  166. preempt_enable();
  167. }
  168. EXPORT_SYMBOL(local_flush_tlb_mm);
  169. void __local_flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  170. int tsize, int ind)
  171. {
  172. unsigned int pid;
  173. preempt_disable();
  174. pid = mm ? mm->context.id : 0;
  175. if (pid != MMU_NO_CONTEXT)
  176. _tlbil_va(vmaddr, pid, tsize, ind);
  177. preempt_enable();
  178. }
  179. void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  180. {
  181. __local_flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  182. mmu_get_tsize(mmu_virtual_psize), 0);
  183. }
  184. EXPORT_SYMBOL(local_flush_tlb_page);
  185. /*
  186. * And here are the SMP non-local implementations
  187. */
  188. #ifdef CONFIG_SMP
  189. static DEFINE_RAW_SPINLOCK(tlbivax_lock);
  190. static int mm_is_core_local(struct mm_struct *mm)
  191. {
  192. return cpumask_subset(mm_cpumask(mm),
  193. topology_thread_cpumask(smp_processor_id()));
  194. }
  195. struct tlb_flush_param {
  196. unsigned long addr;
  197. unsigned int pid;
  198. unsigned int tsize;
  199. unsigned int ind;
  200. };
  201. static void do_flush_tlb_mm_ipi(void *param)
  202. {
  203. struct tlb_flush_param *p = param;
  204. _tlbil_pid(p ? p->pid : 0);
  205. }
  206. static void do_flush_tlb_page_ipi(void *param)
  207. {
  208. struct tlb_flush_param *p = param;
  209. _tlbil_va(p->addr, p->pid, p->tsize, p->ind);
  210. }
  211. /* Note on invalidations and PID:
  212. *
  213. * We snapshot the PID with preempt disabled. At this point, it can still
  214. * change either because:
  215. * - our context is being stolen (PID -> NO_CONTEXT) on another CPU
  216. * - we are invaliating some target that isn't currently running here
  217. * and is concurrently acquiring a new PID on another CPU
  218. * - some other CPU is re-acquiring a lost PID for this mm
  219. * etc...
  220. *
  221. * However, this shouldn't be a problem as we only guarantee
  222. * invalidation of TLB entries present prior to this call, so we
  223. * don't care about the PID changing, and invalidating a stale PID
  224. * is generally harmless.
  225. */
  226. void flush_tlb_mm(struct mm_struct *mm)
  227. {
  228. unsigned int pid;
  229. preempt_disable();
  230. pid = mm->context.id;
  231. if (unlikely(pid == MMU_NO_CONTEXT))
  232. goto no_context;
  233. if (!mm_is_core_local(mm)) {
  234. struct tlb_flush_param p = { .pid = pid };
  235. /* Ignores smp_processor_id() even if set. */
  236. smp_call_function_many(mm_cpumask(mm),
  237. do_flush_tlb_mm_ipi, &p, 1);
  238. }
  239. _tlbil_pid(pid);
  240. no_context:
  241. preempt_enable();
  242. }
  243. EXPORT_SYMBOL(flush_tlb_mm);
  244. void __flush_tlb_page(struct mm_struct *mm, unsigned long vmaddr,
  245. int tsize, int ind)
  246. {
  247. struct cpumask *cpu_mask;
  248. unsigned int pid;
  249. preempt_disable();
  250. pid = mm ? mm->context.id : 0;
  251. if (unlikely(pid == MMU_NO_CONTEXT))
  252. goto bail;
  253. cpu_mask = mm_cpumask(mm);
  254. if (!mm_is_core_local(mm)) {
  255. /* If broadcast tlbivax is supported, use it */
  256. if (mmu_has_feature(MMU_FTR_USE_TLBIVAX_BCAST)) {
  257. int lock = mmu_has_feature(MMU_FTR_LOCK_BCAST_INVAL);
  258. if (lock)
  259. raw_spin_lock(&tlbivax_lock);
  260. _tlbivax_bcast(vmaddr, pid, tsize, ind);
  261. if (lock)
  262. raw_spin_unlock(&tlbivax_lock);
  263. goto bail;
  264. } else {
  265. struct tlb_flush_param p = {
  266. .pid = pid,
  267. .addr = vmaddr,
  268. .tsize = tsize,
  269. .ind = ind,
  270. };
  271. /* Ignores smp_processor_id() even if set in cpu_mask */
  272. smp_call_function_many(cpu_mask,
  273. do_flush_tlb_page_ipi, &p, 1);
  274. }
  275. }
  276. _tlbil_va(vmaddr, pid, tsize, ind);
  277. bail:
  278. preempt_enable();
  279. }
  280. void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
  281. {
  282. #ifdef CONFIG_HUGETLB_PAGE
  283. if (vma && is_vm_hugetlb_page(vma))
  284. flush_hugetlb_page(vma, vmaddr);
  285. #endif
  286. __flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr,
  287. mmu_get_tsize(mmu_virtual_psize), 0);
  288. }
  289. EXPORT_SYMBOL(flush_tlb_page);
  290. #endif /* CONFIG_SMP */
  291. #ifdef CONFIG_PPC_47x
  292. void __init early_init_mmu_47x(void)
  293. {
  294. #ifdef CONFIG_SMP
  295. unsigned long root = of_get_flat_dt_root();
  296. if (of_get_flat_dt_prop(root, "cooperative-partition", NULL))
  297. mmu_clear_feature(MMU_FTR_USE_TLBIVAX_BCAST);
  298. #endif /* CONFIG_SMP */
  299. }
  300. #endif /* CONFIG_PPC_47x */
  301. /*
  302. * Flush kernel TLB entries in the given range
  303. */
  304. void flush_tlb_kernel_range(unsigned long start, unsigned long end)
  305. {
  306. #ifdef CONFIG_SMP
  307. preempt_disable();
  308. smp_call_function(do_flush_tlb_mm_ipi, NULL, 1);
  309. _tlbil_pid(0);
  310. preempt_enable();
  311. #else
  312. _tlbil_pid(0);
  313. #endif
  314. }
  315. EXPORT_SYMBOL(flush_tlb_kernel_range);
  316. /*
  317. * Currently, for range flushing, we just do a full mm flush. This should
  318. * be optimized based on a threshold on the size of the range, since
  319. * some implementation can stack multiple tlbivax before a tlbsync but
  320. * for now, we keep it that way
  321. */
  322. void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  323. unsigned long end)
  324. {
  325. flush_tlb_mm(vma->vm_mm);
  326. }
  327. EXPORT_SYMBOL(flush_tlb_range);
  328. void tlb_flush(struct mmu_gather *tlb)
  329. {
  330. flush_tlb_mm(tlb->mm);
  331. }
  332. /*
  333. * Below are functions specific to the 64-bit variant of Book3E though that
  334. * may change in the future
  335. */
  336. #ifdef CONFIG_PPC64
  337. /*
  338. * Handling of virtual linear page tables or indirect TLB entries
  339. * flushing when PTE pages are freed
  340. */
  341. void tlb_flush_pgtable(struct mmu_gather *tlb, unsigned long address)
  342. {
  343. int tsize = mmu_psize_defs[mmu_pte_psize].enc;
  344. if (book3e_htw_mode != PPC_HTW_NONE) {
  345. unsigned long start = address & PMD_MASK;
  346. unsigned long end = address + PMD_SIZE;
  347. unsigned long size = 1UL << mmu_psize_defs[mmu_pte_psize].shift;
  348. /* This isn't the most optimal, ideally we would factor out the
  349. * while preempt & CPU mask mucking around, or even the IPI but
  350. * it will do for now
  351. */
  352. while (start < end) {
  353. __flush_tlb_page(tlb->mm, start, tsize, 1);
  354. start += size;
  355. }
  356. } else {
  357. unsigned long rmask = 0xf000000000000000ul;
  358. unsigned long rid = (address & rmask) | 0x1000000000000000ul;
  359. unsigned long vpte = address & ~rmask;
  360. #ifdef CONFIG_PPC_64K_PAGES
  361. vpte = (vpte >> (PAGE_SHIFT - 4)) & ~0xfffful;
  362. #else
  363. vpte = (vpte >> (PAGE_SHIFT - 3)) & ~0xffful;
  364. #endif
  365. vpte |= rid;
  366. __flush_tlb_page(tlb->mm, vpte, tsize, 0);
  367. }
  368. }
  369. static void setup_page_sizes(void)
  370. {
  371. unsigned int tlb0cfg;
  372. unsigned int tlb0ps;
  373. unsigned int eptcfg;
  374. int i, psize;
  375. #ifdef CONFIG_PPC_FSL_BOOK3E
  376. unsigned int mmucfg = mfspr(SPRN_MMUCFG);
  377. int fsl_mmu = mmu_has_feature(MMU_FTR_TYPE_FSL_E);
  378. if (fsl_mmu && (mmucfg & MMUCFG_MAVN) == MMUCFG_MAVN_V1) {
  379. unsigned int tlb1cfg = mfspr(SPRN_TLB1CFG);
  380. unsigned int min_pg, max_pg;
  381. min_pg = (tlb1cfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
  382. max_pg = (tlb1cfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
  383. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  384. struct mmu_psize_def *def;
  385. unsigned int shift;
  386. def = &mmu_psize_defs[psize];
  387. shift = def->shift;
  388. if (shift == 0 || shift & 1)
  389. continue;
  390. /* adjust to be in terms of 4^shift Kb */
  391. shift = (shift - 10) >> 1;
  392. if ((shift >= min_pg) && (shift <= max_pg))
  393. def->flags |= MMU_PAGE_SIZE_DIRECT;
  394. }
  395. goto out;
  396. }
  397. if (fsl_mmu && (mmucfg & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
  398. u32 tlb1cfg, tlb1ps;
  399. tlb0cfg = mfspr(SPRN_TLB0CFG);
  400. tlb1cfg = mfspr(SPRN_TLB1CFG);
  401. tlb1ps = mfspr(SPRN_TLB1PS);
  402. eptcfg = mfspr(SPRN_EPTCFG);
  403. if ((tlb1cfg & TLBnCFG_IND) && (tlb0cfg & TLBnCFG_PT))
  404. book3e_htw_mode = PPC_HTW_E6500;
  405. /*
  406. * We expect 4K subpage size and unrestricted indirect size.
  407. * The lack of a restriction on indirect size is a Freescale
  408. * extension, indicated by PSn = 0 but SPSn != 0.
  409. */
  410. if (eptcfg != 2)
  411. book3e_htw_mode = PPC_HTW_NONE;
  412. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  413. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  414. if (tlb1ps & (1U << (def->shift - 10))) {
  415. def->flags |= MMU_PAGE_SIZE_DIRECT;
  416. if (book3e_htw_mode && psize == MMU_PAGE_2M)
  417. def->flags |= MMU_PAGE_SIZE_INDIRECT;
  418. }
  419. }
  420. goto out;
  421. }
  422. #endif
  423. tlb0cfg = mfspr(SPRN_TLB0CFG);
  424. tlb0ps = mfspr(SPRN_TLB0PS);
  425. eptcfg = mfspr(SPRN_EPTCFG);
  426. /* Look for supported direct sizes */
  427. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  428. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  429. if (tlb0ps & (1U << (def->shift - 10)))
  430. def->flags |= MMU_PAGE_SIZE_DIRECT;
  431. }
  432. /* Indirect page sizes supported ? */
  433. if ((tlb0cfg & TLBnCFG_IND) == 0 ||
  434. (tlb0cfg & TLBnCFG_PT) == 0)
  435. goto out;
  436. book3e_htw_mode = PPC_HTW_IBM;
  437. /* Now, we only deal with one IND page size for each
  438. * direct size. Hopefully all implementations today are
  439. * unambiguous, but we might want to be careful in the
  440. * future.
  441. */
  442. for (i = 0; i < 3; i++) {
  443. unsigned int ps, sps;
  444. sps = eptcfg & 0x1f;
  445. eptcfg >>= 5;
  446. ps = eptcfg & 0x1f;
  447. eptcfg >>= 5;
  448. if (!ps || !sps)
  449. continue;
  450. for (psize = 0; psize < MMU_PAGE_COUNT; psize++) {
  451. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  452. if (ps == (def->shift - 10))
  453. def->flags |= MMU_PAGE_SIZE_INDIRECT;
  454. if (sps == (def->shift - 10))
  455. def->ind = ps + 10;
  456. }
  457. }
  458. out:
  459. /* Cleanup array and print summary */
  460. pr_info("MMU: Supported page sizes\n");
  461. for (psize = 0; psize < MMU_PAGE_COUNT; ++psize) {
  462. struct mmu_psize_def *def = &mmu_psize_defs[psize];
  463. const char *__page_type_names[] = {
  464. "unsupported",
  465. "direct",
  466. "indirect",
  467. "direct & indirect"
  468. };
  469. if (def->flags == 0) {
  470. def->shift = 0;
  471. continue;
  472. }
  473. pr_info(" %8ld KB as %s\n", 1ul << (def->shift - 10),
  474. __page_type_names[def->flags & 0x3]);
  475. }
  476. }
  477. static void setup_mmu_htw(void)
  478. {
  479. /*
  480. * If we want to use HW tablewalk, enable it by patching the TLB miss
  481. * handlers to branch to the one dedicated to it.
  482. */
  483. switch (book3e_htw_mode) {
  484. case PPC_HTW_IBM:
  485. patch_exception(0x1c0, exc_data_tlb_miss_htw_book3e);
  486. patch_exception(0x1e0, exc_instruction_tlb_miss_htw_book3e);
  487. break;
  488. #ifdef CONFIG_PPC_FSL_BOOK3E
  489. case PPC_HTW_E6500:
  490. patch_exception(0x1c0, exc_data_tlb_miss_e6500_book3e);
  491. patch_exception(0x1e0, exc_instruction_tlb_miss_e6500_book3e);
  492. break;
  493. #endif
  494. }
  495. pr_info("MMU: Book3E HW tablewalk %s\n",
  496. book3e_htw_mode != PPC_HTW_NONE ? "enabled" : "not supported");
  497. }
  498. /*
  499. * Early initialization of the MMU TLB code
  500. */
  501. static void __early_init_mmu(int boot_cpu)
  502. {
  503. unsigned int mas4;
  504. /* XXX This will have to be decided at runtime, but right
  505. * now our boot and TLB miss code hard wires it. Ideally
  506. * we should find out a suitable page size and patch the
  507. * TLB miss code (either that or use the PACA to store
  508. * the value we want)
  509. */
  510. mmu_linear_psize = MMU_PAGE_1G;
  511. /* XXX This should be decided at runtime based on supported
  512. * page sizes in the TLB, but for now let's assume 16M is
  513. * always there and a good fit (which it probably is)
  514. */
  515. mmu_vmemmap_psize = MMU_PAGE_16M;
  516. /* XXX This code only checks for TLB 0 capabilities and doesn't
  517. * check what page size combos are supported by the HW. It
  518. * also doesn't handle the case where a separate array holds
  519. * the IND entries from the array loaded by the PT.
  520. */
  521. if (boot_cpu) {
  522. /* Look for supported page sizes */
  523. setup_page_sizes();
  524. /* Look for HW tablewalk support */
  525. setup_mmu_htw();
  526. }
  527. /* Set MAS4 based on page table setting */
  528. mas4 = 0x4 << MAS4_WIMGED_SHIFT;
  529. switch (book3e_htw_mode) {
  530. case PPC_HTW_E6500:
  531. mas4 |= MAS4_INDD;
  532. mas4 |= BOOK3E_PAGESZ_2M << MAS4_TSIZED_SHIFT;
  533. mas4 |= MAS4_TLBSELD(1);
  534. mmu_pte_psize = MMU_PAGE_2M;
  535. break;
  536. case PPC_HTW_IBM:
  537. mas4 |= MAS4_INDD;
  538. #ifdef CONFIG_PPC_64K_PAGES
  539. mas4 |= BOOK3E_PAGESZ_256M << MAS4_TSIZED_SHIFT;
  540. mmu_pte_psize = MMU_PAGE_256M;
  541. #else
  542. mas4 |= BOOK3E_PAGESZ_1M << MAS4_TSIZED_SHIFT;
  543. mmu_pte_psize = MMU_PAGE_1M;
  544. #endif
  545. break;
  546. case PPC_HTW_NONE:
  547. #ifdef CONFIG_PPC_64K_PAGES
  548. mas4 |= BOOK3E_PAGESZ_64K << MAS4_TSIZED_SHIFT;
  549. #else
  550. mas4 |= BOOK3E_PAGESZ_4K << MAS4_TSIZED_SHIFT;
  551. #endif
  552. mmu_pte_psize = mmu_virtual_psize;
  553. break;
  554. }
  555. mtspr(SPRN_MAS4, mas4);
  556. /* Set the global containing the top of the linear mapping
  557. * for use by the TLB miss code
  558. */
  559. linear_map_top = memblock_end_of_DRAM();
  560. #ifdef CONFIG_PPC_FSL_BOOK3E
  561. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E)) {
  562. unsigned int num_cams;
  563. /* use a quarter of the TLBCAM for bolted linear map */
  564. num_cams = (mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) / 4;
  565. linear_map_top = map_mem_in_cams(linear_map_top, num_cams);
  566. /* limit memory so we dont have linear faults */
  567. memblock_enforce_memory_limit(linear_map_top);
  568. if (book3e_htw_mode == PPC_HTW_NONE) {
  569. patch_exception(0x1c0, exc_data_tlb_miss_bolted_book3e);
  570. patch_exception(0x1e0,
  571. exc_instruction_tlb_miss_bolted_book3e);
  572. }
  573. }
  574. #endif
  575. /* A sync won't hurt us after mucking around with
  576. * the MMU configuration
  577. */
  578. mb();
  579. memblock_set_current_limit(linear_map_top);
  580. }
  581. void __init early_init_mmu(void)
  582. {
  583. __early_init_mmu(1);
  584. }
  585. void early_init_mmu_secondary(void)
  586. {
  587. __early_init_mmu(0);
  588. }
  589. void setup_initial_memory_limit(phys_addr_t first_memblock_base,
  590. phys_addr_t first_memblock_size)
  591. {
  592. /* On non-FSL Embedded 64-bit, we adjust the RMA size to match
  593. * the bolted TLB entry. We know for now that only 1G
  594. * entries are supported though that may eventually
  595. * change.
  596. *
  597. * on FSL Embedded 64-bit, we adjust the RMA size to match the
  598. * first bolted TLB entry size. We still limit max to 1G even if
  599. * the TLB could cover more. This is due to what the early init
  600. * code is setup to do.
  601. *
  602. * We crop it to the size of the first MEMBLOCK to
  603. * avoid going over total available memory just in case...
  604. */
  605. #ifdef CONFIG_PPC_FSL_BOOK3E
  606. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E)) {
  607. unsigned long linear_sz;
  608. linear_sz = calc_cam_sz(first_memblock_size, PAGE_OFFSET,
  609. first_memblock_base);
  610. ppc64_rma_size = min_t(u64, linear_sz, 0x40000000);
  611. } else
  612. #endif
  613. ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
  614. /* Finally limit subsequent allocations */
  615. memblock_set_current_limit(first_memblock_base + ppc64_rma_size);
  616. }
  617. #else /* ! CONFIG_PPC64 */
  618. void __init early_init_mmu(void)
  619. {
  620. #ifdef CONFIG_PPC_47x
  621. early_init_mmu_47x();
  622. #endif
  623. }
  624. #endif /* CONFIG_PPC64 */