fixup-malta.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. #include <linux/init.h>
  2. #include <linux/pci.h>
  3. #include <asm/mips-boards/piix4.h>
  4. /* PCI interrupt pins */
  5. #define PCIA 1
  6. #define PCIB 2
  7. #define PCIC 3
  8. #define PCID 4
  9. /* This table is filled in by interrogating the PIIX4 chip */
  10. static char pci_irq[5] = {
  11. };
  12. static char irq_tab[][5] __initdata = {
  13. /* INTA INTB INTC INTD */
  14. {0, 0, 0, 0, 0 }, /* 0: GT64120 PCI bridge */
  15. {0, 0, 0, 0, 0 }, /* 1: Unused */
  16. {0, 0, 0, 0, 0 }, /* 2: Unused */
  17. {0, 0, 0, 0, 0 }, /* 3: Unused */
  18. {0, 0, 0, 0, 0 }, /* 4: Unused */
  19. {0, 0, 0, 0, 0 }, /* 5: Unused */
  20. {0, 0, 0, 0, 0 }, /* 6: Unused */
  21. {0, 0, 0, 0, 0 }, /* 7: Unused */
  22. {0, 0, 0, 0, 0 }, /* 8: Unused */
  23. {0, 0, 0, 0, 0 }, /* 9: Unused */
  24. {0, 0, 0, 0, PCID }, /* 10: PIIX4 USB */
  25. {0, PCIB, 0, 0, 0 }, /* 11: AMD 79C973 Ethernet */
  26. {0, PCIC, 0, 0, 0 }, /* 12: Crystal 4281 Sound */
  27. {0, 0, 0, 0, 0 }, /* 13: Unused */
  28. {0, 0, 0, 0, 0 }, /* 14: Unused */
  29. {0, 0, 0, 0, 0 }, /* 15: Unused */
  30. {0, 0, 0, 0, 0 }, /* 16: Unused */
  31. {0, 0, 0, 0, 0 }, /* 17: Bonito/SOC-it PCI Bridge*/
  32. {0, PCIA, PCIB, PCIC, PCID }, /* 18: PCI Slot 1 */
  33. {0, PCIB, PCIC, PCID, PCIA }, /* 19: PCI Slot 2 */
  34. {0, PCIC, PCID, PCIA, PCIB }, /* 20: PCI Slot 3 */
  35. {0, PCID, PCIA, PCIB, PCIC } /* 21: PCI Slot 4 */
  36. };
  37. int __init pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  38. {
  39. int virq;
  40. virq = irq_tab[slot][pin];
  41. return pci_irq[virq];
  42. }
  43. /* Do platform specific device initialization at pci_enable_device() time */
  44. int pcibios_plat_dev_init(struct pci_dev *dev)
  45. {
  46. return 0;
  47. }
  48. static void malta_piix_func0_fixup(struct pci_dev *pdev)
  49. {
  50. unsigned char reg_val;
  51. u32 reg_val32;
  52. /* PIIX PIRQC[A:D] irq mappings */
  53. static int piixirqmap[PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MAX] = {
  54. 0, 0, 0, 3,
  55. 4, 5, 6, 7,
  56. 0, 9, 10, 11,
  57. 12, 0, 14, 15
  58. };
  59. int i;
  60. /* Interrogate PIIX4 to get PCI IRQ mapping */
  61. for (i = 0; i <= 3; i++) {
  62. pci_read_config_byte(pdev, PIIX4_FUNC0_PIRQRC+i, &reg_val);
  63. if (reg_val & PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_DISABLE)
  64. pci_irq[PCIA+i] = 0; /* Disabled */
  65. else
  66. pci_irq[PCIA+i] = piixirqmap[reg_val &
  67. PIIX4_FUNC0_PIRQRC_IRQ_ROUTING_MASK];
  68. }
  69. /* Done by YAMON 2.00 onwards */
  70. if (PCI_SLOT(pdev->devfn) == 10) {
  71. /*
  72. * Set top of main memory accessible by ISA or DMA
  73. * devices to 16 Mb.
  74. */
  75. pci_read_config_byte(pdev, PIIX4_FUNC0_TOM, &reg_val);
  76. pci_write_config_byte(pdev, PIIX4_FUNC0_TOM, reg_val |
  77. PIIX4_FUNC0_TOM_TOP_OF_MEMORY_MASK);
  78. }
  79. /* Mux SERIRQ to its pin */
  80. pci_read_config_dword(pdev, PIIX4_FUNC0_GENCFG, &reg_val32);
  81. pci_write_config_dword(pdev, PIIX4_FUNC0_GENCFG,
  82. reg_val32 | PIIX4_FUNC0_GENCFG_SERIRQ);
  83. /* Enable SERIRQ */
  84. pci_read_config_byte(pdev, PIIX4_FUNC0_SERIRQC, &reg_val);
  85. reg_val |= PIIX4_FUNC0_SERIRQC_EN | PIIX4_FUNC0_SERIRQC_CONT;
  86. pci_write_config_byte(pdev, PIIX4_FUNC0_SERIRQC, reg_val);
  87. }
  88. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
  89. malta_piix_func0_fixup);
  90. static void malta_piix_func1_fixup(struct pci_dev *pdev)
  91. {
  92. unsigned char reg_val;
  93. /* Done by YAMON 2.02 onwards */
  94. if (PCI_SLOT(pdev->devfn) == 10) {
  95. /*
  96. * IDE Decode enable.
  97. */
  98. pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
  99. &reg_val);
  100. pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_PRIMARY_HI,
  101. reg_val|PIIX4_FUNC1_IDETIM_PRIMARY_HI_IDE_DECODE_EN);
  102. pci_read_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
  103. &reg_val);
  104. pci_write_config_byte(pdev, PIIX4_FUNC1_IDETIM_SECONDARY_HI,
  105. reg_val|PIIX4_FUNC1_IDETIM_SECONDARY_HI_IDE_DECODE_EN);
  106. }
  107. }
  108. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB,
  109. malta_piix_func1_fixup);
  110. /* Enable PCI 2.1 compatibility in PIIX4 */
  111. static void quirk_dlcsetup(struct pci_dev *dev)
  112. {
  113. u8 odlc, ndlc;
  114. (void) pci_read_config_byte(dev, PIIX4_FUNC0_DLC, &odlc);
  115. /* Enable passive releases and delayed transaction */
  116. ndlc = odlc | PIIX4_FUNC0_DLC_USBPR_EN |
  117. PIIX4_FUNC0_DLC_PASSIVE_RELEASE_EN |
  118. PIIX4_FUNC0_DLC_DELAYED_TRANSACTION_EN;
  119. (void) pci_write_config_byte(dev, PIIX4_FUNC0_DLC, ndlc);
  120. }
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_0,
  122. quirk_dlcsetup);