setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Based on arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/export.h>
  20. #include <linux/kernel.h>
  21. #include <linux/stddef.h>
  22. #include <linux/ioport.h>
  23. #include <linux/delay.h>
  24. #include <linux/utsname.h>
  25. #include <linux/initrd.h>
  26. #include <linux/console.h>
  27. #include <linux/bootmem.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/screen_info.h>
  30. #include <linux/init.h>
  31. #include <linux/kexec.h>
  32. #include <linux/crash_dump.h>
  33. #include <linux/root_dev.h>
  34. #include <linux/clk-provider.h>
  35. #include <linux/cpu.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/smp.h>
  38. #include <linux/fs.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/memblock.h>
  41. #include <linux/of_fdt.h>
  42. #include <linux/of_platform.h>
  43. #include <asm/cputype.h>
  44. #include <asm/elf.h>
  45. #include <asm/cputable.h>
  46. #include <asm/cpu_ops.h>
  47. #include <asm/sections.h>
  48. #include <asm/setup.h>
  49. #include <asm/smp_plat.h>
  50. #include <asm/cacheflush.h>
  51. #include <asm/tlbflush.h>
  52. #include <asm/traps.h>
  53. #include <asm/memblock.h>
  54. #include <asm/psci.h>
  55. unsigned int processor_id;
  56. EXPORT_SYMBOL(processor_id);
  57. unsigned long elf_hwcap __read_mostly;
  58. EXPORT_SYMBOL_GPL(elf_hwcap);
  59. #ifdef CONFIG_COMPAT
  60. #define COMPAT_ELF_HWCAP_DEFAULT \
  61. (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
  62. COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
  63. COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
  64. COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
  65. COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV)
  66. unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
  67. #endif
  68. static const char *cpu_name;
  69. static const char *machine_name;
  70. phys_addr_t __fdt_pointer __initdata;
  71. /*
  72. * Standard memory resources
  73. */
  74. static struct resource mem_res[] = {
  75. {
  76. .name = "Kernel code",
  77. .start = 0,
  78. .end = 0,
  79. .flags = IORESOURCE_MEM
  80. },
  81. {
  82. .name = "Kernel data",
  83. .start = 0,
  84. .end = 0,
  85. .flags = IORESOURCE_MEM
  86. }
  87. };
  88. #define kernel_code mem_res[0]
  89. #define kernel_data mem_res[1]
  90. void __init early_print(const char *str, ...)
  91. {
  92. char buf[256];
  93. va_list ap;
  94. va_start(ap, str);
  95. vsnprintf(buf, sizeof(buf), str, ap);
  96. va_end(ap);
  97. printk("%s", buf);
  98. }
  99. void __init smp_setup_processor_id(void)
  100. {
  101. /*
  102. * clear __my_cpu_offset on boot CPU to avoid hang caused by
  103. * using percpu variable early, for example, lockdep will
  104. * access percpu variable inside lock_release
  105. */
  106. set_my_cpu_offset(0);
  107. }
  108. bool arch_match_cpu_phys_id(int cpu, u64 phys_id)
  109. {
  110. return phys_id == cpu_logical_map(cpu);
  111. }
  112. struct mpidr_hash mpidr_hash;
  113. #ifdef CONFIG_SMP
  114. /**
  115. * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
  116. * level in order to build a linear index from an
  117. * MPIDR value. Resulting algorithm is a collision
  118. * free hash carried out through shifting and ORing
  119. */
  120. static void __init smp_build_mpidr_hash(void)
  121. {
  122. u32 i, affinity, fs[4], bits[4], ls;
  123. u64 mask = 0;
  124. /*
  125. * Pre-scan the list of MPIDRS and filter out bits that do
  126. * not contribute to affinity levels, ie they never toggle.
  127. */
  128. for_each_possible_cpu(i)
  129. mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
  130. pr_debug("mask of set bits %#llx\n", mask);
  131. /*
  132. * Find and stash the last and first bit set at all affinity levels to
  133. * check how many bits are required to represent them.
  134. */
  135. for (i = 0; i < 4; i++) {
  136. affinity = MPIDR_AFFINITY_LEVEL(mask, i);
  137. /*
  138. * Find the MSB bit and LSB bits position
  139. * to determine how many bits are required
  140. * to express the affinity level.
  141. */
  142. ls = fls(affinity);
  143. fs[i] = affinity ? ffs(affinity) - 1 : 0;
  144. bits[i] = ls - fs[i];
  145. }
  146. /*
  147. * An index can be created from the MPIDR_EL1 by isolating the
  148. * significant bits at each affinity level and by shifting
  149. * them in order to compress the 32 bits values space to a
  150. * compressed set of values. This is equivalent to hashing
  151. * the MPIDR_EL1 through shifting and ORing. It is a collision free
  152. * hash though not minimal since some levels might contain a number
  153. * of CPUs that is not an exact power of 2 and their bit
  154. * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}.
  155. */
  156. mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0];
  157. mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0];
  158. mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] -
  159. (bits[1] + bits[0]);
  160. mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) +
  161. fs[3] - (bits[2] + bits[1] + bits[0]);
  162. mpidr_hash.mask = mask;
  163. mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0];
  164. pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n",
  165. mpidr_hash.shift_aff[0],
  166. mpidr_hash.shift_aff[1],
  167. mpidr_hash.shift_aff[2],
  168. mpidr_hash.shift_aff[3],
  169. mpidr_hash.mask,
  170. mpidr_hash.bits);
  171. /*
  172. * 4x is an arbitrary value used to warn on a hash table much bigger
  173. * than expected on most systems.
  174. */
  175. if (mpidr_hash_size() > 4 * num_possible_cpus())
  176. pr_warn("Large number of MPIDR hash buckets detected\n");
  177. __flush_dcache_area(&mpidr_hash, sizeof(struct mpidr_hash));
  178. }
  179. #endif
  180. static void __init setup_processor(void)
  181. {
  182. struct cpu_info *cpu_info;
  183. u64 features, block;
  184. cpu_info = lookup_processor_type(read_cpuid_id());
  185. if (!cpu_info) {
  186. printk("CPU configuration botched (ID %08x), unable to continue.\n",
  187. read_cpuid_id());
  188. while (1);
  189. }
  190. cpu_name = cpu_info->cpu_name;
  191. printk("CPU: %s [%08x] revision %d\n",
  192. cpu_name, read_cpuid_id(), read_cpuid_id() & 15);
  193. sprintf(init_utsname()->machine, ELF_PLATFORM);
  194. elf_hwcap = 0;
  195. /*
  196. * ID_AA64ISAR0_EL1 contains 4-bit wide signed feature blocks.
  197. * The blocks we test below represent incremental functionality
  198. * for non-negative values. Negative values are reserved.
  199. */
  200. features = read_cpuid(ID_AA64ISAR0_EL1);
  201. block = (features >> 4) & 0xf;
  202. if (!(block & 0x8)) {
  203. switch (block) {
  204. default:
  205. case 2:
  206. elf_hwcap |= HWCAP_PMULL;
  207. case 1:
  208. elf_hwcap |= HWCAP_AES;
  209. case 0:
  210. break;
  211. }
  212. }
  213. block = (features >> 8) & 0xf;
  214. if (block && !(block & 0x8))
  215. elf_hwcap |= HWCAP_SHA1;
  216. block = (features >> 12) & 0xf;
  217. if (block && !(block & 0x8))
  218. elf_hwcap |= HWCAP_SHA2;
  219. block = (features >> 16) & 0xf;
  220. if (block && !(block & 0x8))
  221. elf_hwcap |= HWCAP_CRC32;
  222. }
  223. static void __init setup_machine_fdt(phys_addr_t dt_phys)
  224. {
  225. if (!dt_phys || !early_init_dt_scan(phys_to_virt(dt_phys))) {
  226. early_print("\n"
  227. "Error: invalid device tree blob at physical address 0x%p (virtual address 0x%p)\n"
  228. "The dtb must be 8-byte aligned and passed in the first 512MB of memory\n"
  229. "\nPlease check your bootloader.\n",
  230. dt_phys, phys_to_virt(dt_phys));
  231. while (true)
  232. cpu_relax();
  233. }
  234. machine_name = of_flat_dt_get_machine_name();
  235. }
  236. /*
  237. * Limit the memory size that was specified via FDT.
  238. */
  239. static int __init early_mem(char *p)
  240. {
  241. phys_addr_t limit;
  242. if (!p)
  243. return 1;
  244. limit = memparse(p, &p) & PAGE_MASK;
  245. pr_notice("Memory limited to %lldMB\n", limit >> 20);
  246. memblock_enforce_memory_limit(limit);
  247. return 0;
  248. }
  249. early_param("mem", early_mem);
  250. static void __init request_standard_resources(void)
  251. {
  252. struct memblock_region *region;
  253. struct resource *res;
  254. kernel_code.start = virt_to_phys(_text);
  255. kernel_code.end = virt_to_phys(_etext - 1);
  256. kernel_data.start = virt_to_phys(_sdata);
  257. kernel_data.end = virt_to_phys(_end - 1);
  258. for_each_memblock(memory, region) {
  259. res = alloc_bootmem_low(sizeof(*res));
  260. res->name = "System RAM";
  261. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  262. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  263. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  264. request_resource(&iomem_resource, res);
  265. if (kernel_code.start >= res->start &&
  266. kernel_code.end <= res->end)
  267. request_resource(res, &kernel_code);
  268. if (kernel_data.start >= res->start &&
  269. kernel_data.end <= res->end)
  270. request_resource(res, &kernel_data);
  271. }
  272. }
  273. u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID };
  274. void __init setup_arch(char **cmdline_p)
  275. {
  276. /*
  277. * Unmask asynchronous aborts early to catch possible system errors.
  278. */
  279. local_async_enable();
  280. setup_processor();
  281. setup_machine_fdt(__fdt_pointer);
  282. init_mm.start_code = (unsigned long) _text;
  283. init_mm.end_code = (unsigned long) _etext;
  284. init_mm.end_data = (unsigned long) _edata;
  285. init_mm.brk = (unsigned long) _end;
  286. *cmdline_p = boot_command_line;
  287. parse_early_param();
  288. arm64_memblock_init();
  289. paging_init();
  290. request_standard_resources();
  291. unflatten_device_tree();
  292. psci_init();
  293. cpu_logical_map(0) = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
  294. cpu_read_bootcpu_ops();
  295. #ifdef CONFIG_SMP
  296. smp_init_cpus();
  297. smp_build_mpidr_hash();
  298. #endif
  299. #ifdef CONFIG_VT
  300. #if defined(CONFIG_VGA_CONSOLE)
  301. conswitchp = &vga_con;
  302. #elif defined(CONFIG_DUMMY_CONSOLE)
  303. conswitchp = &dummy_con;
  304. #endif
  305. #endif
  306. }
  307. static int __init arm64_device_init(void)
  308. {
  309. of_clk_init(NULL);
  310. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  311. return 0;
  312. }
  313. arch_initcall(arm64_device_init);
  314. static DEFINE_PER_CPU(struct cpu, cpu_data);
  315. static int __init topology_init(void)
  316. {
  317. int i;
  318. for_each_possible_cpu(i) {
  319. struct cpu *cpu = &per_cpu(cpu_data, i);
  320. cpu->hotpluggable = 1;
  321. register_cpu(cpu, i);
  322. }
  323. return 0;
  324. }
  325. subsys_initcall(topology_init);
  326. static const char *hwcap_str[] = {
  327. "fp",
  328. "asimd",
  329. "evtstrm",
  330. "aes",
  331. "pmull",
  332. "sha1",
  333. "sha2",
  334. "crc32",
  335. NULL
  336. };
  337. static int c_show(struct seq_file *m, void *v)
  338. {
  339. int i;
  340. seq_printf(m, "Processor\t: %s rev %d (%s)\n",
  341. cpu_name, read_cpuid_id() & 15, ELF_PLATFORM);
  342. for_each_online_cpu(i) {
  343. /*
  344. * glibc reads /proc/cpuinfo to determine the number of
  345. * online processors, looking for lines beginning with
  346. * "processor". Give glibc what it expects.
  347. */
  348. #ifdef CONFIG_SMP
  349. seq_printf(m, "processor\t: %d\n", i);
  350. #endif
  351. }
  352. /* dump out the processor features */
  353. seq_puts(m, "Features\t: ");
  354. for (i = 0; hwcap_str[i]; i++)
  355. if (elf_hwcap & (1 << i))
  356. seq_printf(m, "%s ", hwcap_str[i]);
  357. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", read_cpuid_id() >> 24);
  358. seq_printf(m, "CPU architecture: AArch64\n");
  359. seq_printf(m, "CPU variant\t: 0x%x\n", (read_cpuid_id() >> 20) & 15);
  360. seq_printf(m, "CPU part\t: 0x%03x\n", (read_cpuid_id() >> 4) & 0xfff);
  361. seq_printf(m, "CPU revision\t: %d\n", read_cpuid_id() & 15);
  362. seq_puts(m, "\n");
  363. seq_printf(m, "Hardware\t: %s\n", machine_name);
  364. return 0;
  365. }
  366. static void *c_start(struct seq_file *m, loff_t *pos)
  367. {
  368. return *pos < 1 ? (void *)1 : NULL;
  369. }
  370. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  371. {
  372. ++*pos;
  373. return NULL;
  374. }
  375. static void c_stop(struct seq_file *m, void *v)
  376. {
  377. }
  378. const struct seq_operations cpuinfo_op = {
  379. .start = c_start,
  380. .next = c_next,
  381. .stop = c_stop,
  382. .show = c_show
  383. };