clock-r8a7790.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * r8a7790 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sh_clk.h>
  24. #include <linux/clkdev.h>
  25. #include <mach/clock.h>
  26. #include <mach/common.h>
  27. #include <mach/r8a7790.h>
  28. /*
  29. * MD EXTAL PLL0 PLL1 PLL3
  30. * 14 13 19 (MHz) *1 *1
  31. *---------------------------------------------------
  32. * 0 0 0 15 x 1 x172/2 x208/2 x106
  33. * 0 0 1 15 x 1 x172/2 x208/2 x88
  34. * 0 1 0 20 x 1 x130/2 x156/2 x80
  35. * 0 1 1 20 x 1 x130/2 x156/2 x66
  36. * 1 0 0 26 / 2 x200/2 x240/2 x122
  37. * 1 0 1 26 / 2 x200/2 x240/2 x102
  38. * 1 1 0 30 / 2 x172/2 x208/2 x106
  39. * 1 1 1 30 / 2 x172/2 x208/2 x88
  40. *
  41. * *1 : Table 7.6 indicates VCO ouput (PLLx = VCO/2)
  42. * see "p1 / 2" on R8A7790_CLOCK_ROOT() below
  43. */
  44. #define CPG_BASE 0xe6150000
  45. #define CPG_LEN 0x1000
  46. #define SMSTPCR1 0xe6150134
  47. #define SMSTPCR2 0xe6150138
  48. #define SMSTPCR3 0xe615013c
  49. #define SMSTPCR5 0xe6150144
  50. #define SMSTPCR7 0xe615014c
  51. #define SMSTPCR8 0xe6150990
  52. #define SMSTPCR9 0xe6150994
  53. #define SMSTPCR10 0xe6150998
  54. #define SDCKCR 0xE6150074
  55. #define SD2CKCR 0xE6150078
  56. #define SD3CKCR 0xE615007C
  57. #define MMC0CKCR 0xE6150240
  58. #define MMC1CKCR 0xE6150244
  59. #define SSPCKCR 0xE6150248
  60. #define SSPRSCKCR 0xE615024C
  61. static struct clk_mapping cpg_mapping = {
  62. .phys = CPG_BASE,
  63. .len = CPG_LEN,
  64. };
  65. static struct clk extal_clk = {
  66. /* .rate will be updated on r8a7790_clock_init() */
  67. .mapping = &cpg_mapping,
  68. };
  69. static struct sh_clk_ops followparent_clk_ops = {
  70. .recalc = followparent_recalc,
  71. };
  72. static struct clk main_clk = {
  73. /* .parent will be set r8a7790_clock_init */
  74. .ops = &followparent_clk_ops,
  75. };
  76. /*
  77. * clock ratio of these clock will be updated
  78. * on r8a7790_clock_init()
  79. */
  80. SH_FIXED_RATIO_CLK_SET(pll1_clk, main_clk, 1, 1);
  81. SH_FIXED_RATIO_CLK_SET(pll3_clk, main_clk, 1, 1);
  82. SH_FIXED_RATIO_CLK_SET(lb_clk, pll1_clk, 1, 1);
  83. SH_FIXED_RATIO_CLK_SET(qspi_clk, pll1_clk, 1, 1);
  84. /* fixed ratio clock */
  85. SH_FIXED_RATIO_CLK_SET(extal_div2_clk, extal_clk, 1, 2);
  86. SH_FIXED_RATIO_CLK_SET(cp_clk, extal_clk, 1, 2);
  87. SH_FIXED_RATIO_CLK_SET(pll1_div2_clk, pll1_clk, 1, 2);
  88. SH_FIXED_RATIO_CLK_SET(zg_clk, pll1_clk, 1, 3);
  89. SH_FIXED_RATIO_CLK_SET(zx_clk, pll1_clk, 1, 3);
  90. SH_FIXED_RATIO_CLK_SET(zs_clk, pll1_clk, 1, 6);
  91. SH_FIXED_RATIO_CLK_SET(hp_clk, pll1_clk, 1, 12);
  92. SH_FIXED_RATIO_CLK_SET(i_clk, pll1_clk, 1, 2);
  93. SH_FIXED_RATIO_CLK_SET(b_clk, pll1_clk, 1, 12);
  94. SH_FIXED_RATIO_CLK_SET(p_clk, pll1_clk, 1, 24);
  95. SH_FIXED_RATIO_CLK_SET(cl_clk, pll1_clk, 1, 48);
  96. SH_FIXED_RATIO_CLK_SET(m2_clk, pll1_clk, 1, 8);
  97. SH_FIXED_RATIO_CLK_SET(imp_clk, pll1_clk, 1, 4);
  98. SH_FIXED_RATIO_CLK_SET(rclk_clk, pll1_clk, 1, (48 * 1024));
  99. SH_FIXED_RATIO_CLK_SET(oscclk_clk, pll1_clk, 1, (12 * 1024));
  100. SH_FIXED_RATIO_CLK_SET(zb3_clk, pll3_clk, 1, 4);
  101. SH_FIXED_RATIO_CLK_SET(zb3d2_clk, pll3_clk, 1, 8);
  102. SH_FIXED_RATIO_CLK_SET(ddr_clk, pll3_clk, 1, 8);
  103. SH_FIXED_RATIO_CLK_SET(mp_clk, pll1_div2_clk, 1, 15);
  104. static struct clk *main_clks[] = {
  105. &extal_clk,
  106. &extal_div2_clk,
  107. &main_clk,
  108. &pll1_clk,
  109. &pll1_div2_clk,
  110. &pll3_clk,
  111. &lb_clk,
  112. &qspi_clk,
  113. &zg_clk,
  114. &zx_clk,
  115. &zs_clk,
  116. &hp_clk,
  117. &i_clk,
  118. &b_clk,
  119. &p_clk,
  120. &cl_clk,
  121. &m2_clk,
  122. &imp_clk,
  123. &rclk_clk,
  124. &oscclk_clk,
  125. &zb3_clk,
  126. &zb3d2_clk,
  127. &ddr_clk,
  128. &mp_clk,
  129. &cp_clk,
  130. };
  131. /* SDHI (DIV4) clock */
  132. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18, 24, 0, 36, 48, 10 };
  133. static struct clk_div_mult_table div4_div_mult_table = {
  134. .divisors = divisors,
  135. .nr_divisors = ARRAY_SIZE(divisors),
  136. };
  137. static struct clk_div4_table div4_table = {
  138. .div_mult_table = &div4_div_mult_table,
  139. };
  140. enum {
  141. DIV4_SDH, DIV4_SD0, DIV4_SD1, DIV4_NR
  142. };
  143. static struct clk div4_clks[DIV4_NR] = {
  144. [DIV4_SDH] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 8, 0x0dff, CLK_ENABLE_ON_INIT),
  145. [DIV4_SD0] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 4, 0x1de0, CLK_ENABLE_ON_INIT),
  146. [DIV4_SD1] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 0, 0x1de0, CLK_ENABLE_ON_INIT),
  147. };
  148. /* DIV6 clocks */
  149. enum {
  150. DIV6_SD2, DIV6_SD3,
  151. DIV6_MMC0, DIV6_MMC1,
  152. DIV6_SSP, DIV6_SSPRS,
  153. DIV6_NR
  154. };
  155. static struct clk div6_clks[DIV6_NR] = {
  156. [DIV6_SD2] = SH_CLK_DIV6(&pll1_div2_clk, SD2CKCR, 0),
  157. [DIV6_SD3] = SH_CLK_DIV6(&pll1_div2_clk, SD3CKCR, 0),
  158. [DIV6_MMC0] = SH_CLK_DIV6(&pll1_div2_clk, MMC0CKCR, 0),
  159. [DIV6_MMC1] = SH_CLK_DIV6(&pll1_div2_clk, MMC1CKCR, 0),
  160. [DIV6_SSP] = SH_CLK_DIV6(&pll1_div2_clk, SSPCKCR, 0),
  161. [DIV6_SSPRS] = SH_CLK_DIV6(&pll1_div2_clk, SSPRSCKCR, 0),
  162. };
  163. /* MSTP */
  164. enum {
  165. MSTP1015, MSTP1014, MSTP1013, MSTP1012, MSTP1011, MSTP1010,
  166. MSTP1009, MSTP1008, MSTP1007, MSTP1006, MSTP1005,
  167. MSTP931, MSTP930, MSTP929, MSTP928,
  168. MSTP917,
  169. MSTP813,
  170. MSTP726, MSTP725, MSTP724, MSTP723, MSTP722, MSTP721, MSTP720,
  171. MSTP717, MSTP716,
  172. MSTP704,
  173. MSTP522,
  174. MSTP315, MSTP314, MSTP313, MSTP312, MSTP311, MSTP305, MSTP304,
  175. MSTP216, MSTP207, MSTP206, MSTP204, MSTP203, MSTP202,
  176. MSTP124,
  177. MSTP_NR
  178. };
  179. static struct clk mstp_clks[MSTP_NR] = {
  180. [MSTP1015] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 15, 0), /* SSI0 */
  181. [MSTP1014] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 14, 0), /* SSI1 */
  182. [MSTP1013] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 13, 0), /* SSI2 */
  183. [MSTP1012] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 12, 0), /* SSI3 */
  184. [MSTP1011] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 11, 0), /* SSI4 */
  185. [MSTP1010] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 10, 0), /* SSI5 */
  186. [MSTP1009] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 9, 0), /* SSI6 */
  187. [MSTP1008] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 8, 0), /* SSI7 */
  188. [MSTP1007] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 7, 0), /* SSI8 */
  189. [MSTP1006] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 6, 0), /* SSI9 */
  190. [MSTP1005] = SH_CLK_MSTP32(&p_clk, SMSTPCR10, 5, 0), /* SSI ALL */
  191. [MSTP931] = SH_CLK_MSTP32(&p_clk, SMSTPCR9, 31, 0), /* I2C0 */
  192. [MSTP930] = SH_CLK_MSTP32(&p_clk, SMSTPCR9, 30, 0), /* I2C1 */
  193. [MSTP929] = SH_CLK_MSTP32(&p_clk, SMSTPCR9, 29, 0), /* I2C2 */
  194. [MSTP928] = SH_CLK_MSTP32(&p_clk, SMSTPCR9, 28, 0), /* I2C3 */
  195. [MSTP917] = SH_CLK_MSTP32(&qspi_clk, SMSTPCR9, 17, 0), /* QSPI */
  196. [MSTP813] = SH_CLK_MSTP32(&p_clk, SMSTPCR8, 13, 0), /* Ether */
  197. [MSTP726] = SH_CLK_MSTP32(&zx_clk, SMSTPCR7, 26, 0), /* LVDS0 */
  198. [MSTP725] = SH_CLK_MSTP32(&zx_clk, SMSTPCR7, 25, 0), /* LVDS1 */
  199. [MSTP724] = SH_CLK_MSTP32(&zx_clk, SMSTPCR7, 24, 0), /* DU0 */
  200. [MSTP723] = SH_CLK_MSTP32(&zx_clk, SMSTPCR7, 23, 0), /* DU1 */
  201. [MSTP722] = SH_CLK_MSTP32(&zx_clk, SMSTPCR7, 22, 0), /* DU2 */
  202. [MSTP721] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 21, 0), /* SCIF0 */
  203. [MSTP720] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 20, 0), /* SCIF1 */
  204. [MSTP717] = SH_CLK_MSTP32(&zs_clk, SMSTPCR7, 17, 0), /* HSCIF0 */
  205. [MSTP716] = SH_CLK_MSTP32(&zs_clk, SMSTPCR7, 16, 0), /* HSCIF1 */
  206. [MSTP704] = SH_CLK_MSTP32(&mp_clk, SMSTPCR7, 4, 0), /* HSUSB */
  207. [MSTP522] = SH_CLK_MSTP32(&extal_clk, SMSTPCR5, 22, 0), /* Thermal */
  208. [MSTP315] = SH_CLK_MSTP32(&div6_clks[DIV6_MMC0], SMSTPCR3, 15, 0), /* MMC0 */
  209. [MSTP314] = SH_CLK_MSTP32(&div4_clks[DIV4_SD0], SMSTPCR3, 14, 0), /* SDHI0 */
  210. [MSTP313] = SH_CLK_MSTP32(&div4_clks[DIV4_SD1], SMSTPCR3, 13, 0), /* SDHI1 */
  211. [MSTP312] = SH_CLK_MSTP32(&div6_clks[DIV6_SD2], SMSTPCR3, 12, 0), /* SDHI2 */
  212. [MSTP311] = SH_CLK_MSTP32(&div6_clks[DIV6_SD3], SMSTPCR3, 11, 0), /* SDHI3 */
  213. [MSTP305] = SH_CLK_MSTP32(&div6_clks[DIV6_MMC1], SMSTPCR3, 5, 0), /* MMC1 */
  214. [MSTP304] = SH_CLK_MSTP32(&cp_clk, SMSTPCR3, 4, 0), /* TPU0 */
  215. [MSTP216] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 16, 0), /* SCIFB2 */
  216. [MSTP207] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 7, 0), /* SCIFB1 */
  217. [MSTP206] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 6, 0), /* SCIFB0 */
  218. [MSTP204] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 4, 0), /* SCIFA0 */
  219. [MSTP203] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 3, 0), /* SCIFA1 */
  220. [MSTP202] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 2, 0), /* SCIFA2 */
  221. [MSTP124] = SH_CLK_MSTP32(&rclk_clk, SMSTPCR1, 24, 0), /* CMT0 */
  222. };
  223. static struct clk_lookup lookups[] = {
  224. /* main clocks */
  225. CLKDEV_CON_ID("extal", &extal_clk),
  226. CLKDEV_CON_ID("extal_div2", &extal_div2_clk),
  227. CLKDEV_CON_ID("main", &main_clk),
  228. CLKDEV_CON_ID("pll1", &pll1_clk),
  229. CLKDEV_CON_ID("pll1_div2", &pll1_div2_clk),
  230. CLKDEV_CON_ID("pll3", &pll3_clk),
  231. CLKDEV_CON_ID("zg", &zg_clk),
  232. CLKDEV_CON_ID("zx", &zx_clk),
  233. CLKDEV_CON_ID("zs", &zs_clk),
  234. CLKDEV_CON_ID("hp", &hp_clk),
  235. CLKDEV_CON_ID("i", &i_clk),
  236. CLKDEV_CON_ID("b", &b_clk),
  237. CLKDEV_CON_ID("lb", &lb_clk),
  238. CLKDEV_CON_ID("p", &p_clk),
  239. CLKDEV_CON_ID("cl", &cl_clk),
  240. CLKDEV_CON_ID("m2", &m2_clk),
  241. CLKDEV_CON_ID("imp", &imp_clk),
  242. CLKDEV_CON_ID("rclk", &rclk_clk),
  243. CLKDEV_CON_ID("oscclk", &oscclk_clk),
  244. CLKDEV_CON_ID("zb3", &zb3_clk),
  245. CLKDEV_CON_ID("zb3d2", &zb3d2_clk),
  246. CLKDEV_CON_ID("ddr", &ddr_clk),
  247. CLKDEV_CON_ID("mp", &mp_clk),
  248. CLKDEV_CON_ID("qspi", &qspi_clk),
  249. CLKDEV_CON_ID("cp", &cp_clk),
  250. /* DIV4 */
  251. CLKDEV_CON_ID("sdh", &div4_clks[DIV4_SDH]),
  252. /* DIV6 */
  253. CLKDEV_CON_ID("ssp", &div6_clks[DIV6_SSP]),
  254. CLKDEV_CON_ID("ssprs", &div6_clks[DIV6_SSPRS]),
  255. /* MSTP */
  256. CLKDEV_DEV_ID("rcar_sound", &mstp_clks[MSTP1005]),
  257. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]),
  258. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]),
  259. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP206]),
  260. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP207]),
  261. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP216]),
  262. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP202]),
  263. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP721]),
  264. CLKDEV_DEV_ID("sh-sci.7", &mstp_clks[MSTP720]),
  265. CLKDEV_DEV_ID("sh-sci.8", &mstp_clks[MSTP717]),
  266. CLKDEV_DEV_ID("sh-sci.9", &mstp_clks[MSTP716]),
  267. CLKDEV_DEV_ID("e6508000.i2c", &mstp_clks[MSTP931]),
  268. CLKDEV_DEV_ID("i2c-rcar_gen2.0", &mstp_clks[MSTP931]),
  269. CLKDEV_DEV_ID("e6518000.i2c", &mstp_clks[MSTP930]),
  270. CLKDEV_DEV_ID("i2c-rcar_gen2.1", &mstp_clks[MSTP930]),
  271. CLKDEV_DEV_ID("e6530000.i2c", &mstp_clks[MSTP929]),
  272. CLKDEV_DEV_ID("i2c-rcar_gen2.2", &mstp_clks[MSTP929]),
  273. CLKDEV_DEV_ID("e6540000.i2c", &mstp_clks[MSTP928]),
  274. CLKDEV_DEV_ID("i2c-rcar_gen2.3", &mstp_clks[MSTP928]),
  275. CLKDEV_DEV_ID("r8a7790-ether", &mstp_clks[MSTP813]),
  276. CLKDEV_DEV_ID("e61f0000.thermal", &mstp_clks[MSTP522]),
  277. CLKDEV_DEV_ID("rcar_thermal", &mstp_clks[MSTP522]),
  278. CLKDEV_DEV_ID("ee200000.mmc", &mstp_clks[MSTP315]),
  279. CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[MSTP315]),
  280. CLKDEV_DEV_ID("ee100000.sd", &mstp_clks[MSTP314]),
  281. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]),
  282. CLKDEV_DEV_ID("ee120000.sd", &mstp_clks[MSTP313]),
  283. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]),
  284. CLKDEV_DEV_ID("ee140000.sd", &mstp_clks[MSTP312]),
  285. CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP312]),
  286. CLKDEV_DEV_ID("ee160000.sd", &mstp_clks[MSTP311]),
  287. CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP311]),
  288. CLKDEV_DEV_ID("ee220000.mmc", &mstp_clks[MSTP305]),
  289. CLKDEV_DEV_ID("sh_mmcif.1", &mstp_clks[MSTP305]),
  290. CLKDEV_DEV_ID("sh_cmt.0", &mstp_clks[MSTP124]),
  291. CLKDEV_DEV_ID("qspi.0", &mstp_clks[MSTP917]),
  292. CLKDEV_DEV_ID("renesas_usbhs", &mstp_clks[MSTP704]),
  293. /* ICK */
  294. CLKDEV_ICK_ID("usbhs", "usb_phy_rcar_gen2", &mstp_clks[MSTP704]),
  295. CLKDEV_ICK_ID("lvds.0", "rcar-du-r8a7790", &mstp_clks[MSTP726]),
  296. CLKDEV_ICK_ID("lvds.1", "rcar-du-r8a7790", &mstp_clks[MSTP725]),
  297. CLKDEV_ICK_ID("du.0", "rcar-du-r8a7790", &mstp_clks[MSTP724]),
  298. CLKDEV_ICK_ID("du.1", "rcar-du-r8a7790", &mstp_clks[MSTP723]),
  299. CLKDEV_ICK_ID("du.2", "rcar-du-r8a7790", &mstp_clks[MSTP722]),
  300. CLKDEV_ICK_ID("ssi.0", "rcar_sound", &mstp_clks[MSTP1015]),
  301. CLKDEV_ICK_ID("ssi.1", "rcar_sound", &mstp_clks[MSTP1014]),
  302. CLKDEV_ICK_ID("ssi.2", "rcar_sound", &mstp_clks[MSTP1013]),
  303. CLKDEV_ICK_ID("ssi.3", "rcar_sound", &mstp_clks[MSTP1012]),
  304. CLKDEV_ICK_ID("ssi.4", "rcar_sound", &mstp_clks[MSTP1011]),
  305. CLKDEV_ICK_ID("ssi.5", "rcar_sound", &mstp_clks[MSTP1010]),
  306. CLKDEV_ICK_ID("ssi.6", "rcar_sound", &mstp_clks[MSTP1009]),
  307. CLKDEV_ICK_ID("ssi.7", "rcar_sound", &mstp_clks[MSTP1008]),
  308. CLKDEV_ICK_ID("ssi.8", "rcar_sound", &mstp_clks[MSTP1007]),
  309. CLKDEV_ICK_ID("ssi.9", "rcar_sound", &mstp_clks[MSTP1006]),
  310. };
  311. #define R8A7790_CLOCK_ROOT(e, m, p0, p1, p30, p31) \
  312. extal_clk.rate = e * 1000 * 1000; \
  313. main_clk.parent = m; \
  314. SH_CLK_SET_RATIO(&pll1_clk_ratio, p1 / 2, 1); \
  315. if (mode & MD(19)) \
  316. SH_CLK_SET_RATIO(&pll3_clk_ratio, p31, 1); \
  317. else \
  318. SH_CLK_SET_RATIO(&pll3_clk_ratio, p30, 1)
  319. void __init r8a7790_clock_init(void)
  320. {
  321. u32 mode = rcar_gen2_read_mode_pins();
  322. int k, ret = 0;
  323. switch (mode & (MD(14) | MD(13))) {
  324. case 0:
  325. R8A7790_CLOCK_ROOT(15, &extal_clk, 172, 208, 106, 88);
  326. break;
  327. case MD(13):
  328. R8A7790_CLOCK_ROOT(20, &extal_clk, 130, 156, 80, 66);
  329. break;
  330. case MD(14):
  331. R8A7790_CLOCK_ROOT(26 / 2, &extal_div2_clk, 200, 240, 122, 102);
  332. break;
  333. case MD(13) | MD(14):
  334. R8A7790_CLOCK_ROOT(30 / 2, &extal_div2_clk, 172, 208, 106, 88);
  335. break;
  336. }
  337. if (mode & (MD(18)))
  338. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 36);
  339. else
  340. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 24);
  341. if ((mode & (MD(3) | MD(2) | MD(1))) == MD(2))
  342. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 16);
  343. else
  344. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 20);
  345. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  346. ret = clk_register(main_clks[k]);
  347. if (!ret)
  348. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  349. if (!ret)
  350. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  351. if (!ret)
  352. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  353. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  354. if (!ret)
  355. shmobile_clk_init();
  356. else
  357. panic("failed to setup r8a7790 clocks\n");
  358. }