setup.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /*
  2. * linux/arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/stddef.h>
  13. #include <linux/ioport.h>
  14. #include <linux/delay.h>
  15. #include <linux/utsname.h>
  16. #include <linux/initrd.h>
  17. #include <linux/console.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/init.h>
  23. #include <linux/kexec.h>
  24. #include <linux/of_fdt.h>
  25. #include <linux/cpu.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/smp.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/memblock.h>
  30. #include <linux/bug.h>
  31. #include <linux/compiler.h>
  32. #include <linux/sort.h>
  33. #include <asm/unified.h>
  34. #include <asm/cp15.h>
  35. #include <asm/cpu.h>
  36. #include <asm/cputype.h>
  37. #include <asm/elf.h>
  38. #include <asm/procinfo.h>
  39. #include <asm/psci.h>
  40. #include <asm/sections.h>
  41. #include <asm/setup.h>
  42. #include <asm/smp_plat.h>
  43. #include <asm/mach-types.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/cachetype.h>
  46. #include <asm/tlbflush.h>
  47. #include <asm/prom.h>
  48. #include <asm/mach/arch.h>
  49. #include <asm/mach/irq.h>
  50. #include <asm/mach/time.h>
  51. #include <asm/system_info.h>
  52. #include <asm/system_misc.h>
  53. #include <asm/traps.h>
  54. #include <asm/unwind.h>
  55. #include <asm/memblock.h>
  56. #include <asm/virt.h>
  57. #include "atags.h"
  58. #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
  59. char fpe_type[8];
  60. static int __init fpe_setup(char *line)
  61. {
  62. memcpy(fpe_type, line, 8);
  63. return 1;
  64. }
  65. __setup("fpe=", fpe_setup);
  66. #endif
  67. extern void paging_init(const struct machine_desc *desc);
  68. extern void early_paging_init(const struct machine_desc *,
  69. struct proc_info_list *);
  70. extern void sanity_check_meminfo(void);
  71. extern enum reboot_mode reboot_mode;
  72. extern void setup_dma_zone(const struct machine_desc *desc);
  73. unsigned int processor_id;
  74. EXPORT_SYMBOL(processor_id);
  75. unsigned int __machine_arch_type __read_mostly;
  76. EXPORT_SYMBOL(__machine_arch_type);
  77. unsigned int cacheid __read_mostly;
  78. EXPORT_SYMBOL(cacheid);
  79. unsigned int __atags_pointer __initdata;
  80. unsigned int system_rev;
  81. EXPORT_SYMBOL(system_rev);
  82. unsigned int system_serial_low;
  83. EXPORT_SYMBOL(system_serial_low);
  84. unsigned int system_serial_high;
  85. EXPORT_SYMBOL(system_serial_high);
  86. unsigned int elf_hwcap __read_mostly;
  87. EXPORT_SYMBOL(elf_hwcap);
  88. #ifdef MULTI_CPU
  89. struct processor processor __read_mostly;
  90. #endif
  91. #ifdef MULTI_TLB
  92. struct cpu_tlb_fns cpu_tlb __read_mostly;
  93. #endif
  94. #ifdef MULTI_USER
  95. struct cpu_user_fns cpu_user __read_mostly;
  96. #endif
  97. #ifdef MULTI_CACHE
  98. struct cpu_cache_fns cpu_cache __read_mostly;
  99. #endif
  100. #ifdef CONFIG_OUTER_CACHE
  101. struct outer_cache_fns outer_cache __read_mostly;
  102. EXPORT_SYMBOL(outer_cache);
  103. #endif
  104. /*
  105. * Cached cpu_architecture() result for use by assembler code.
  106. * C code should use the cpu_architecture() function instead of accessing this
  107. * variable directly.
  108. */
  109. int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
  110. struct stack {
  111. u32 irq[3];
  112. u32 abt[3];
  113. u32 und[3];
  114. } ____cacheline_aligned;
  115. #ifndef CONFIG_CPU_V7M
  116. static struct stack stacks[NR_CPUS];
  117. #endif
  118. char elf_platform[ELF_PLATFORM_SIZE];
  119. EXPORT_SYMBOL(elf_platform);
  120. static const char *cpu_name;
  121. static const char *machine_name;
  122. static char __initdata cmd_line[COMMAND_LINE_SIZE];
  123. const struct machine_desc *machine_desc __initdata;
  124. static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
  125. #define ENDIANNESS ((char)endian_test.l)
  126. DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
  127. /*
  128. * Standard memory resources
  129. */
  130. static struct resource mem_res[] = {
  131. {
  132. .name = "Video RAM",
  133. .start = 0,
  134. .end = 0,
  135. .flags = IORESOURCE_MEM
  136. },
  137. {
  138. .name = "Kernel code",
  139. .start = 0,
  140. .end = 0,
  141. .flags = IORESOURCE_MEM
  142. },
  143. {
  144. .name = "Kernel data",
  145. .start = 0,
  146. .end = 0,
  147. .flags = IORESOURCE_MEM
  148. }
  149. };
  150. #define video_ram mem_res[0]
  151. #define kernel_code mem_res[1]
  152. #define kernel_data mem_res[2]
  153. static struct resource io_res[] = {
  154. {
  155. .name = "reserved",
  156. .start = 0x3bc,
  157. .end = 0x3be,
  158. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  159. },
  160. {
  161. .name = "reserved",
  162. .start = 0x378,
  163. .end = 0x37f,
  164. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  165. },
  166. {
  167. .name = "reserved",
  168. .start = 0x278,
  169. .end = 0x27f,
  170. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  171. }
  172. };
  173. #define lp0 io_res[0]
  174. #define lp1 io_res[1]
  175. #define lp2 io_res[2]
  176. static const char *proc_arch[] = {
  177. "undefined/unknown",
  178. "3",
  179. "4",
  180. "4T",
  181. "5",
  182. "5T",
  183. "5TE",
  184. "5TEJ",
  185. "6TEJ",
  186. "7",
  187. "7M",
  188. "?(12)",
  189. "?(13)",
  190. "?(14)",
  191. "?(15)",
  192. "?(16)",
  193. "?(17)",
  194. };
  195. #ifdef CONFIG_CPU_V7M
  196. static int __get_cpu_architecture(void)
  197. {
  198. return CPU_ARCH_ARMv7M;
  199. }
  200. #else
  201. static int __get_cpu_architecture(void)
  202. {
  203. int cpu_arch;
  204. if ((read_cpuid_id() & 0x0008f000) == 0) {
  205. cpu_arch = CPU_ARCH_UNKNOWN;
  206. } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  207. cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
  208. } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
  209. cpu_arch = (read_cpuid_id() >> 16) & 7;
  210. if (cpu_arch)
  211. cpu_arch += CPU_ARCH_ARMv3;
  212. } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
  213. unsigned int mmfr0;
  214. /* Revised CPUID format. Read the Memory Model Feature
  215. * Register 0 and check for VMSAv7 or PMSAv7 */
  216. asm("mrc p15, 0, %0, c0, c1, 4"
  217. : "=r" (mmfr0));
  218. if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
  219. (mmfr0 & 0x000000f0) >= 0x00000030)
  220. cpu_arch = CPU_ARCH_ARMv7;
  221. else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
  222. (mmfr0 & 0x000000f0) == 0x00000020)
  223. cpu_arch = CPU_ARCH_ARMv6;
  224. else
  225. cpu_arch = CPU_ARCH_UNKNOWN;
  226. } else
  227. cpu_arch = CPU_ARCH_UNKNOWN;
  228. return cpu_arch;
  229. }
  230. #endif
  231. int __pure cpu_architecture(void)
  232. {
  233. BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
  234. return __cpu_architecture;
  235. }
  236. static int cpu_has_aliasing_icache(unsigned int arch)
  237. {
  238. int aliasing_icache;
  239. unsigned int id_reg, num_sets, line_size;
  240. /* PIPT caches never alias. */
  241. if (icache_is_pipt())
  242. return 0;
  243. /* arch specifies the register format */
  244. switch (arch) {
  245. case CPU_ARCH_ARMv7:
  246. asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
  247. : /* No output operands */
  248. : "r" (1));
  249. isb();
  250. asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
  251. : "=r" (id_reg));
  252. line_size = 4 << ((id_reg & 0x7) + 2);
  253. num_sets = ((id_reg >> 13) & 0x7fff) + 1;
  254. aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
  255. break;
  256. case CPU_ARCH_ARMv6:
  257. aliasing_icache = read_cpuid_cachetype() & (1 << 11);
  258. break;
  259. default:
  260. /* I-cache aliases will be handled by D-cache aliasing code */
  261. aliasing_icache = 0;
  262. }
  263. return aliasing_icache;
  264. }
  265. static void __init cacheid_init(void)
  266. {
  267. unsigned int arch = cpu_architecture();
  268. if (arch == CPU_ARCH_ARMv7M) {
  269. cacheid = 0;
  270. } else if (arch >= CPU_ARCH_ARMv6) {
  271. unsigned int cachetype = read_cpuid_cachetype();
  272. if ((cachetype & (7 << 29)) == 4 << 29) {
  273. /* ARMv7 register format */
  274. arch = CPU_ARCH_ARMv7;
  275. cacheid = CACHEID_VIPT_NONALIASING;
  276. switch (cachetype & (3 << 14)) {
  277. case (1 << 14):
  278. cacheid |= CACHEID_ASID_TAGGED;
  279. break;
  280. case (3 << 14):
  281. cacheid |= CACHEID_PIPT;
  282. break;
  283. }
  284. } else {
  285. arch = CPU_ARCH_ARMv6;
  286. if (cachetype & (1 << 23))
  287. cacheid = CACHEID_VIPT_ALIASING;
  288. else
  289. cacheid = CACHEID_VIPT_NONALIASING;
  290. }
  291. if (cpu_has_aliasing_icache(arch))
  292. cacheid |= CACHEID_VIPT_I_ALIASING;
  293. } else {
  294. cacheid = CACHEID_VIVT;
  295. }
  296. pr_info("CPU: %s data cache, %s instruction cache\n",
  297. cache_is_vivt() ? "VIVT" :
  298. cache_is_vipt_aliasing() ? "VIPT aliasing" :
  299. cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
  300. cache_is_vivt() ? "VIVT" :
  301. icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
  302. icache_is_vipt_aliasing() ? "VIPT aliasing" :
  303. icache_is_pipt() ? "PIPT" :
  304. cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
  305. }
  306. /*
  307. * These functions re-use the assembly code in head.S, which
  308. * already provide the required functionality.
  309. */
  310. extern struct proc_info_list *lookup_processor_type(unsigned int);
  311. void __init early_print(const char *str, ...)
  312. {
  313. extern void printascii(const char *);
  314. char buf[256];
  315. va_list ap;
  316. va_start(ap, str);
  317. vsnprintf(buf, sizeof(buf), str, ap);
  318. va_end(ap);
  319. #ifdef CONFIG_DEBUG_LL
  320. printascii(buf);
  321. #endif
  322. printk("%s", buf);
  323. }
  324. static void __init cpuid_init_hwcaps(void)
  325. {
  326. unsigned int divide_instrs, vmsa;
  327. if (cpu_architecture() < CPU_ARCH_ARMv7)
  328. return;
  329. divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
  330. switch (divide_instrs) {
  331. case 2:
  332. elf_hwcap |= HWCAP_IDIVA;
  333. case 1:
  334. elf_hwcap |= HWCAP_IDIVT;
  335. }
  336. /* LPAE implies atomic ldrd/strd instructions */
  337. vmsa = (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xf) >> 0;
  338. if (vmsa >= 5)
  339. elf_hwcap |= HWCAP_LPAE;
  340. }
  341. static void __init feat_v6_fixup(void)
  342. {
  343. int id = read_cpuid_id();
  344. if ((id & 0xff0f0000) != 0x41070000)
  345. return;
  346. /*
  347. * HWCAP_TLS is available only on 1136 r1p0 and later,
  348. * see also kuser_get_tls_init.
  349. */
  350. if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
  351. elf_hwcap &= ~HWCAP_TLS;
  352. }
  353. /*
  354. * cpu_init - initialise one CPU.
  355. *
  356. * cpu_init sets up the per-CPU stacks.
  357. */
  358. void notrace cpu_init(void)
  359. {
  360. #ifndef CONFIG_CPU_V7M
  361. unsigned int cpu = smp_processor_id();
  362. struct stack *stk = &stacks[cpu];
  363. if (cpu >= NR_CPUS) {
  364. pr_crit("CPU%u: bad primary CPU number\n", cpu);
  365. BUG();
  366. }
  367. /*
  368. * This only works on resume and secondary cores. For booting on the
  369. * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
  370. */
  371. set_my_cpu_offset(per_cpu_offset(cpu));
  372. cpu_proc_init();
  373. /*
  374. * Define the placement constraint for the inline asm directive below.
  375. * In Thumb-2, msr with an immediate value is not allowed.
  376. */
  377. #ifdef CONFIG_THUMB2_KERNEL
  378. #define PLC "r"
  379. #else
  380. #define PLC "I"
  381. #endif
  382. /*
  383. * setup stacks for re-entrant exception handlers
  384. */
  385. __asm__ (
  386. "msr cpsr_c, %1\n\t"
  387. "add r14, %0, %2\n\t"
  388. "mov sp, r14\n\t"
  389. "msr cpsr_c, %3\n\t"
  390. "add r14, %0, %4\n\t"
  391. "mov sp, r14\n\t"
  392. "msr cpsr_c, %5\n\t"
  393. "add r14, %0, %6\n\t"
  394. "mov sp, r14\n\t"
  395. "msr cpsr_c, %7"
  396. :
  397. : "r" (stk),
  398. PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
  399. "I" (offsetof(struct stack, irq[0])),
  400. PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
  401. "I" (offsetof(struct stack, abt[0])),
  402. PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
  403. "I" (offsetof(struct stack, und[0])),
  404. PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
  405. : "r14");
  406. #endif
  407. }
  408. u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
  409. void __init smp_setup_processor_id(void)
  410. {
  411. int i;
  412. u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
  413. u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  414. cpu_logical_map(0) = cpu;
  415. for (i = 1; i < nr_cpu_ids; ++i)
  416. cpu_logical_map(i) = i == cpu ? 0 : i;
  417. /*
  418. * clear __my_cpu_offset on boot CPU to avoid hang caused by
  419. * using percpu variable early, for example, lockdep will
  420. * access percpu variable inside lock_release
  421. */
  422. set_my_cpu_offset(0);
  423. pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
  424. }
  425. struct mpidr_hash mpidr_hash;
  426. #ifdef CONFIG_SMP
  427. /**
  428. * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
  429. * level in order to build a linear index from an
  430. * MPIDR value. Resulting algorithm is a collision
  431. * free hash carried out through shifting and ORing
  432. */
  433. static void __init smp_build_mpidr_hash(void)
  434. {
  435. u32 i, affinity;
  436. u32 fs[3], bits[3], ls, mask = 0;
  437. /*
  438. * Pre-scan the list of MPIDRS and filter out bits that do
  439. * not contribute to affinity levels, ie they never toggle.
  440. */
  441. for_each_possible_cpu(i)
  442. mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
  443. pr_debug("mask of set bits 0x%x\n", mask);
  444. /*
  445. * Find and stash the last and first bit set at all affinity levels to
  446. * check how many bits are required to represent them.
  447. */
  448. for (i = 0; i < 3; i++) {
  449. affinity = MPIDR_AFFINITY_LEVEL(mask, i);
  450. /*
  451. * Find the MSB bit and LSB bits position
  452. * to determine how many bits are required
  453. * to express the affinity level.
  454. */
  455. ls = fls(affinity);
  456. fs[i] = affinity ? ffs(affinity) - 1 : 0;
  457. bits[i] = ls - fs[i];
  458. }
  459. /*
  460. * An index can be created from the MPIDR by isolating the
  461. * significant bits at each affinity level and by shifting
  462. * them in order to compress the 24 bits values space to a
  463. * compressed set of values. This is equivalent to hashing
  464. * the MPIDR through shifting and ORing. It is a collision free
  465. * hash though not minimal since some levels might contain a number
  466. * of CPUs that is not an exact power of 2 and their bit
  467. * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
  468. */
  469. mpidr_hash.shift_aff[0] = fs[0];
  470. mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
  471. mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
  472. (bits[1] + bits[0]);
  473. mpidr_hash.mask = mask;
  474. mpidr_hash.bits = bits[2] + bits[1] + bits[0];
  475. pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
  476. mpidr_hash.shift_aff[0],
  477. mpidr_hash.shift_aff[1],
  478. mpidr_hash.shift_aff[2],
  479. mpidr_hash.mask,
  480. mpidr_hash.bits);
  481. /*
  482. * 4x is an arbitrary value used to warn on a hash table much bigger
  483. * than expected on most systems.
  484. */
  485. if (mpidr_hash_size() > 4 * num_possible_cpus())
  486. pr_warn("Large number of MPIDR hash buckets detected\n");
  487. sync_cache_w(&mpidr_hash);
  488. }
  489. #endif
  490. static void __init setup_processor(void)
  491. {
  492. struct proc_info_list *list;
  493. /*
  494. * locate processor in the list of supported processor
  495. * types. The linker builds this table for us from the
  496. * entries in arch/arm/mm/proc-*.S
  497. */
  498. list = lookup_processor_type(read_cpuid_id());
  499. if (!list) {
  500. pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
  501. read_cpuid_id());
  502. while (1);
  503. }
  504. cpu_name = list->cpu_name;
  505. __cpu_architecture = __get_cpu_architecture();
  506. #ifdef MULTI_CPU
  507. processor = *list->proc;
  508. #endif
  509. #ifdef MULTI_TLB
  510. cpu_tlb = *list->tlb;
  511. #endif
  512. #ifdef MULTI_USER
  513. cpu_user = *list->user;
  514. #endif
  515. #ifdef MULTI_CACHE
  516. cpu_cache = *list->cache;
  517. #endif
  518. pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
  519. cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
  520. proc_arch[cpu_architecture()], cr_alignment);
  521. snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
  522. list->arch_name, ENDIANNESS);
  523. snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
  524. list->elf_name, ENDIANNESS);
  525. elf_hwcap = list->elf_hwcap;
  526. cpuid_init_hwcaps();
  527. #ifndef CONFIG_ARM_THUMB
  528. elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
  529. #endif
  530. erratum_a15_798181_init();
  531. feat_v6_fixup();
  532. cacheid_init();
  533. cpu_init();
  534. }
  535. void __init dump_machine_table(void)
  536. {
  537. const struct machine_desc *p;
  538. early_print("Available machine support:\n\nID (hex)\tNAME\n");
  539. for_each_machine_desc(p)
  540. early_print("%08x\t%s\n", p->nr, p->name);
  541. early_print("\nPlease check your kernel config and/or bootloader.\n");
  542. while (true)
  543. /* can't use cpu_relax() here as it may require MMU setup */;
  544. }
  545. int __init arm_add_memory(u64 start, u64 size)
  546. {
  547. struct membank *bank = &meminfo.bank[meminfo.nr_banks];
  548. u64 aligned_start;
  549. if (meminfo.nr_banks >= NR_BANKS) {
  550. pr_crit("NR_BANKS too low, ignoring memory at 0x%08llx\n",
  551. (long long)start);
  552. return -EINVAL;
  553. }
  554. /*
  555. * Ensure that start/size are aligned to a page boundary.
  556. * Size is appropriately rounded down, start is rounded up.
  557. */
  558. size -= start & ~PAGE_MASK;
  559. aligned_start = PAGE_ALIGN(start);
  560. #ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
  561. if (aligned_start > ULONG_MAX) {
  562. pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
  563. (long long)start);
  564. return -EINVAL;
  565. }
  566. if (aligned_start + size > ULONG_MAX) {
  567. pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
  568. (long long)start);
  569. /*
  570. * To ensure bank->start + bank->size is representable in
  571. * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
  572. * This means we lose a page after masking.
  573. */
  574. size = ULONG_MAX - aligned_start;
  575. }
  576. #endif
  577. if (aligned_start < PHYS_OFFSET) {
  578. if (aligned_start + size <= PHYS_OFFSET) {
  579. pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
  580. aligned_start, aligned_start + size);
  581. return -EINVAL;
  582. }
  583. pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
  584. aligned_start, (u64)PHYS_OFFSET);
  585. size -= PHYS_OFFSET - aligned_start;
  586. aligned_start = PHYS_OFFSET;
  587. }
  588. bank->start = aligned_start;
  589. bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
  590. /*
  591. * Check whether this memory region has non-zero size or
  592. * invalid node number.
  593. */
  594. if (bank->size == 0)
  595. return -EINVAL;
  596. meminfo.nr_banks++;
  597. return 0;
  598. }
  599. /*
  600. * Pick out the memory size. We look for mem=size@start,
  601. * where start and size are "size[KkMm]"
  602. */
  603. static int __init early_mem(char *p)
  604. {
  605. static int usermem __initdata = 0;
  606. u64 size;
  607. u64 start;
  608. char *endp;
  609. /*
  610. * If the user specifies memory size, we
  611. * blow away any automatically generated
  612. * size.
  613. */
  614. if (usermem == 0) {
  615. usermem = 1;
  616. meminfo.nr_banks = 0;
  617. }
  618. start = PHYS_OFFSET;
  619. size = memparse(p, &endp);
  620. if (*endp == '@')
  621. start = memparse(endp + 1, NULL);
  622. arm_add_memory(start, size);
  623. return 0;
  624. }
  625. early_param("mem", early_mem);
  626. static void __init request_standard_resources(const struct machine_desc *mdesc)
  627. {
  628. struct memblock_region *region;
  629. struct resource *res;
  630. kernel_code.start = virt_to_phys(_text);
  631. kernel_code.end = virt_to_phys(_etext - 1);
  632. kernel_data.start = virt_to_phys(_sdata);
  633. kernel_data.end = virt_to_phys(_end - 1);
  634. for_each_memblock(memory, region) {
  635. res = memblock_virt_alloc(sizeof(*res), 0);
  636. res->name = "System RAM";
  637. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  638. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  639. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  640. request_resource(&iomem_resource, res);
  641. if (kernel_code.start >= res->start &&
  642. kernel_code.end <= res->end)
  643. request_resource(res, &kernel_code);
  644. if (kernel_data.start >= res->start &&
  645. kernel_data.end <= res->end)
  646. request_resource(res, &kernel_data);
  647. }
  648. if (mdesc->video_start) {
  649. video_ram.start = mdesc->video_start;
  650. video_ram.end = mdesc->video_end;
  651. request_resource(&iomem_resource, &video_ram);
  652. }
  653. /*
  654. * Some machines don't have the possibility of ever
  655. * possessing lp0, lp1 or lp2
  656. */
  657. if (mdesc->reserve_lp0)
  658. request_resource(&ioport_resource, &lp0);
  659. if (mdesc->reserve_lp1)
  660. request_resource(&ioport_resource, &lp1);
  661. if (mdesc->reserve_lp2)
  662. request_resource(&ioport_resource, &lp2);
  663. }
  664. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  665. struct screen_info screen_info = {
  666. .orig_video_lines = 30,
  667. .orig_video_cols = 80,
  668. .orig_video_mode = 0,
  669. .orig_video_ega_bx = 0,
  670. .orig_video_isVGA = 1,
  671. .orig_video_points = 8
  672. };
  673. #endif
  674. static int __init customize_machine(void)
  675. {
  676. /*
  677. * customizes platform devices, or adds new ones
  678. * On DT based machines, we fall back to populating the
  679. * machine from the device tree, if no callback is provided,
  680. * otherwise we would always need an init_machine callback.
  681. */
  682. if (machine_desc->init_machine)
  683. machine_desc->init_machine();
  684. #ifdef CONFIG_OF
  685. else
  686. of_platform_populate(NULL, of_default_bus_match_table,
  687. NULL, NULL);
  688. #endif
  689. return 0;
  690. }
  691. arch_initcall(customize_machine);
  692. static int __init init_machine_late(void)
  693. {
  694. if (machine_desc->init_late)
  695. machine_desc->init_late();
  696. return 0;
  697. }
  698. late_initcall(init_machine_late);
  699. #ifdef CONFIG_KEXEC
  700. static inline unsigned long long get_total_mem(void)
  701. {
  702. unsigned long total;
  703. total = max_low_pfn - min_low_pfn;
  704. return total << PAGE_SHIFT;
  705. }
  706. /**
  707. * reserve_crashkernel() - reserves memory are for crash kernel
  708. *
  709. * This function reserves memory area given in "crashkernel=" kernel command
  710. * line parameter. The memory reserved is used by a dump capture kernel when
  711. * primary kernel is crashing.
  712. */
  713. static void __init reserve_crashkernel(void)
  714. {
  715. unsigned long long crash_size, crash_base;
  716. unsigned long long total_mem;
  717. int ret;
  718. total_mem = get_total_mem();
  719. ret = parse_crashkernel(boot_command_line, total_mem,
  720. &crash_size, &crash_base);
  721. if (ret)
  722. return;
  723. ret = memblock_reserve(crash_base, crash_size);
  724. if (ret < 0) {
  725. pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
  726. (unsigned long)crash_base);
  727. return;
  728. }
  729. pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
  730. (unsigned long)(crash_size >> 20),
  731. (unsigned long)(crash_base >> 20),
  732. (unsigned long)(total_mem >> 20));
  733. crashk_res.start = crash_base;
  734. crashk_res.end = crash_base + crash_size - 1;
  735. insert_resource(&iomem_resource, &crashk_res);
  736. }
  737. #else
  738. static inline void reserve_crashkernel(void) {}
  739. #endif /* CONFIG_KEXEC */
  740. static int __init meminfo_cmp(const void *_a, const void *_b)
  741. {
  742. const struct membank *a = _a, *b = _b;
  743. long cmp = bank_pfn_start(a) - bank_pfn_start(b);
  744. return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
  745. }
  746. void __init hyp_mode_check(void)
  747. {
  748. #ifdef CONFIG_ARM_VIRT_EXT
  749. sync_boot_mode();
  750. if (is_hyp_mode_available()) {
  751. pr_info("CPU: All CPU(s) started in HYP mode.\n");
  752. pr_info("CPU: Virtualization extensions available.\n");
  753. } else if (is_hyp_mode_mismatched()) {
  754. pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
  755. __boot_cpu_mode & MODE_MASK);
  756. pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
  757. } else
  758. pr_info("CPU: All CPU(s) started in SVC mode.\n");
  759. #endif
  760. }
  761. void __init setup_arch(char **cmdline_p)
  762. {
  763. const struct machine_desc *mdesc;
  764. setup_processor();
  765. mdesc = setup_machine_fdt(__atags_pointer);
  766. if (!mdesc)
  767. mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
  768. machine_desc = mdesc;
  769. machine_name = mdesc->name;
  770. if (mdesc->reboot_mode != REBOOT_HARD)
  771. reboot_mode = mdesc->reboot_mode;
  772. init_mm.start_code = (unsigned long) _text;
  773. init_mm.end_code = (unsigned long) _etext;
  774. init_mm.end_data = (unsigned long) _edata;
  775. init_mm.brk = (unsigned long) _end;
  776. /* populate cmd_line too for later use, preserving boot_command_line */
  777. strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
  778. *cmdline_p = cmd_line;
  779. parse_early_param();
  780. sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
  781. early_paging_init(mdesc, lookup_processor_type(read_cpuid_id()));
  782. setup_dma_zone(mdesc);
  783. sanity_check_meminfo();
  784. arm_memblock_init(&meminfo, mdesc);
  785. paging_init(mdesc);
  786. request_standard_resources(mdesc);
  787. if (mdesc->restart)
  788. arm_pm_restart = mdesc->restart;
  789. unflatten_device_tree();
  790. arm_dt_init_cpu_maps();
  791. psci_init();
  792. #ifdef CONFIG_SMP
  793. if (is_smp()) {
  794. if (!mdesc->smp_init || !mdesc->smp_init()) {
  795. if (psci_smp_available())
  796. smp_set_ops(&psci_smp_ops);
  797. else if (mdesc->smp)
  798. smp_set_ops(mdesc->smp);
  799. }
  800. smp_init_cpus();
  801. smp_build_mpidr_hash();
  802. }
  803. #endif
  804. if (!is_smp())
  805. hyp_mode_check();
  806. reserve_crashkernel();
  807. #ifdef CONFIG_MULTI_IRQ_HANDLER
  808. handle_arch_irq = mdesc->handle_irq;
  809. #endif
  810. #ifdef CONFIG_VT
  811. #if defined(CONFIG_VGA_CONSOLE)
  812. conswitchp = &vga_con;
  813. #elif defined(CONFIG_DUMMY_CONSOLE)
  814. conswitchp = &dummy_con;
  815. #endif
  816. #endif
  817. if (mdesc->init_early)
  818. mdesc->init_early();
  819. }
  820. static int __init topology_init(void)
  821. {
  822. int cpu;
  823. for_each_possible_cpu(cpu) {
  824. struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
  825. cpuinfo->cpu.hotpluggable = 1;
  826. register_cpu(&cpuinfo->cpu, cpu);
  827. }
  828. return 0;
  829. }
  830. subsys_initcall(topology_init);
  831. #ifdef CONFIG_HAVE_PROC_CPU
  832. static int __init proc_cpu_init(void)
  833. {
  834. struct proc_dir_entry *res;
  835. res = proc_mkdir("cpu", NULL);
  836. if (!res)
  837. return -ENOMEM;
  838. return 0;
  839. }
  840. fs_initcall(proc_cpu_init);
  841. #endif
  842. static const char *hwcap_str[] = {
  843. "swp",
  844. "half",
  845. "thumb",
  846. "26bit",
  847. "fastmult",
  848. "fpa",
  849. "vfp",
  850. "edsp",
  851. "java",
  852. "iwmmxt",
  853. "crunch",
  854. "thumbee",
  855. "neon",
  856. "vfpv3",
  857. "vfpv3d16",
  858. "tls",
  859. "vfpv4",
  860. "idiva",
  861. "idivt",
  862. "vfpd32",
  863. "lpae",
  864. "evtstrm",
  865. NULL
  866. };
  867. static int c_show(struct seq_file *m, void *v)
  868. {
  869. int i, j;
  870. u32 cpuid;
  871. for_each_online_cpu(i) {
  872. /*
  873. * glibc reads /proc/cpuinfo to determine the number of
  874. * online processors, looking for lines beginning with
  875. * "processor". Give glibc what it expects.
  876. */
  877. seq_printf(m, "processor\t: %d\n", i);
  878. cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
  879. seq_printf(m, "model name\t: %s rev %d (%s)\n",
  880. cpu_name, cpuid & 15, elf_platform);
  881. /* dump out the processor features */
  882. seq_puts(m, "Features\t: ");
  883. for (j = 0; hwcap_str[j]; j++)
  884. if (elf_hwcap & (1 << j))
  885. seq_printf(m, "%s ", hwcap_str[j]);
  886. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
  887. seq_printf(m, "CPU architecture: %s\n",
  888. proc_arch[cpu_architecture()]);
  889. if ((cpuid & 0x0008f000) == 0x00000000) {
  890. /* pre-ARM7 */
  891. seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
  892. } else {
  893. if ((cpuid & 0x0008f000) == 0x00007000) {
  894. /* ARM7 */
  895. seq_printf(m, "CPU variant\t: 0x%02x\n",
  896. (cpuid >> 16) & 127);
  897. } else {
  898. /* post-ARM7 */
  899. seq_printf(m, "CPU variant\t: 0x%x\n",
  900. (cpuid >> 20) & 15);
  901. }
  902. seq_printf(m, "CPU part\t: 0x%03x\n",
  903. (cpuid >> 4) & 0xfff);
  904. }
  905. seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
  906. }
  907. seq_printf(m, "Hardware\t: %s\n", machine_name);
  908. seq_printf(m, "Revision\t: %04x\n", system_rev);
  909. seq_printf(m, "Serial\t\t: %08x%08x\n",
  910. system_serial_high, system_serial_low);
  911. return 0;
  912. }
  913. static void *c_start(struct seq_file *m, loff_t *pos)
  914. {
  915. return *pos < 1 ? (void *)1 : NULL;
  916. }
  917. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  918. {
  919. ++*pos;
  920. return NULL;
  921. }
  922. static void c_stop(struct seq_file *m, void *v)
  923. {
  924. }
  925. const struct seq_operations cpuinfo_op = {
  926. .start = c_start,
  927. .next = c_next,
  928. .stop = c_stop,
  929. .show = c_show
  930. };