gfx_v8_0.c 247 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. /*
  895. * Support for MCBP/Virtualization in combination with chained IBs is
  896. * formal released on feature version #46
  897. */
  898. if (adev->gfx.ce_feature_version >= 46 &&
  899. adev->gfx.pfp_feature_version >= 46) {
  900. adev->virt.chained_ib_support = true;
  901. DRM_INFO("Chained IB support enabled!\n");
  902. } else
  903. adev->virt.chained_ib_support = false;
  904. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  905. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  906. if (err)
  907. goto out;
  908. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  909. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  910. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  911. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  912. adev->gfx.rlc.save_and_restore_offset =
  913. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  914. adev->gfx.rlc.clear_state_descriptor_offset =
  915. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  916. adev->gfx.rlc.avail_scratch_ram_locations =
  917. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  918. adev->gfx.rlc.reg_restore_list_size =
  919. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  920. adev->gfx.rlc.reg_list_format_start =
  921. le32_to_cpu(rlc_hdr->reg_list_format_start);
  922. adev->gfx.rlc.reg_list_format_separate_start =
  923. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  924. adev->gfx.rlc.starting_offsets_start =
  925. le32_to_cpu(rlc_hdr->starting_offsets_start);
  926. adev->gfx.rlc.reg_list_format_size_bytes =
  927. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  928. adev->gfx.rlc.reg_list_size_bytes =
  929. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  930. adev->gfx.rlc.register_list_format =
  931. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  932. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  933. if (!adev->gfx.rlc.register_list_format) {
  934. err = -ENOMEM;
  935. goto out;
  936. }
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  941. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  942. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  943. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  944. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  945. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  947. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  951. if (err)
  952. goto out;
  953. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  954. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  955. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  956. if ((adev->asic_type != CHIP_STONEY) &&
  957. (adev->asic_type != CHIP_TOPAZ)) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  960. if (!err) {
  961. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  962. if (err)
  963. goto out;
  964. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  965. adev->gfx.mec2_fw->data;
  966. adev->gfx.mec2_fw_version =
  967. le32_to_cpu(cp_hdr->header.ucode_version);
  968. adev->gfx.mec2_feature_version =
  969. le32_to_cpu(cp_hdr->ucode_feature_version);
  970. } else {
  971. err = 0;
  972. adev->gfx.mec2_fw = NULL;
  973. }
  974. }
  975. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  978. info->fw = adev->gfx.pfp_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  984. info->fw = adev->gfx.me_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  989. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  990. info->fw = adev->gfx.ce_fw;
  991. header = (const struct common_firmware_header *)info->fw->data;
  992. adev->firmware.fw_size +=
  993. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  994. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  995. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  996. info->fw = adev->gfx.rlc_fw;
  997. header = (const struct common_firmware_header *)info->fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1000. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1001. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1002. info->fw = adev->gfx.mec_fw;
  1003. header = (const struct common_firmware_header *)info->fw->data;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1006. /* we need account JT in */
  1007. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1008. adev->firmware.fw_size +=
  1009. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1010. if (amdgpu_sriov_vf(adev)) {
  1011. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1012. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1013. info->fw = adev->gfx.mec_fw;
  1014. adev->firmware.fw_size +=
  1015. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1016. }
  1017. if (adev->gfx.mec2_fw) {
  1018. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1019. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1020. info->fw = adev->gfx.mec2_fw;
  1021. header = (const struct common_firmware_header *)info->fw->data;
  1022. adev->firmware.fw_size +=
  1023. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1024. }
  1025. }
  1026. out:
  1027. if (err) {
  1028. dev_err(adev->dev,
  1029. "gfx8: Failed to load firmware \"%s\"\n",
  1030. fw_name);
  1031. release_firmware(adev->gfx.pfp_fw);
  1032. adev->gfx.pfp_fw = NULL;
  1033. release_firmware(adev->gfx.me_fw);
  1034. adev->gfx.me_fw = NULL;
  1035. release_firmware(adev->gfx.ce_fw);
  1036. adev->gfx.ce_fw = NULL;
  1037. release_firmware(adev->gfx.rlc_fw);
  1038. adev->gfx.rlc_fw = NULL;
  1039. release_firmware(adev->gfx.mec_fw);
  1040. adev->gfx.mec_fw = NULL;
  1041. release_firmware(adev->gfx.mec2_fw);
  1042. adev->gfx.mec2_fw = NULL;
  1043. }
  1044. return err;
  1045. }
  1046. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1047. volatile u32 *buffer)
  1048. {
  1049. u32 count = 0, i;
  1050. const struct cs_section_def *sect = NULL;
  1051. const struct cs_extent_def *ext = NULL;
  1052. if (adev->gfx.rlc.cs_data == NULL)
  1053. return;
  1054. if (buffer == NULL)
  1055. return;
  1056. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1057. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1058. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. buffer[count++] = cpu_to_le32(0x80000000);
  1061. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1062. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1063. if (sect->id == SECT_CONTEXT) {
  1064. buffer[count++] =
  1065. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1066. buffer[count++] = cpu_to_le32(ext->reg_index -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. for (i = 0; i < ext->reg_count; i++)
  1069. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1070. } else {
  1071. return;
  1072. }
  1073. }
  1074. }
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1076. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1077. PACKET3_SET_CONTEXT_REG_START);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1079. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1080. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1081. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1082. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1083. buffer[count++] = cpu_to_le32(0);
  1084. }
  1085. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1086. {
  1087. const __le32 *fw_data;
  1088. volatile u32 *dst_ptr;
  1089. int me, i, max_me = 4;
  1090. u32 bo_offset = 0;
  1091. u32 table_offset, table_size;
  1092. if (adev->asic_type == CHIP_CARRIZO)
  1093. max_me = 5;
  1094. /* write the cp table buffer */
  1095. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1096. for (me = 0; me < max_me; me++) {
  1097. if (me == 0) {
  1098. const struct gfx_firmware_header_v1_0 *hdr =
  1099. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1100. fw_data = (const __le32 *)
  1101. (adev->gfx.ce_fw->data +
  1102. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1103. table_offset = le32_to_cpu(hdr->jt_offset);
  1104. table_size = le32_to_cpu(hdr->jt_size);
  1105. } else if (me == 1) {
  1106. const struct gfx_firmware_header_v1_0 *hdr =
  1107. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1108. fw_data = (const __le32 *)
  1109. (adev->gfx.pfp_fw->data +
  1110. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1111. table_offset = le32_to_cpu(hdr->jt_offset);
  1112. table_size = le32_to_cpu(hdr->jt_size);
  1113. } else if (me == 2) {
  1114. const struct gfx_firmware_header_v1_0 *hdr =
  1115. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1116. fw_data = (const __le32 *)
  1117. (adev->gfx.me_fw->data +
  1118. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1119. table_offset = le32_to_cpu(hdr->jt_offset);
  1120. table_size = le32_to_cpu(hdr->jt_size);
  1121. } else if (me == 3) {
  1122. const struct gfx_firmware_header_v1_0 *hdr =
  1123. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1124. fw_data = (const __le32 *)
  1125. (adev->gfx.mec_fw->data +
  1126. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1127. table_offset = le32_to_cpu(hdr->jt_offset);
  1128. table_size = le32_to_cpu(hdr->jt_size);
  1129. } else if (me == 4) {
  1130. const struct gfx_firmware_header_v1_0 *hdr =
  1131. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1132. fw_data = (const __le32 *)
  1133. (adev->gfx.mec2_fw->data +
  1134. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1135. table_offset = le32_to_cpu(hdr->jt_offset);
  1136. table_size = le32_to_cpu(hdr->jt_size);
  1137. }
  1138. for (i = 0; i < table_size; i ++) {
  1139. dst_ptr[bo_offset + i] =
  1140. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1141. }
  1142. bo_offset += table_size;
  1143. }
  1144. }
  1145. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1146. {
  1147. int r;
  1148. /* clear state block */
  1149. if (adev->gfx.rlc.clear_state_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1156. adev->gfx.rlc.clear_state_obj = NULL;
  1157. }
  1158. /* jump table block */
  1159. if (adev->gfx.rlc.cp_table_obj) {
  1160. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1161. if (unlikely(r != 0))
  1162. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1163. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1165. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1166. adev->gfx.rlc.cp_table_obj = NULL;
  1167. }
  1168. }
  1169. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1170. {
  1171. volatile u32 *dst_ptr;
  1172. u32 dws;
  1173. const struct cs_section_def *cs_data;
  1174. int r;
  1175. adev->gfx.rlc.cs_data = vi_cs_data;
  1176. cs_data = adev->gfx.rlc.cs_data;
  1177. if (cs_data) {
  1178. /* clear state block */
  1179. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1180. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1181. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1182. AMDGPU_GEM_DOMAIN_VRAM,
  1183. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1184. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1185. NULL, NULL,
  1186. &adev->gfx.rlc.clear_state_obj);
  1187. if (r) {
  1188. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. }
  1193. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1194. if (unlikely(r != 0)) {
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1199. &adev->gfx.rlc.clear_state_gpu_addr);
  1200. if (r) {
  1201. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1202. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1203. gfx_v8_0_rlc_fini(adev);
  1204. return r;
  1205. }
  1206. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1207. if (r) {
  1208. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1209. gfx_v8_0_rlc_fini(adev);
  1210. return r;
  1211. }
  1212. /* set up the cs buffer */
  1213. dst_ptr = adev->gfx.rlc.cs_ptr;
  1214. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1215. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1216. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1217. }
  1218. if ((adev->asic_type == CHIP_CARRIZO) ||
  1219. (adev->asic_type == CHIP_STONEY)) {
  1220. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1221. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1222. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1223. AMDGPU_GEM_DOMAIN_VRAM,
  1224. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1225. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1226. NULL, NULL,
  1227. &adev->gfx.rlc.cp_table_obj);
  1228. if (r) {
  1229. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1230. return r;
  1231. }
  1232. }
  1233. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1234. if (unlikely(r != 0)) {
  1235. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1239. &adev->gfx.rlc.cp_table_gpu_addr);
  1240. if (r) {
  1241. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1242. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1246. if (r) {
  1247. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1248. return r;
  1249. }
  1250. cz_init_cp_jump_table(adev);
  1251. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1253. }
  1254. return 0;
  1255. }
  1256. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1257. {
  1258. int r;
  1259. if (adev->gfx.mec.hpd_eop_obj) {
  1260. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1261. if (unlikely(r != 0))
  1262. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1263. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1264. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1265. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1266. adev->gfx.mec.hpd_eop_obj = NULL;
  1267. }
  1268. }
  1269. static int gfx_v8_0_kiq_acquire(struct amdgpu_device *adev,
  1270. struct amdgpu_ring *ring)
  1271. {
  1272. int queue_bit;
  1273. int mec, pipe, queue;
  1274. queue_bit = adev->gfx.mec.num_mec
  1275. * adev->gfx.mec.num_pipe_per_mec
  1276. * adev->gfx.mec.num_queue_per_pipe;
  1277. while (queue_bit-- >= 0) {
  1278. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  1279. continue;
  1280. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  1281. /* Using pipes 2/3 from MEC 2 seems cause problems */
  1282. if (mec == 1 && pipe > 1)
  1283. continue;
  1284. ring->me = mec + 1;
  1285. ring->pipe = pipe;
  1286. ring->queue = queue;
  1287. return 0;
  1288. }
  1289. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  1290. return -EINVAL;
  1291. }
  1292. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1293. struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1297. int r = 0;
  1298. mutex_init(&kiq->ring_mutex);
  1299. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1300. if (r)
  1301. return r;
  1302. ring->adev = NULL;
  1303. ring->ring_obj = NULL;
  1304. ring->use_doorbell = true;
  1305. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1306. r = gfx_v8_0_kiq_acquire(adev, ring);
  1307. if (r)
  1308. return r;
  1309. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1310. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1311. r = amdgpu_ring_init(adev, ring, 1024,
  1312. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1313. if (r)
  1314. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1315. return r;
  1316. }
  1317. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1318. struct amdgpu_irq_src *irq)
  1319. {
  1320. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1321. amdgpu_ring_fini(ring);
  1322. }
  1323. static void gfx_v8_0_compute_queue_acquire(struct amdgpu_device *adev)
  1324. {
  1325. int i, queue, pipe, mec;
  1326. /* policy for amdgpu compute queue ownership */
  1327. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  1328. queue = i % adev->gfx.mec.num_queue_per_pipe;
  1329. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  1330. % adev->gfx.mec.num_pipe_per_mec;
  1331. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  1332. / adev->gfx.mec.num_pipe_per_mec;
  1333. /* we've run out of HW */
  1334. if (mec >= adev->gfx.mec.num_mec)
  1335. break;
  1336. /* policy: amdgpu owns the first two queues of the first MEC */
  1337. if (mec == 0 && queue < 2)
  1338. set_bit(i, adev->gfx.mec.queue_bitmap);
  1339. }
  1340. /* update the number of active compute rings */
  1341. adev->gfx.num_compute_rings =
  1342. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1343. /* If you hit this case and edited the policy, you probably just
  1344. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  1345. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  1346. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  1347. }
  1348. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1349. {
  1350. int r;
  1351. u32 *hpd;
  1352. size_t mec_hpd_size;
  1353. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1354. switch (adev->asic_type) {
  1355. case CHIP_FIJI:
  1356. case CHIP_TONGA:
  1357. case CHIP_POLARIS11:
  1358. case CHIP_POLARIS12:
  1359. case CHIP_POLARIS10:
  1360. case CHIP_CARRIZO:
  1361. adev->gfx.mec.num_mec = 2;
  1362. break;
  1363. case CHIP_TOPAZ:
  1364. case CHIP_STONEY:
  1365. default:
  1366. adev->gfx.mec.num_mec = 1;
  1367. break;
  1368. }
  1369. adev->gfx.mec.num_pipe_per_mec = 4;
  1370. adev->gfx.mec.num_queue_per_pipe = 8;
  1371. /* take ownership of the relevant compute queues */
  1372. gfx_v8_0_compute_queue_acquire(adev);
  1373. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1374. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1375. r = amdgpu_bo_create(adev,
  1376. mec_hpd_size,
  1377. PAGE_SIZE, true,
  1378. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1379. &adev->gfx.mec.hpd_eop_obj);
  1380. if (r) {
  1381. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1382. return r;
  1383. }
  1384. }
  1385. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1386. if (unlikely(r != 0)) {
  1387. gfx_v8_0_mec_fini(adev);
  1388. return r;
  1389. }
  1390. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1391. &adev->gfx.mec.hpd_eop_gpu_addr);
  1392. if (r) {
  1393. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1394. gfx_v8_0_mec_fini(adev);
  1395. return r;
  1396. }
  1397. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1398. if (r) {
  1399. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1400. gfx_v8_0_mec_fini(adev);
  1401. return r;
  1402. }
  1403. memset(hpd, 0, mec_hpd_size);
  1404. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1405. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1406. return 0;
  1407. }
  1408. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1409. {
  1410. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1411. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1412. }
  1413. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1414. {
  1415. int r;
  1416. u32 *hpd;
  1417. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1418. r = amdgpu_bo_create_kernel(adev, GFX8_MEC_HPD_SIZE, PAGE_SIZE,
  1419. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1420. &kiq->eop_gpu_addr, (void **)&hpd);
  1421. if (r) {
  1422. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1423. return r;
  1424. }
  1425. memset(hpd, 0, GFX8_MEC_HPD_SIZE);
  1426. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1427. if (unlikely(r != 0))
  1428. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1429. amdgpu_bo_kunmap(kiq->eop_obj);
  1430. amdgpu_bo_unreserve(kiq->eop_obj);
  1431. return 0;
  1432. }
  1433. static const u32 vgpr_init_compute_shader[] =
  1434. {
  1435. 0x7e000209, 0x7e020208,
  1436. 0x7e040207, 0x7e060206,
  1437. 0x7e080205, 0x7e0a0204,
  1438. 0x7e0c0203, 0x7e0e0202,
  1439. 0x7e100201, 0x7e120200,
  1440. 0x7e140209, 0x7e160208,
  1441. 0x7e180207, 0x7e1a0206,
  1442. 0x7e1c0205, 0x7e1e0204,
  1443. 0x7e200203, 0x7e220202,
  1444. 0x7e240201, 0x7e260200,
  1445. 0x7e280209, 0x7e2a0208,
  1446. 0x7e2c0207, 0x7e2e0206,
  1447. 0x7e300205, 0x7e320204,
  1448. 0x7e340203, 0x7e360202,
  1449. 0x7e380201, 0x7e3a0200,
  1450. 0x7e3c0209, 0x7e3e0208,
  1451. 0x7e400207, 0x7e420206,
  1452. 0x7e440205, 0x7e460204,
  1453. 0x7e480203, 0x7e4a0202,
  1454. 0x7e4c0201, 0x7e4e0200,
  1455. 0x7e500209, 0x7e520208,
  1456. 0x7e540207, 0x7e560206,
  1457. 0x7e580205, 0x7e5a0204,
  1458. 0x7e5c0203, 0x7e5e0202,
  1459. 0x7e600201, 0x7e620200,
  1460. 0x7e640209, 0x7e660208,
  1461. 0x7e680207, 0x7e6a0206,
  1462. 0x7e6c0205, 0x7e6e0204,
  1463. 0x7e700203, 0x7e720202,
  1464. 0x7e740201, 0x7e760200,
  1465. 0x7e780209, 0x7e7a0208,
  1466. 0x7e7c0207, 0x7e7e0206,
  1467. 0xbf8a0000, 0xbf810000,
  1468. };
  1469. static const u32 sgpr_init_compute_shader[] =
  1470. {
  1471. 0xbe8a0100, 0xbe8c0102,
  1472. 0xbe8e0104, 0xbe900106,
  1473. 0xbe920108, 0xbe940100,
  1474. 0xbe960102, 0xbe980104,
  1475. 0xbe9a0106, 0xbe9c0108,
  1476. 0xbe9e0100, 0xbea00102,
  1477. 0xbea20104, 0xbea40106,
  1478. 0xbea60108, 0xbea80100,
  1479. 0xbeaa0102, 0xbeac0104,
  1480. 0xbeae0106, 0xbeb00108,
  1481. 0xbeb20100, 0xbeb40102,
  1482. 0xbeb60104, 0xbeb80106,
  1483. 0xbeba0108, 0xbebc0100,
  1484. 0xbebe0102, 0xbec00104,
  1485. 0xbec20106, 0xbec40108,
  1486. 0xbec60100, 0xbec80102,
  1487. 0xbee60004, 0xbee70005,
  1488. 0xbeea0006, 0xbeeb0007,
  1489. 0xbee80008, 0xbee90009,
  1490. 0xbefc0000, 0xbf8a0000,
  1491. 0xbf810000, 0x00000000,
  1492. };
  1493. static const u32 vgpr_init_regs[] =
  1494. {
  1495. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1496. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1497. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1498. mmCOMPUTE_NUM_THREAD_Y, 1,
  1499. mmCOMPUTE_NUM_THREAD_Z, 1,
  1500. mmCOMPUTE_PGM_RSRC2, 20,
  1501. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1502. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1503. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1504. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1505. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1506. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1507. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1508. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1509. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1510. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1511. };
  1512. static const u32 sgpr1_init_regs[] =
  1513. {
  1514. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1515. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1516. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1517. mmCOMPUTE_NUM_THREAD_Y, 1,
  1518. mmCOMPUTE_NUM_THREAD_Z, 1,
  1519. mmCOMPUTE_PGM_RSRC2, 20,
  1520. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1521. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1522. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1523. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1524. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1525. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1526. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1527. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1528. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1529. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1530. };
  1531. static const u32 sgpr2_init_regs[] =
  1532. {
  1533. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1534. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1535. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1536. mmCOMPUTE_NUM_THREAD_Y, 1,
  1537. mmCOMPUTE_NUM_THREAD_Z, 1,
  1538. mmCOMPUTE_PGM_RSRC2, 20,
  1539. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1540. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1541. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1542. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1543. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1544. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1545. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1546. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1547. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1548. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1549. };
  1550. static const u32 sec_ded_counter_registers[] =
  1551. {
  1552. mmCPC_EDC_ATC_CNT,
  1553. mmCPC_EDC_SCRATCH_CNT,
  1554. mmCPC_EDC_UCODE_CNT,
  1555. mmCPF_EDC_ATC_CNT,
  1556. mmCPF_EDC_ROQ_CNT,
  1557. mmCPF_EDC_TAG_CNT,
  1558. mmCPG_EDC_ATC_CNT,
  1559. mmCPG_EDC_DMA_CNT,
  1560. mmCPG_EDC_TAG_CNT,
  1561. mmDC_EDC_CSINVOC_CNT,
  1562. mmDC_EDC_RESTORE_CNT,
  1563. mmDC_EDC_STATE_CNT,
  1564. mmGDS_EDC_CNT,
  1565. mmGDS_EDC_GRBM_CNT,
  1566. mmGDS_EDC_OA_DED,
  1567. mmSPI_EDC_CNT,
  1568. mmSQC_ATC_EDC_GATCL1_CNT,
  1569. mmSQC_EDC_CNT,
  1570. mmSQ_EDC_DED_CNT,
  1571. mmSQ_EDC_INFO,
  1572. mmSQ_EDC_SEC_CNT,
  1573. mmTCC_EDC_CNT,
  1574. mmTCP_ATC_EDC_GATCL1_CNT,
  1575. mmTCP_EDC_CNT,
  1576. mmTD_EDC_CNT
  1577. };
  1578. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1579. {
  1580. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1581. struct amdgpu_ib ib;
  1582. struct dma_fence *f = NULL;
  1583. int r, i;
  1584. u32 tmp;
  1585. unsigned total_size, vgpr_offset, sgpr_offset;
  1586. u64 gpu_addr;
  1587. /* only supported on CZ */
  1588. if (adev->asic_type != CHIP_CARRIZO)
  1589. return 0;
  1590. /* bail if the compute ring is not ready */
  1591. if (!ring->ready)
  1592. return 0;
  1593. tmp = RREG32(mmGB_EDC_MODE);
  1594. WREG32(mmGB_EDC_MODE, 0);
  1595. total_size =
  1596. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1597. total_size +=
  1598. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1599. total_size +=
  1600. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1601. total_size = ALIGN(total_size, 256);
  1602. vgpr_offset = total_size;
  1603. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1604. sgpr_offset = total_size;
  1605. total_size += sizeof(sgpr_init_compute_shader);
  1606. /* allocate an indirect buffer to put the commands in */
  1607. memset(&ib, 0, sizeof(ib));
  1608. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1609. if (r) {
  1610. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1611. return r;
  1612. }
  1613. /* load the compute shaders */
  1614. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1615. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1616. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1617. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1618. /* init the ib length to 0 */
  1619. ib.length_dw = 0;
  1620. /* VGPR */
  1621. /* write the register state for the compute dispatch */
  1622. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1623. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1624. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1625. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1626. }
  1627. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1628. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1629. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1630. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1631. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1632. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1633. /* write dispatch packet */
  1634. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1635. ib.ptr[ib.length_dw++] = 8; /* x */
  1636. ib.ptr[ib.length_dw++] = 1; /* y */
  1637. ib.ptr[ib.length_dw++] = 1; /* z */
  1638. ib.ptr[ib.length_dw++] =
  1639. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1640. /* write CS partial flush packet */
  1641. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1642. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1643. /* SGPR1 */
  1644. /* write the register state for the compute dispatch */
  1645. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1646. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1647. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1648. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1649. }
  1650. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1651. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1652. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1653. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1654. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1655. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1656. /* write dispatch packet */
  1657. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1658. ib.ptr[ib.length_dw++] = 8; /* x */
  1659. ib.ptr[ib.length_dw++] = 1; /* y */
  1660. ib.ptr[ib.length_dw++] = 1; /* z */
  1661. ib.ptr[ib.length_dw++] =
  1662. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1663. /* write CS partial flush packet */
  1664. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1665. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1666. /* SGPR2 */
  1667. /* write the register state for the compute dispatch */
  1668. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1669. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1670. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1671. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1672. }
  1673. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1674. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1675. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1676. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1677. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1678. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1679. /* write dispatch packet */
  1680. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1681. ib.ptr[ib.length_dw++] = 8; /* x */
  1682. ib.ptr[ib.length_dw++] = 1; /* y */
  1683. ib.ptr[ib.length_dw++] = 1; /* z */
  1684. ib.ptr[ib.length_dw++] =
  1685. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1686. /* write CS partial flush packet */
  1687. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1688. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1689. /* shedule the ib on the ring */
  1690. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1691. if (r) {
  1692. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1693. goto fail;
  1694. }
  1695. /* wait for the GPU to finish processing the IB */
  1696. r = dma_fence_wait(f, false);
  1697. if (r) {
  1698. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1699. goto fail;
  1700. }
  1701. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1702. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1703. WREG32(mmGB_EDC_MODE, tmp);
  1704. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1705. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1706. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1707. /* read back registers to clear the counters */
  1708. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1709. RREG32(sec_ded_counter_registers[i]);
  1710. fail:
  1711. amdgpu_ib_free(adev, &ib, NULL);
  1712. dma_fence_put(f);
  1713. return r;
  1714. }
  1715. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1716. {
  1717. u32 gb_addr_config;
  1718. u32 mc_shared_chmap, mc_arb_ramcfg;
  1719. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1720. u32 tmp;
  1721. int ret;
  1722. switch (adev->asic_type) {
  1723. case CHIP_TOPAZ:
  1724. adev->gfx.config.max_shader_engines = 1;
  1725. adev->gfx.config.max_tile_pipes = 2;
  1726. adev->gfx.config.max_cu_per_sh = 6;
  1727. adev->gfx.config.max_sh_per_se = 1;
  1728. adev->gfx.config.max_backends_per_se = 2;
  1729. adev->gfx.config.max_texture_channel_caches = 2;
  1730. adev->gfx.config.max_gprs = 256;
  1731. adev->gfx.config.max_gs_threads = 32;
  1732. adev->gfx.config.max_hw_contexts = 8;
  1733. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1734. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1735. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1736. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1737. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1738. break;
  1739. case CHIP_FIJI:
  1740. adev->gfx.config.max_shader_engines = 4;
  1741. adev->gfx.config.max_tile_pipes = 16;
  1742. adev->gfx.config.max_cu_per_sh = 16;
  1743. adev->gfx.config.max_sh_per_se = 1;
  1744. adev->gfx.config.max_backends_per_se = 4;
  1745. adev->gfx.config.max_texture_channel_caches = 16;
  1746. adev->gfx.config.max_gprs = 256;
  1747. adev->gfx.config.max_gs_threads = 32;
  1748. adev->gfx.config.max_hw_contexts = 8;
  1749. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1750. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1751. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1752. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1753. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1754. break;
  1755. case CHIP_POLARIS11:
  1756. case CHIP_POLARIS12:
  1757. ret = amdgpu_atombios_get_gfx_info(adev);
  1758. if (ret)
  1759. return ret;
  1760. adev->gfx.config.max_gprs = 256;
  1761. adev->gfx.config.max_gs_threads = 32;
  1762. adev->gfx.config.max_hw_contexts = 8;
  1763. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1764. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1765. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1766. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1767. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1768. break;
  1769. case CHIP_POLARIS10:
  1770. ret = amdgpu_atombios_get_gfx_info(adev);
  1771. if (ret)
  1772. return ret;
  1773. adev->gfx.config.max_gprs = 256;
  1774. adev->gfx.config.max_gs_threads = 32;
  1775. adev->gfx.config.max_hw_contexts = 8;
  1776. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1777. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1778. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1779. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1780. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1781. break;
  1782. case CHIP_TONGA:
  1783. adev->gfx.config.max_shader_engines = 4;
  1784. adev->gfx.config.max_tile_pipes = 8;
  1785. adev->gfx.config.max_cu_per_sh = 8;
  1786. adev->gfx.config.max_sh_per_se = 1;
  1787. adev->gfx.config.max_backends_per_se = 2;
  1788. adev->gfx.config.max_texture_channel_caches = 8;
  1789. adev->gfx.config.max_gprs = 256;
  1790. adev->gfx.config.max_gs_threads = 32;
  1791. adev->gfx.config.max_hw_contexts = 8;
  1792. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1793. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1794. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1795. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1796. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1797. break;
  1798. case CHIP_CARRIZO:
  1799. adev->gfx.config.max_shader_engines = 1;
  1800. adev->gfx.config.max_tile_pipes = 2;
  1801. adev->gfx.config.max_sh_per_se = 1;
  1802. adev->gfx.config.max_backends_per_se = 2;
  1803. switch (adev->pdev->revision) {
  1804. case 0xc4:
  1805. case 0x84:
  1806. case 0xc8:
  1807. case 0xcc:
  1808. case 0xe1:
  1809. case 0xe3:
  1810. /* B10 */
  1811. adev->gfx.config.max_cu_per_sh = 8;
  1812. break;
  1813. case 0xc5:
  1814. case 0x81:
  1815. case 0x85:
  1816. case 0xc9:
  1817. case 0xcd:
  1818. case 0xe2:
  1819. case 0xe4:
  1820. /* B8 */
  1821. adev->gfx.config.max_cu_per_sh = 6;
  1822. break;
  1823. case 0xc6:
  1824. case 0xca:
  1825. case 0xce:
  1826. case 0x88:
  1827. case 0xe6:
  1828. /* B6 */
  1829. adev->gfx.config.max_cu_per_sh = 6;
  1830. break;
  1831. case 0xc7:
  1832. case 0x87:
  1833. case 0xcb:
  1834. case 0xe5:
  1835. case 0x89:
  1836. default:
  1837. /* B4 */
  1838. adev->gfx.config.max_cu_per_sh = 4;
  1839. break;
  1840. }
  1841. adev->gfx.config.max_texture_channel_caches = 2;
  1842. adev->gfx.config.max_gprs = 256;
  1843. adev->gfx.config.max_gs_threads = 32;
  1844. adev->gfx.config.max_hw_contexts = 8;
  1845. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1846. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1847. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1848. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1849. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1850. break;
  1851. case CHIP_STONEY:
  1852. adev->gfx.config.max_shader_engines = 1;
  1853. adev->gfx.config.max_tile_pipes = 2;
  1854. adev->gfx.config.max_sh_per_se = 1;
  1855. adev->gfx.config.max_backends_per_se = 1;
  1856. switch (adev->pdev->revision) {
  1857. case 0x80:
  1858. case 0x81:
  1859. case 0xc0:
  1860. case 0xc1:
  1861. case 0xc2:
  1862. case 0xc4:
  1863. case 0xc8:
  1864. case 0xc9:
  1865. case 0xd6:
  1866. case 0xda:
  1867. case 0xe9:
  1868. case 0xea:
  1869. adev->gfx.config.max_cu_per_sh = 3;
  1870. break;
  1871. case 0x83:
  1872. case 0xd0:
  1873. case 0xd1:
  1874. case 0xd2:
  1875. case 0xd4:
  1876. case 0xdb:
  1877. case 0xe1:
  1878. case 0xe2:
  1879. default:
  1880. adev->gfx.config.max_cu_per_sh = 2;
  1881. break;
  1882. }
  1883. adev->gfx.config.max_texture_channel_caches = 2;
  1884. adev->gfx.config.max_gprs = 256;
  1885. adev->gfx.config.max_gs_threads = 16;
  1886. adev->gfx.config.max_hw_contexts = 8;
  1887. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1888. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1889. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1890. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1891. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1892. break;
  1893. default:
  1894. adev->gfx.config.max_shader_engines = 2;
  1895. adev->gfx.config.max_tile_pipes = 4;
  1896. adev->gfx.config.max_cu_per_sh = 2;
  1897. adev->gfx.config.max_sh_per_se = 1;
  1898. adev->gfx.config.max_backends_per_se = 2;
  1899. adev->gfx.config.max_texture_channel_caches = 4;
  1900. adev->gfx.config.max_gprs = 256;
  1901. adev->gfx.config.max_gs_threads = 32;
  1902. adev->gfx.config.max_hw_contexts = 8;
  1903. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1904. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1905. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1906. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1907. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1908. break;
  1909. }
  1910. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1911. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1912. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1913. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1914. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1915. if (adev->flags & AMD_IS_APU) {
  1916. /* Get memory bank mapping mode. */
  1917. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1918. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1919. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1920. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1921. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1922. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1923. /* Validate settings in case only one DIMM installed. */
  1924. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1925. dimm00_addr_map = 0;
  1926. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1927. dimm01_addr_map = 0;
  1928. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1929. dimm10_addr_map = 0;
  1930. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1931. dimm11_addr_map = 0;
  1932. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1933. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1934. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1935. adev->gfx.config.mem_row_size_in_kb = 2;
  1936. else
  1937. adev->gfx.config.mem_row_size_in_kb = 1;
  1938. } else {
  1939. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1940. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1941. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1942. adev->gfx.config.mem_row_size_in_kb = 4;
  1943. }
  1944. adev->gfx.config.shader_engine_tile_size = 32;
  1945. adev->gfx.config.num_gpus = 1;
  1946. adev->gfx.config.multi_gpu_tile_size = 64;
  1947. /* fix up row size */
  1948. switch (adev->gfx.config.mem_row_size_in_kb) {
  1949. case 1:
  1950. default:
  1951. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1952. break;
  1953. case 2:
  1954. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1955. break;
  1956. case 4:
  1957. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1958. break;
  1959. }
  1960. adev->gfx.config.gb_addr_config = gb_addr_config;
  1961. return 0;
  1962. }
  1963. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1964. int mec, int pipe, int queue)
  1965. {
  1966. int r;
  1967. unsigned irq_type;
  1968. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1969. ring = &adev->gfx.compute_ring[ring_id];
  1970. /* mec0 is me1 */
  1971. ring->me = mec + 1;
  1972. ring->pipe = pipe;
  1973. ring->queue = queue;
  1974. ring->ring_obj = NULL;
  1975. ring->use_doorbell = true;
  1976. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1977. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1978. + (ring_id * GFX8_MEC_HPD_SIZE);
  1979. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1980. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1981. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1982. + ring->pipe;
  1983. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1984. r = amdgpu_ring_init(adev, ring, 1024,
  1985. &adev->gfx.eop_irq, irq_type);
  1986. if (r)
  1987. return r;
  1988. return 0;
  1989. }
  1990. static int gfx_v8_0_sw_init(void *handle)
  1991. {
  1992. int i, j, k, r, ring_id;
  1993. struct amdgpu_ring *ring;
  1994. struct amdgpu_kiq *kiq;
  1995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1996. /* KIQ event */
  1997. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1998. if (r)
  1999. return r;
  2000. /* EOP Event */
  2001. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  2002. if (r)
  2003. return r;
  2004. /* Privileged reg */
  2005. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  2006. &adev->gfx.priv_reg_irq);
  2007. if (r)
  2008. return r;
  2009. /* Privileged inst */
  2010. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  2011. &adev->gfx.priv_inst_irq);
  2012. if (r)
  2013. return r;
  2014. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  2015. gfx_v8_0_scratch_init(adev);
  2016. r = gfx_v8_0_init_microcode(adev);
  2017. if (r) {
  2018. DRM_ERROR("Failed to load gfx firmware!\n");
  2019. return r;
  2020. }
  2021. r = gfx_v8_0_rlc_init(adev);
  2022. if (r) {
  2023. DRM_ERROR("Failed to init rlc BOs!\n");
  2024. return r;
  2025. }
  2026. r = gfx_v8_0_mec_init(adev);
  2027. if (r) {
  2028. DRM_ERROR("Failed to init MEC BOs!\n");
  2029. return r;
  2030. }
  2031. /* set up the gfx ring */
  2032. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2033. ring = &adev->gfx.gfx_ring[i];
  2034. ring->ring_obj = NULL;
  2035. sprintf(ring->name, "gfx");
  2036. /* no gfx doorbells on iceland */
  2037. if (adev->asic_type != CHIP_TOPAZ) {
  2038. ring->use_doorbell = true;
  2039. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  2040. }
  2041. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  2042. AMDGPU_CP_IRQ_GFX_EOP);
  2043. if (r)
  2044. return r;
  2045. }
  2046. /* set up the compute queues - allocate horizontally across pipes */
  2047. ring_id = 0;
  2048. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  2049. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  2050. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  2051. if (!amdgpu_is_mec_queue_enabled(adev, i, k, j))
  2052. continue;
  2053. r = gfx_v8_0_compute_ring_init(adev,
  2054. ring_id,
  2055. i, k, j);
  2056. if (r)
  2057. return r;
  2058. ring_id++;
  2059. }
  2060. }
  2061. }
  2062. r = gfx_v8_0_kiq_init(adev);
  2063. if (r) {
  2064. DRM_ERROR("Failed to init KIQ BOs!\n");
  2065. return r;
  2066. }
  2067. kiq = &adev->gfx.kiq;
  2068. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  2069. if (r)
  2070. return r;
  2071. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  2072. r = gfx_v8_0_compute_mqd_sw_init(adev);
  2073. if (r)
  2074. return r;
  2075. /* reserve GDS, GWS and OA resource for gfx */
  2076. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  2077. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  2078. &adev->gds.gds_gfx_bo, NULL, NULL);
  2079. if (r)
  2080. return r;
  2081. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  2082. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  2083. &adev->gds.gws_gfx_bo, NULL, NULL);
  2084. if (r)
  2085. return r;
  2086. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  2087. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2088. &adev->gds.oa_gfx_bo, NULL, NULL);
  2089. if (r)
  2090. return r;
  2091. adev->gfx.ce_ram_size = 0x8000;
  2092. r = gfx_v8_0_gpu_early_init(adev);
  2093. if (r)
  2094. return r;
  2095. return 0;
  2096. }
  2097. static int gfx_v8_0_sw_fini(void *handle)
  2098. {
  2099. int i;
  2100. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2101. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2102. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2103. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2104. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2105. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2106. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2107. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2108. gfx_v8_0_compute_mqd_sw_fini(adev);
  2109. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2110. gfx_v8_0_kiq_fini(adev);
  2111. gfx_v8_0_mec_fini(adev);
  2112. gfx_v8_0_rlc_fini(adev);
  2113. gfx_v8_0_free_microcode(adev);
  2114. return 0;
  2115. }
  2116. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2117. {
  2118. uint32_t *modearray, *mod2array;
  2119. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2120. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2121. u32 reg_offset;
  2122. modearray = adev->gfx.config.tile_mode_array;
  2123. mod2array = adev->gfx.config.macrotile_mode_array;
  2124. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2125. modearray[reg_offset] = 0;
  2126. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2127. mod2array[reg_offset] = 0;
  2128. switch (adev->asic_type) {
  2129. case CHIP_TOPAZ:
  2130. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P2) |
  2132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2134. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2138. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P2) |
  2140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2142. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P2) |
  2144. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2146. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P2) |
  2148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2150. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2151. PIPE_CONFIG(ADDR_SURF_P2) |
  2152. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2154. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2155. PIPE_CONFIG(ADDR_SURF_P2) |
  2156. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2158. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2159. PIPE_CONFIG(ADDR_SURF_P2));
  2160. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P2) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2164. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2165. PIPE_CONFIG(ADDR_SURF_P2) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2168. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2169. PIPE_CONFIG(ADDR_SURF_P2) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2172. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2173. PIPE_CONFIG(ADDR_SURF_P2) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2176. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2177. PIPE_CONFIG(ADDR_SURF_P2) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2180. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2181. PIPE_CONFIG(ADDR_SURF_P2) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2184. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2185. PIPE_CONFIG(ADDR_SURF_P2) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2188. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P2) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2193. PIPE_CONFIG(ADDR_SURF_P2) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2196. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2197. PIPE_CONFIG(ADDR_SURF_P2) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2200. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2201. PIPE_CONFIG(ADDR_SURF_P2) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2204. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2205. PIPE_CONFIG(ADDR_SURF_P2) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2208. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2209. PIPE_CONFIG(ADDR_SURF_P2) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2212. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2213. PIPE_CONFIG(ADDR_SURF_P2) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2216. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2217. PIPE_CONFIG(ADDR_SURF_P2) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2220. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P2) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P2) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2228. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P2) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2232. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_8_BANK));
  2236. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2239. NUM_BANKS(ADDR_SURF_8_BANK));
  2240. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2247. NUM_BANKS(ADDR_SURF_8_BANK));
  2248. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2259. NUM_BANKS(ADDR_SURF_8_BANK));
  2260. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2263. NUM_BANKS(ADDR_SURF_16_BANK));
  2264. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2267. NUM_BANKS(ADDR_SURF_16_BANK));
  2268. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2271. NUM_BANKS(ADDR_SURF_16_BANK));
  2272. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2275. NUM_BANKS(ADDR_SURF_16_BANK));
  2276. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2279. NUM_BANKS(ADDR_SURF_16_BANK));
  2280. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2283. NUM_BANKS(ADDR_SURF_16_BANK));
  2284. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2287. NUM_BANKS(ADDR_SURF_8_BANK));
  2288. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2289. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2290. reg_offset != 23)
  2291. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2292. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2293. if (reg_offset != 7)
  2294. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2295. break;
  2296. case CHIP_FIJI:
  2297. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2299. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2301. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2303. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2305. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2306. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2309. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2310. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2311. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2313. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2314. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2317. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2318. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2319. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2321. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2323. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2325. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2327. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2329. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2330. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2331. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2335. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2336. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2339. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2340. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2343. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2344. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2347. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2348. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2351. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2352. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2355. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2356. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2359. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2360. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2363. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2364. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2367. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2368. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2371. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2372. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2375. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2376. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2379. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2380. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2383. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2384. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2387. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2388. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2391. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2392. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2394. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2395. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2396. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2398. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2399. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2400. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2402. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2403. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2404. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2407. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2408. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2411. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2412. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2414. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2415. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2416. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2419. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2422. NUM_BANKS(ADDR_SURF_8_BANK));
  2423. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2424. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2425. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2426. NUM_BANKS(ADDR_SURF_8_BANK));
  2427. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2430. NUM_BANKS(ADDR_SURF_8_BANK));
  2431. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2434. NUM_BANKS(ADDR_SURF_8_BANK));
  2435. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2438. NUM_BANKS(ADDR_SURF_8_BANK));
  2439. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2442. NUM_BANKS(ADDR_SURF_8_BANK));
  2443. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2446. NUM_BANKS(ADDR_SURF_8_BANK));
  2447. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2450. NUM_BANKS(ADDR_SURF_8_BANK));
  2451. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2454. NUM_BANKS(ADDR_SURF_8_BANK));
  2455. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2458. NUM_BANKS(ADDR_SURF_8_BANK));
  2459. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2460. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2461. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2462. NUM_BANKS(ADDR_SURF_8_BANK));
  2463. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2464. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2465. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2466. NUM_BANKS(ADDR_SURF_8_BANK));
  2467. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2470. NUM_BANKS(ADDR_SURF_8_BANK));
  2471. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2474. NUM_BANKS(ADDR_SURF_4_BANK));
  2475. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2476. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2477. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2478. if (reg_offset != 7)
  2479. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2480. break;
  2481. case CHIP_TONGA:
  2482. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2483. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2484. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2486. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2487. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2488. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2490. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2491. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2492. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2494. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2495. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2496. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2498. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2499. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2500. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2502. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2503. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2506. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2507. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2508. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2509. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2510. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2511. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2512. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2513. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2514. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2515. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2516. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2520. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2521. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2524. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2525. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2527. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2528. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2529. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2530. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2531. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2532. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2533. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2534. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2536. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2537. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2538. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2539. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2540. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2541. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2542. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2544. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2546. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2548. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2549. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2550. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2551. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2552. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2553. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2554. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2556. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2557. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2559. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2560. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2561. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2562. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2563. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2564. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2565. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2567. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2568. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2569. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2571. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2572. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2573. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2575. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2576. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2577. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2579. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2580. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2581. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2583. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2584. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2585. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2587. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2588. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2589. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2591. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2592. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2593. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2596. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2597. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2599. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2600. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2603. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2604. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2605. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2606. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2607. NUM_BANKS(ADDR_SURF_16_BANK));
  2608. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2609. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2610. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2611. NUM_BANKS(ADDR_SURF_16_BANK));
  2612. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2615. NUM_BANKS(ADDR_SURF_16_BANK));
  2616. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2617. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2618. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2619. NUM_BANKS(ADDR_SURF_16_BANK));
  2620. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2621. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2622. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2623. NUM_BANKS(ADDR_SURF_16_BANK));
  2624. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2625. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2626. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2627. NUM_BANKS(ADDR_SURF_16_BANK));
  2628. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2629. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2630. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2631. NUM_BANKS(ADDR_SURF_16_BANK));
  2632. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2633. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2634. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2635. NUM_BANKS(ADDR_SURF_16_BANK));
  2636. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2639. NUM_BANKS(ADDR_SURF_16_BANK));
  2640. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2641. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2642. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2643. NUM_BANKS(ADDR_SURF_16_BANK));
  2644. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2645. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2646. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2647. NUM_BANKS(ADDR_SURF_16_BANK));
  2648. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2651. NUM_BANKS(ADDR_SURF_8_BANK));
  2652. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2653. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2654. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2655. NUM_BANKS(ADDR_SURF_4_BANK));
  2656. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2657. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2658. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2659. NUM_BANKS(ADDR_SURF_4_BANK));
  2660. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2661. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2662. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2663. if (reg_offset != 7)
  2664. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2665. break;
  2666. case CHIP_POLARIS11:
  2667. case CHIP_POLARIS12:
  2668. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2672. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2676. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2678. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2680. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2682. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2684. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2688. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2689. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2690. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2692. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2694. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2696. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2700. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2701. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2702. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2706. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2710. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2714. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2715. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2718. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2719. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2722. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2726. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2727. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2730. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2731. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2734. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2738. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2739. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2742. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2743. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2746. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2747. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2750. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2751. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2754. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2755. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2758. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2759. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2762. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2763. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2766. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2767. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2770. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2771. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2774. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2775. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2778. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2779. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2782. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2783. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2786. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2787. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2790. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2791. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2792. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2793. NUM_BANKS(ADDR_SURF_16_BANK));
  2794. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2795. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2796. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2797. NUM_BANKS(ADDR_SURF_16_BANK));
  2798. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2809. NUM_BANKS(ADDR_SURF_16_BANK));
  2810. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2813. NUM_BANKS(ADDR_SURF_16_BANK));
  2814. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2817. NUM_BANKS(ADDR_SURF_16_BANK));
  2818. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2821. NUM_BANKS(ADDR_SURF_16_BANK));
  2822. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2825. NUM_BANKS(ADDR_SURF_16_BANK));
  2826. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2829. NUM_BANKS(ADDR_SURF_16_BANK));
  2830. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2833. NUM_BANKS(ADDR_SURF_16_BANK));
  2834. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2837. NUM_BANKS(ADDR_SURF_16_BANK));
  2838. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2841. NUM_BANKS(ADDR_SURF_8_BANK));
  2842. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2845. NUM_BANKS(ADDR_SURF_4_BANK));
  2846. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2847. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2848. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2849. if (reg_offset != 7)
  2850. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2851. break;
  2852. case CHIP_POLARIS10:
  2853. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2855. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2857. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2859. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2861. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2865. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2869. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2870. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2871. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2873. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2874. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2875. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2877. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2881. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2883. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2884. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2885. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2886. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2887. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2891. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2895. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2899. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2900. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2903. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2904. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2907. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2908. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2911. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2912. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2915. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2916. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2919. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2920. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2923. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2924. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2927. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2928. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2931. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2932. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2935. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2936. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2939. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2940. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2943. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2944. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2945. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2947. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2948. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2951. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2952. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2955. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2956. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2957. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2959. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2960. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2963. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2964. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2967. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2968. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2971. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2975. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2978. NUM_BANKS(ADDR_SURF_16_BANK));
  2979. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2982. NUM_BANKS(ADDR_SURF_16_BANK));
  2983. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2986. NUM_BANKS(ADDR_SURF_16_BANK));
  2987. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2990. NUM_BANKS(ADDR_SURF_16_BANK));
  2991. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2998. NUM_BANKS(ADDR_SURF_16_BANK));
  2999. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3000. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3001. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3002. NUM_BANKS(ADDR_SURF_16_BANK));
  3003. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3006. NUM_BANKS(ADDR_SURF_16_BANK));
  3007. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3010. NUM_BANKS(ADDR_SURF_16_BANK));
  3011. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3012. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3013. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3014. NUM_BANKS(ADDR_SURF_16_BANK));
  3015. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3016. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3017. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3018. NUM_BANKS(ADDR_SURF_16_BANK));
  3019. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3022. NUM_BANKS(ADDR_SURF_8_BANK));
  3023. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3024. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3025. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3026. NUM_BANKS(ADDR_SURF_4_BANK));
  3027. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3030. NUM_BANKS(ADDR_SURF_4_BANK));
  3031. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3032. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3033. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3034. if (reg_offset != 7)
  3035. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3036. break;
  3037. case CHIP_STONEY:
  3038. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3058. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3059. PIPE_CONFIG(ADDR_SURF_P2) |
  3060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3062. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3066. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3067. PIPE_CONFIG(ADDR_SURF_P2));
  3068. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3080. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3084. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3088. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3092. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3096. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3120. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3124. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3128. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3129. PIPE_CONFIG(ADDR_SURF_P2) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3132. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3133. PIPE_CONFIG(ADDR_SURF_P2) |
  3134. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3135. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3136. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3137. PIPE_CONFIG(ADDR_SURF_P2) |
  3138. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3139. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3140. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3159. NUM_BANKS(ADDR_SURF_8_BANK));
  3160. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3163. NUM_BANKS(ADDR_SURF_8_BANK));
  3164. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3167. NUM_BANKS(ADDR_SURF_8_BANK));
  3168. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3183. NUM_BANKS(ADDR_SURF_16_BANK));
  3184. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3187. NUM_BANKS(ADDR_SURF_16_BANK));
  3188. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3191. NUM_BANKS(ADDR_SURF_16_BANK));
  3192. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3195. NUM_BANKS(ADDR_SURF_8_BANK));
  3196. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3197. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3198. reg_offset != 23)
  3199. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3200. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3201. if (reg_offset != 7)
  3202. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3203. break;
  3204. default:
  3205. dev_warn(adev->dev,
  3206. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3207. adev->asic_type);
  3208. case CHIP_CARRIZO:
  3209. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3210. PIPE_CONFIG(ADDR_SURF_P2) |
  3211. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3213. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3214. PIPE_CONFIG(ADDR_SURF_P2) |
  3215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3217. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3218. PIPE_CONFIG(ADDR_SURF_P2) |
  3219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3220. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3221. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3222. PIPE_CONFIG(ADDR_SURF_P2) |
  3223. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3224. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3225. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3226. PIPE_CONFIG(ADDR_SURF_P2) |
  3227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3228. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3229. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3230. PIPE_CONFIG(ADDR_SURF_P2) |
  3231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3233. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3234. PIPE_CONFIG(ADDR_SURF_P2) |
  3235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3236. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3237. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3238. PIPE_CONFIG(ADDR_SURF_P2));
  3239. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3240. PIPE_CONFIG(ADDR_SURF_P2) |
  3241. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3243. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3244. PIPE_CONFIG(ADDR_SURF_P2) |
  3245. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3247. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3248. PIPE_CONFIG(ADDR_SURF_P2) |
  3249. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3251. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3252. PIPE_CONFIG(ADDR_SURF_P2) |
  3253. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3254. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3255. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3256. PIPE_CONFIG(ADDR_SURF_P2) |
  3257. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3259. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3260. PIPE_CONFIG(ADDR_SURF_P2) |
  3261. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3263. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3264. PIPE_CONFIG(ADDR_SURF_P2) |
  3265. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3266. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3267. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3268. PIPE_CONFIG(ADDR_SURF_P2) |
  3269. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3271. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3272. PIPE_CONFIG(ADDR_SURF_P2) |
  3273. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3275. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3276. PIPE_CONFIG(ADDR_SURF_P2) |
  3277. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3279. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3280. PIPE_CONFIG(ADDR_SURF_P2) |
  3281. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3283. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3284. PIPE_CONFIG(ADDR_SURF_P2) |
  3285. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3287. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3288. PIPE_CONFIG(ADDR_SURF_P2) |
  3289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3291. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3292. PIPE_CONFIG(ADDR_SURF_P2) |
  3293. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3295. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3296. PIPE_CONFIG(ADDR_SURF_P2) |
  3297. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3299. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3300. PIPE_CONFIG(ADDR_SURF_P2) |
  3301. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3303. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3304. PIPE_CONFIG(ADDR_SURF_P2) |
  3305. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3307. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3308. PIPE_CONFIG(ADDR_SURF_P2) |
  3309. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3311. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3312. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3313. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3314. NUM_BANKS(ADDR_SURF_8_BANK));
  3315. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3316. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3317. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3318. NUM_BANKS(ADDR_SURF_8_BANK));
  3319. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3320. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3321. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3322. NUM_BANKS(ADDR_SURF_8_BANK));
  3323. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3324. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3325. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3326. NUM_BANKS(ADDR_SURF_8_BANK));
  3327. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3330. NUM_BANKS(ADDR_SURF_8_BANK));
  3331. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3332. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3333. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3334. NUM_BANKS(ADDR_SURF_8_BANK));
  3335. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3336. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3337. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3338. NUM_BANKS(ADDR_SURF_8_BANK));
  3339. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3342. NUM_BANKS(ADDR_SURF_16_BANK));
  3343. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3344. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3345. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3346. NUM_BANKS(ADDR_SURF_16_BANK));
  3347. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3350. NUM_BANKS(ADDR_SURF_16_BANK));
  3351. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3354. NUM_BANKS(ADDR_SURF_16_BANK));
  3355. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3356. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3357. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3358. NUM_BANKS(ADDR_SURF_16_BANK));
  3359. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3362. NUM_BANKS(ADDR_SURF_16_BANK));
  3363. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3366. NUM_BANKS(ADDR_SURF_8_BANK));
  3367. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3368. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3369. reg_offset != 23)
  3370. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3371. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3372. if (reg_offset != 7)
  3373. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3374. break;
  3375. }
  3376. }
  3377. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3378. u32 se_num, u32 sh_num, u32 instance)
  3379. {
  3380. u32 data;
  3381. if (instance == 0xffffffff)
  3382. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3383. else
  3384. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3385. if (se_num == 0xffffffff)
  3386. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3387. else
  3388. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3389. if (sh_num == 0xffffffff)
  3390. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3391. else
  3392. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3393. WREG32(mmGRBM_GFX_INDEX, data);
  3394. }
  3395. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3396. {
  3397. return (u32)((1ULL << bit_width) - 1);
  3398. }
  3399. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3400. {
  3401. u32 data, mask;
  3402. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3403. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3404. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3405. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3406. adev->gfx.config.max_sh_per_se);
  3407. return (~data) & mask;
  3408. }
  3409. static void
  3410. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3411. {
  3412. switch (adev->asic_type) {
  3413. case CHIP_FIJI:
  3414. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3415. RB_XSEL2(1) | PKR_MAP(2) |
  3416. PKR_XSEL(1) | PKR_YSEL(1) |
  3417. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3418. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3419. SE_PAIR_YSEL(2);
  3420. break;
  3421. case CHIP_TONGA:
  3422. case CHIP_POLARIS10:
  3423. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3424. SE_XSEL(1) | SE_YSEL(1);
  3425. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3426. SE_PAIR_YSEL(2);
  3427. break;
  3428. case CHIP_TOPAZ:
  3429. case CHIP_CARRIZO:
  3430. *rconf |= RB_MAP_PKR0(2);
  3431. *rconf1 |= 0x0;
  3432. break;
  3433. case CHIP_POLARIS11:
  3434. case CHIP_POLARIS12:
  3435. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3436. SE_XSEL(1) | SE_YSEL(1);
  3437. *rconf1 |= 0x0;
  3438. break;
  3439. case CHIP_STONEY:
  3440. *rconf |= 0x0;
  3441. *rconf1 |= 0x0;
  3442. break;
  3443. default:
  3444. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3445. break;
  3446. }
  3447. }
  3448. static void
  3449. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3450. u32 raster_config, u32 raster_config_1,
  3451. unsigned rb_mask, unsigned num_rb)
  3452. {
  3453. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3454. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3455. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3456. unsigned rb_per_se = num_rb / num_se;
  3457. unsigned se_mask[4];
  3458. unsigned se;
  3459. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3460. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3461. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3462. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3463. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3464. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3465. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3466. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3467. (!se_mask[2] && !se_mask[3]))) {
  3468. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3469. if (!se_mask[0] && !se_mask[1]) {
  3470. raster_config_1 |=
  3471. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3472. } else {
  3473. raster_config_1 |=
  3474. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3475. }
  3476. }
  3477. for (se = 0; se < num_se; se++) {
  3478. unsigned raster_config_se = raster_config;
  3479. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3480. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3481. int idx = (se / 2) * 2;
  3482. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3483. raster_config_se &= ~SE_MAP_MASK;
  3484. if (!se_mask[idx]) {
  3485. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3486. } else {
  3487. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3488. }
  3489. }
  3490. pkr0_mask &= rb_mask;
  3491. pkr1_mask &= rb_mask;
  3492. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3493. raster_config_se &= ~PKR_MAP_MASK;
  3494. if (!pkr0_mask) {
  3495. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3496. } else {
  3497. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3498. }
  3499. }
  3500. if (rb_per_se >= 2) {
  3501. unsigned rb0_mask = 1 << (se * rb_per_se);
  3502. unsigned rb1_mask = rb0_mask << 1;
  3503. rb0_mask &= rb_mask;
  3504. rb1_mask &= rb_mask;
  3505. if (!rb0_mask || !rb1_mask) {
  3506. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3507. if (!rb0_mask) {
  3508. raster_config_se |=
  3509. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3510. } else {
  3511. raster_config_se |=
  3512. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3513. }
  3514. }
  3515. if (rb_per_se > 2) {
  3516. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3517. rb1_mask = rb0_mask << 1;
  3518. rb0_mask &= rb_mask;
  3519. rb1_mask &= rb_mask;
  3520. if (!rb0_mask || !rb1_mask) {
  3521. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3522. if (!rb0_mask) {
  3523. raster_config_se |=
  3524. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3525. } else {
  3526. raster_config_se |=
  3527. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3528. }
  3529. }
  3530. }
  3531. }
  3532. /* GRBM_GFX_INDEX has a different offset on VI */
  3533. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3534. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3535. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3536. }
  3537. /* GRBM_GFX_INDEX has a different offset on VI */
  3538. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3539. }
  3540. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3541. {
  3542. int i, j;
  3543. u32 data;
  3544. u32 raster_config = 0, raster_config_1 = 0;
  3545. u32 active_rbs = 0;
  3546. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3547. adev->gfx.config.max_sh_per_se;
  3548. unsigned num_rb_pipes;
  3549. mutex_lock(&adev->grbm_idx_mutex);
  3550. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3551. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3552. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3553. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3554. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3555. rb_bitmap_width_per_sh);
  3556. }
  3557. }
  3558. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3559. adev->gfx.config.backend_enable_mask = active_rbs;
  3560. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3561. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3562. adev->gfx.config.max_shader_engines, 16);
  3563. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3564. if (!adev->gfx.config.backend_enable_mask ||
  3565. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3566. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3567. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3568. } else {
  3569. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3570. adev->gfx.config.backend_enable_mask,
  3571. num_rb_pipes);
  3572. }
  3573. /* cache the values for userspace */
  3574. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3575. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3576. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3577. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3578. RREG32(mmCC_RB_BACKEND_DISABLE);
  3579. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3580. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3581. adev->gfx.config.rb_config[i][j].raster_config =
  3582. RREG32(mmPA_SC_RASTER_CONFIG);
  3583. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3584. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3585. }
  3586. }
  3587. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3588. mutex_unlock(&adev->grbm_idx_mutex);
  3589. }
  3590. /**
  3591. * gfx_v8_0_init_compute_vmid - gart enable
  3592. *
  3593. * @adev: amdgpu_device pointer
  3594. *
  3595. * Initialize compute vmid sh_mem registers
  3596. *
  3597. */
  3598. #define DEFAULT_SH_MEM_BASES (0x6000)
  3599. #define FIRST_COMPUTE_VMID (8)
  3600. #define LAST_COMPUTE_VMID (16)
  3601. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3602. {
  3603. int i;
  3604. uint32_t sh_mem_config;
  3605. uint32_t sh_mem_bases;
  3606. /*
  3607. * Configure apertures:
  3608. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3609. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3610. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3611. */
  3612. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3613. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3614. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3615. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3616. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3617. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3618. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3619. mutex_lock(&adev->srbm_mutex);
  3620. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3621. vi_srbm_select(adev, 0, 0, 0, i);
  3622. /* CP and shaders */
  3623. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3624. WREG32(mmSH_MEM_APE1_BASE, 1);
  3625. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3626. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3627. }
  3628. vi_srbm_select(adev, 0, 0, 0, 0);
  3629. mutex_unlock(&adev->srbm_mutex);
  3630. }
  3631. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3632. {
  3633. switch (adev->asic_type) {
  3634. default:
  3635. adev->gfx.config.double_offchip_lds_buf = 1;
  3636. break;
  3637. case CHIP_CARRIZO:
  3638. case CHIP_STONEY:
  3639. adev->gfx.config.double_offchip_lds_buf = 0;
  3640. break;
  3641. }
  3642. }
  3643. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3644. {
  3645. u32 tmp, sh_static_mem_cfg;
  3646. int i;
  3647. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3648. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3649. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3650. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3651. gfx_v8_0_tiling_mode_table_init(adev);
  3652. gfx_v8_0_setup_rb(adev);
  3653. gfx_v8_0_get_cu_info(adev);
  3654. gfx_v8_0_config_init(adev);
  3655. /* XXX SH_MEM regs */
  3656. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3657. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3658. SWIZZLE_ENABLE, 1);
  3659. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3660. ELEMENT_SIZE, 1);
  3661. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3662. INDEX_STRIDE, 3);
  3663. mutex_lock(&adev->srbm_mutex);
  3664. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3665. vi_srbm_select(adev, 0, 0, 0, i);
  3666. /* CP and shaders */
  3667. if (i == 0) {
  3668. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3669. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3670. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3671. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3672. WREG32(mmSH_MEM_CONFIG, tmp);
  3673. WREG32(mmSH_MEM_BASES, 0);
  3674. } else {
  3675. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3676. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3677. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3678. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3679. WREG32(mmSH_MEM_CONFIG, tmp);
  3680. tmp = adev->mc.shared_aperture_start >> 48;
  3681. WREG32(mmSH_MEM_BASES, tmp);
  3682. }
  3683. WREG32(mmSH_MEM_APE1_BASE, 1);
  3684. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3685. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3686. }
  3687. vi_srbm_select(adev, 0, 0, 0, 0);
  3688. mutex_unlock(&adev->srbm_mutex);
  3689. gfx_v8_0_init_compute_vmid(adev);
  3690. mutex_lock(&adev->grbm_idx_mutex);
  3691. /*
  3692. * making sure that the following register writes will be broadcasted
  3693. * to all the shaders
  3694. */
  3695. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3696. WREG32(mmPA_SC_FIFO_SIZE,
  3697. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3698. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3699. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3700. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3701. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3702. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3703. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3704. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3705. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3706. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3707. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3708. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3709. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3710. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3711. mutex_unlock(&adev->grbm_idx_mutex);
  3712. }
  3713. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3714. {
  3715. u32 i, j, k;
  3716. u32 mask;
  3717. mutex_lock(&adev->grbm_idx_mutex);
  3718. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3719. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3720. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3721. for (k = 0; k < adev->usec_timeout; k++) {
  3722. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3723. break;
  3724. udelay(1);
  3725. }
  3726. }
  3727. }
  3728. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3729. mutex_unlock(&adev->grbm_idx_mutex);
  3730. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3731. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3732. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3733. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3734. for (k = 0; k < adev->usec_timeout; k++) {
  3735. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3736. break;
  3737. udelay(1);
  3738. }
  3739. }
  3740. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3741. bool enable)
  3742. {
  3743. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3744. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3745. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3746. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3747. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3748. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3749. }
  3750. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3751. {
  3752. /* csib */
  3753. WREG32(mmRLC_CSIB_ADDR_HI,
  3754. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3755. WREG32(mmRLC_CSIB_ADDR_LO,
  3756. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3757. WREG32(mmRLC_CSIB_LENGTH,
  3758. adev->gfx.rlc.clear_state_size);
  3759. }
  3760. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3761. int ind_offset,
  3762. int list_size,
  3763. int *unique_indices,
  3764. int *indices_count,
  3765. int max_indices,
  3766. int *ind_start_offsets,
  3767. int *offset_count,
  3768. int max_offset)
  3769. {
  3770. int indices;
  3771. bool new_entry = true;
  3772. for (; ind_offset < list_size; ind_offset++) {
  3773. if (new_entry) {
  3774. new_entry = false;
  3775. ind_start_offsets[*offset_count] = ind_offset;
  3776. *offset_count = *offset_count + 1;
  3777. BUG_ON(*offset_count >= max_offset);
  3778. }
  3779. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3780. new_entry = true;
  3781. continue;
  3782. }
  3783. ind_offset += 2;
  3784. /* look for the matching indice */
  3785. for (indices = 0;
  3786. indices < *indices_count;
  3787. indices++) {
  3788. if (unique_indices[indices] ==
  3789. register_list_format[ind_offset])
  3790. break;
  3791. }
  3792. if (indices >= *indices_count) {
  3793. unique_indices[*indices_count] =
  3794. register_list_format[ind_offset];
  3795. indices = *indices_count;
  3796. *indices_count = *indices_count + 1;
  3797. BUG_ON(*indices_count >= max_indices);
  3798. }
  3799. register_list_format[ind_offset] = indices;
  3800. }
  3801. }
  3802. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3803. {
  3804. int i, temp, data;
  3805. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3806. int indices_count = 0;
  3807. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3808. int offset_count = 0;
  3809. int list_size;
  3810. unsigned int *register_list_format =
  3811. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3812. if (!register_list_format)
  3813. return -ENOMEM;
  3814. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3815. adev->gfx.rlc.reg_list_format_size_bytes);
  3816. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3817. RLC_FormatDirectRegListLength,
  3818. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3819. unique_indices,
  3820. &indices_count,
  3821. sizeof(unique_indices) / sizeof(int),
  3822. indirect_start_offsets,
  3823. &offset_count,
  3824. sizeof(indirect_start_offsets)/sizeof(int));
  3825. /* save and restore list */
  3826. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3827. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3828. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3829. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3830. /* indirect list */
  3831. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3832. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3833. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3834. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3835. list_size = list_size >> 1;
  3836. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3837. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3838. /* starting offsets starts */
  3839. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3840. adev->gfx.rlc.starting_offsets_start);
  3841. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3842. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3843. indirect_start_offsets[i]);
  3844. /* unique indices */
  3845. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3846. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3847. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3848. if (unique_indices[i] != 0) {
  3849. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3850. WREG32(data + i, unique_indices[i] >> 20);
  3851. }
  3852. }
  3853. kfree(register_list_format);
  3854. return 0;
  3855. }
  3856. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3857. {
  3858. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3859. }
  3860. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3861. {
  3862. uint32_t data;
  3863. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3864. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3865. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3866. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3867. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3868. WREG32(mmRLC_PG_DELAY, data);
  3869. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3870. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3871. }
  3872. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3873. bool enable)
  3874. {
  3875. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3876. }
  3877. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3878. bool enable)
  3879. {
  3880. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3881. }
  3882. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3883. {
  3884. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3885. }
  3886. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3887. {
  3888. if ((adev->asic_type == CHIP_CARRIZO) ||
  3889. (adev->asic_type == CHIP_STONEY)) {
  3890. gfx_v8_0_init_csb(adev);
  3891. gfx_v8_0_init_save_restore_list(adev);
  3892. gfx_v8_0_enable_save_restore_machine(adev);
  3893. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3894. gfx_v8_0_init_power_gating(adev);
  3895. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3896. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3897. (adev->asic_type == CHIP_POLARIS12)) {
  3898. gfx_v8_0_init_csb(adev);
  3899. gfx_v8_0_init_save_restore_list(adev);
  3900. gfx_v8_0_enable_save_restore_machine(adev);
  3901. gfx_v8_0_init_power_gating(adev);
  3902. }
  3903. }
  3904. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3905. {
  3906. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3907. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3908. gfx_v8_0_wait_for_rlc_serdes(adev);
  3909. }
  3910. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3911. {
  3912. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3913. udelay(50);
  3914. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3915. udelay(50);
  3916. }
  3917. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3918. {
  3919. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3920. /* carrizo do enable cp interrupt after cp inited */
  3921. if (!(adev->flags & AMD_IS_APU))
  3922. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3923. udelay(50);
  3924. }
  3925. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3926. {
  3927. const struct rlc_firmware_header_v2_0 *hdr;
  3928. const __le32 *fw_data;
  3929. unsigned i, fw_size;
  3930. if (!adev->gfx.rlc_fw)
  3931. return -EINVAL;
  3932. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3933. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3934. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3935. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3936. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3937. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3938. for (i = 0; i < fw_size; i++)
  3939. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3940. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3941. return 0;
  3942. }
  3943. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3944. {
  3945. int r;
  3946. u32 tmp;
  3947. gfx_v8_0_rlc_stop(adev);
  3948. /* disable CG */
  3949. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3950. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3951. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3952. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3953. if (adev->asic_type == CHIP_POLARIS11 ||
  3954. adev->asic_type == CHIP_POLARIS10 ||
  3955. adev->asic_type == CHIP_POLARIS12) {
  3956. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3957. tmp &= ~0x3;
  3958. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3959. }
  3960. /* disable PG */
  3961. WREG32(mmRLC_PG_CNTL, 0);
  3962. gfx_v8_0_rlc_reset(adev);
  3963. gfx_v8_0_init_pg(adev);
  3964. if (!adev->pp_enabled) {
  3965. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3966. /* legacy rlc firmware loading */
  3967. r = gfx_v8_0_rlc_load_microcode(adev);
  3968. if (r)
  3969. return r;
  3970. } else {
  3971. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3972. AMDGPU_UCODE_ID_RLC_G);
  3973. if (r)
  3974. return -EINVAL;
  3975. }
  3976. }
  3977. gfx_v8_0_rlc_start(adev);
  3978. return 0;
  3979. }
  3980. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3981. {
  3982. int i;
  3983. u32 tmp = RREG32(mmCP_ME_CNTL);
  3984. if (enable) {
  3985. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3986. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3987. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3988. } else {
  3989. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3990. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3991. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3992. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3993. adev->gfx.gfx_ring[i].ready = false;
  3994. }
  3995. WREG32(mmCP_ME_CNTL, tmp);
  3996. udelay(50);
  3997. }
  3998. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3999. {
  4000. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  4001. const struct gfx_firmware_header_v1_0 *ce_hdr;
  4002. const struct gfx_firmware_header_v1_0 *me_hdr;
  4003. const __le32 *fw_data;
  4004. unsigned i, fw_size;
  4005. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  4006. return -EINVAL;
  4007. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  4008. adev->gfx.pfp_fw->data;
  4009. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  4010. adev->gfx.ce_fw->data;
  4011. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  4012. adev->gfx.me_fw->data;
  4013. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  4014. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  4015. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  4016. gfx_v8_0_cp_gfx_enable(adev, false);
  4017. /* PFP */
  4018. fw_data = (const __le32 *)
  4019. (adev->gfx.pfp_fw->data +
  4020. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  4021. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  4022. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  4023. for (i = 0; i < fw_size; i++)
  4024. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  4025. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  4026. /* CE */
  4027. fw_data = (const __le32 *)
  4028. (adev->gfx.ce_fw->data +
  4029. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  4030. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  4031. WREG32(mmCP_CE_UCODE_ADDR, 0);
  4032. for (i = 0; i < fw_size; i++)
  4033. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  4034. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  4035. /* ME */
  4036. fw_data = (const __le32 *)
  4037. (adev->gfx.me_fw->data +
  4038. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  4039. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  4040. WREG32(mmCP_ME_RAM_WADDR, 0);
  4041. for (i = 0; i < fw_size; i++)
  4042. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  4043. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  4044. return 0;
  4045. }
  4046. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  4047. {
  4048. u32 count = 0;
  4049. const struct cs_section_def *sect = NULL;
  4050. const struct cs_extent_def *ext = NULL;
  4051. /* begin clear state */
  4052. count += 2;
  4053. /* context control state */
  4054. count += 3;
  4055. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4056. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4057. if (sect->id == SECT_CONTEXT)
  4058. count += 2 + ext->reg_count;
  4059. else
  4060. return 0;
  4061. }
  4062. }
  4063. /* pa_sc_raster_config/pa_sc_raster_config1 */
  4064. count += 4;
  4065. /* end clear state */
  4066. count += 2;
  4067. /* clear state */
  4068. count += 2;
  4069. return count;
  4070. }
  4071. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  4072. {
  4073. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  4074. const struct cs_section_def *sect = NULL;
  4075. const struct cs_extent_def *ext = NULL;
  4076. int r, i;
  4077. /* init the CP */
  4078. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  4079. WREG32(mmCP_ENDIAN_SWAP, 0);
  4080. WREG32(mmCP_DEVICE_ID, 1);
  4081. gfx_v8_0_cp_gfx_enable(adev, true);
  4082. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  4083. if (r) {
  4084. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  4085. return r;
  4086. }
  4087. /* clear state buffer */
  4088. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4089. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4090. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4091. amdgpu_ring_write(ring, 0x80000000);
  4092. amdgpu_ring_write(ring, 0x80000000);
  4093. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4094. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4095. if (sect->id == SECT_CONTEXT) {
  4096. amdgpu_ring_write(ring,
  4097. PACKET3(PACKET3_SET_CONTEXT_REG,
  4098. ext->reg_count));
  4099. amdgpu_ring_write(ring,
  4100. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4101. for (i = 0; i < ext->reg_count; i++)
  4102. amdgpu_ring_write(ring, ext->extent[i]);
  4103. }
  4104. }
  4105. }
  4106. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4107. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4108. switch (adev->asic_type) {
  4109. case CHIP_TONGA:
  4110. case CHIP_POLARIS10:
  4111. amdgpu_ring_write(ring, 0x16000012);
  4112. amdgpu_ring_write(ring, 0x0000002A);
  4113. break;
  4114. case CHIP_POLARIS11:
  4115. case CHIP_POLARIS12:
  4116. amdgpu_ring_write(ring, 0x16000012);
  4117. amdgpu_ring_write(ring, 0x00000000);
  4118. break;
  4119. case CHIP_FIJI:
  4120. amdgpu_ring_write(ring, 0x3a00161a);
  4121. amdgpu_ring_write(ring, 0x0000002e);
  4122. break;
  4123. case CHIP_CARRIZO:
  4124. amdgpu_ring_write(ring, 0x00000002);
  4125. amdgpu_ring_write(ring, 0x00000000);
  4126. break;
  4127. case CHIP_TOPAZ:
  4128. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4129. 0x00000000 : 0x00000002);
  4130. amdgpu_ring_write(ring, 0x00000000);
  4131. break;
  4132. case CHIP_STONEY:
  4133. amdgpu_ring_write(ring, 0x00000000);
  4134. amdgpu_ring_write(ring, 0x00000000);
  4135. break;
  4136. default:
  4137. BUG();
  4138. }
  4139. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4140. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4141. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4142. amdgpu_ring_write(ring, 0);
  4143. /* init the CE partitions */
  4144. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4145. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4146. amdgpu_ring_write(ring, 0x8000);
  4147. amdgpu_ring_write(ring, 0x8000);
  4148. amdgpu_ring_commit(ring);
  4149. return 0;
  4150. }
  4151. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4152. {
  4153. u32 tmp;
  4154. /* no gfx doorbells on iceland */
  4155. if (adev->asic_type == CHIP_TOPAZ)
  4156. return;
  4157. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4158. if (ring->use_doorbell) {
  4159. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4160. DOORBELL_OFFSET, ring->doorbell_index);
  4161. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4162. DOORBELL_HIT, 0);
  4163. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4164. DOORBELL_EN, 1);
  4165. } else {
  4166. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4167. }
  4168. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4169. if (adev->flags & AMD_IS_APU)
  4170. return;
  4171. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4172. DOORBELL_RANGE_LOWER,
  4173. AMDGPU_DOORBELL_GFX_RING0);
  4174. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4175. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4176. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4177. }
  4178. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4179. {
  4180. struct amdgpu_ring *ring;
  4181. u32 tmp;
  4182. u32 rb_bufsz;
  4183. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4184. int r;
  4185. /* Set the write pointer delay */
  4186. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4187. /* set the RB to use vmid 0 */
  4188. WREG32(mmCP_RB_VMID, 0);
  4189. /* Set ring buffer size */
  4190. ring = &adev->gfx.gfx_ring[0];
  4191. rb_bufsz = order_base_2(ring->ring_size / 8);
  4192. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4193. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4194. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4195. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4196. #ifdef __BIG_ENDIAN
  4197. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4198. #endif
  4199. WREG32(mmCP_RB0_CNTL, tmp);
  4200. /* Initialize the ring buffer's read and write pointers */
  4201. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4202. ring->wptr = 0;
  4203. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4204. /* set the wb address wether it's enabled or not */
  4205. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4206. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4207. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4208. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4209. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4210. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4211. mdelay(1);
  4212. WREG32(mmCP_RB0_CNTL, tmp);
  4213. rb_addr = ring->gpu_addr >> 8;
  4214. WREG32(mmCP_RB0_BASE, rb_addr);
  4215. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4216. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4217. /* start the ring */
  4218. amdgpu_ring_clear_ring(ring);
  4219. gfx_v8_0_cp_gfx_start(adev);
  4220. ring->ready = true;
  4221. r = amdgpu_ring_test_ring(ring);
  4222. if (r)
  4223. ring->ready = false;
  4224. return r;
  4225. }
  4226. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4227. {
  4228. int i;
  4229. if (enable) {
  4230. WREG32(mmCP_MEC_CNTL, 0);
  4231. } else {
  4232. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4233. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4234. adev->gfx.compute_ring[i].ready = false;
  4235. adev->gfx.kiq.ring.ready = false;
  4236. }
  4237. udelay(50);
  4238. }
  4239. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4240. {
  4241. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4242. const __le32 *fw_data;
  4243. unsigned i, fw_size;
  4244. if (!adev->gfx.mec_fw)
  4245. return -EINVAL;
  4246. gfx_v8_0_cp_compute_enable(adev, false);
  4247. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4248. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4249. fw_data = (const __le32 *)
  4250. (adev->gfx.mec_fw->data +
  4251. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4252. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4253. /* MEC1 */
  4254. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4255. for (i = 0; i < fw_size; i++)
  4256. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4257. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4258. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4259. if (adev->gfx.mec2_fw) {
  4260. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4261. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4262. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4263. fw_data = (const __le32 *)
  4264. (adev->gfx.mec2_fw->data +
  4265. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4266. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4267. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4268. for (i = 0; i < fw_size; i++)
  4269. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4270. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4271. }
  4272. return 0;
  4273. }
  4274. /* KIQ functions */
  4275. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4276. {
  4277. uint32_t tmp;
  4278. struct amdgpu_device *adev = ring->adev;
  4279. /* tell RLC which is KIQ queue */
  4280. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4281. tmp &= 0xffffff00;
  4282. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4283. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4284. tmp |= 0x80;
  4285. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4286. }
  4287. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4288. {
  4289. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4290. uint32_t scratch, tmp = 0;
  4291. uint64_t queue_mask = 0;
  4292. int r, i;
  4293. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4294. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4295. continue;
  4296. /* This situation may be hit in the future if a new HW
  4297. * generation exposes more than 64 queues. If so, the
  4298. * definition of queue_mask needs updating */
  4299. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  4300. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4301. break;
  4302. }
  4303. queue_mask |= (1ull << i);
  4304. }
  4305. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4306. if (r) {
  4307. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4308. return r;
  4309. }
  4310. WREG32(scratch, 0xCAFEDEAD);
  4311. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4312. if (r) {
  4313. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4314. amdgpu_gfx_scratch_free(adev, scratch);
  4315. return r;
  4316. }
  4317. /* set resources */
  4318. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4319. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4320. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4321. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4322. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4323. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4324. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4325. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4326. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4327. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4328. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4329. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4330. /* map queues */
  4331. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4332. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4333. amdgpu_ring_write(kiq_ring,
  4334. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4335. amdgpu_ring_write(kiq_ring,
  4336. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4337. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4338. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4339. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4340. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4341. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4342. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4343. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4344. }
  4345. /* write to scratch for completion */
  4346. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4347. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4348. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4349. amdgpu_ring_commit(kiq_ring);
  4350. for (i = 0; i < adev->usec_timeout; i++) {
  4351. tmp = RREG32(scratch);
  4352. if (tmp == 0xDEADBEEF)
  4353. break;
  4354. DRM_UDELAY(1);
  4355. }
  4356. if (i >= adev->usec_timeout) {
  4357. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4358. scratch, tmp);
  4359. r = -EINVAL;
  4360. }
  4361. amdgpu_gfx_scratch_free(adev, scratch);
  4362. return r;
  4363. }
  4364. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4365. {
  4366. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4367. uint32_t scratch, tmp = 0;
  4368. int r, i;
  4369. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4370. if (r) {
  4371. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4372. return r;
  4373. }
  4374. WREG32(scratch, 0xCAFEDEAD);
  4375. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4376. if (r) {
  4377. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4378. amdgpu_gfx_scratch_free(adev, scratch);
  4379. return r;
  4380. }
  4381. /* unmap queues */
  4382. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4383. amdgpu_ring_write(kiq_ring,
  4384. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4385. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4386. amdgpu_ring_write(kiq_ring, 0);
  4387. amdgpu_ring_write(kiq_ring, 0);
  4388. amdgpu_ring_write(kiq_ring, 0);
  4389. amdgpu_ring_write(kiq_ring, 0);
  4390. /* write to scratch for completion */
  4391. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4392. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4393. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4394. amdgpu_ring_commit(kiq_ring);
  4395. for (i = 0; i < adev->usec_timeout; i++) {
  4396. tmp = RREG32(scratch);
  4397. if (tmp == 0xDEADBEEF)
  4398. break;
  4399. DRM_UDELAY(1);
  4400. }
  4401. if (i >= adev->usec_timeout) {
  4402. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4403. scratch, tmp);
  4404. r = -EINVAL;
  4405. }
  4406. amdgpu_gfx_scratch_free(adev, scratch);
  4407. return r;
  4408. }
  4409. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4410. {
  4411. int i, r = 0;
  4412. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4413. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4414. for (i = 0; i < adev->usec_timeout; i++) {
  4415. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4416. break;
  4417. udelay(1);
  4418. }
  4419. if (i == adev->usec_timeout)
  4420. r = -ETIMEDOUT;
  4421. }
  4422. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4423. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4424. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4425. return r;
  4426. }
  4427. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4428. {
  4429. struct amdgpu_device *adev = ring->adev;
  4430. struct vi_mqd *mqd = ring->mqd_ptr;
  4431. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4432. uint32_t tmp;
  4433. /* init the mqd struct */
  4434. memset(mqd, 0, sizeof(struct vi_mqd));
  4435. mqd->header = 0xC0310800;
  4436. mqd->compute_pipelinestat_enable = 0x00000001;
  4437. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4438. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4439. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4440. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4441. mqd->compute_misc_reserved = 0x00000003;
  4442. eop_base_addr = ring->eop_gpu_addr >> 8;
  4443. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4444. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4445. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4446. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4447. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4448. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4449. mqd->cp_hqd_eop_control = tmp;
  4450. /* enable doorbell? */
  4451. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4452. CP_HQD_PQ_DOORBELL_CONTROL,
  4453. DOORBELL_EN,
  4454. ring->use_doorbell ? 1 : 0);
  4455. mqd->cp_hqd_pq_doorbell_control = tmp;
  4456. /* set the pointer to the MQD */
  4457. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4458. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4459. /* set MQD vmid to 0 */
  4460. tmp = RREG32(mmCP_MQD_CONTROL);
  4461. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4462. mqd->cp_mqd_control = tmp;
  4463. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4464. hqd_gpu_addr = ring->gpu_addr >> 8;
  4465. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4466. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4467. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4468. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4469. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4470. (order_base_2(ring->ring_size / 4) - 1));
  4471. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4472. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4473. #ifdef __BIG_ENDIAN
  4474. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4475. #endif
  4476. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4477. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4478. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4479. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4480. mqd->cp_hqd_pq_control = tmp;
  4481. /* set the wb address whether it's enabled or not */
  4482. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4483. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4484. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4485. upper_32_bits(wb_gpu_addr) & 0xffff;
  4486. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4487. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4488. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4489. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4490. tmp = 0;
  4491. /* enable the doorbell if requested */
  4492. if (ring->use_doorbell) {
  4493. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4494. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4495. DOORBELL_OFFSET, ring->doorbell_index);
  4496. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4497. DOORBELL_EN, 1);
  4498. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4499. DOORBELL_SOURCE, 0);
  4500. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4501. DOORBELL_HIT, 0);
  4502. }
  4503. mqd->cp_hqd_pq_doorbell_control = tmp;
  4504. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4505. ring->wptr = 0;
  4506. mqd->cp_hqd_pq_wptr = ring->wptr;
  4507. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4508. /* set the vmid for the queue */
  4509. mqd->cp_hqd_vmid = 0;
  4510. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4511. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4512. mqd->cp_hqd_persistent_state = tmp;
  4513. /* set MTYPE */
  4514. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4515. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4516. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4517. mqd->cp_hqd_ib_control = tmp;
  4518. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4519. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4520. mqd->cp_hqd_iq_timer = tmp;
  4521. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4522. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4523. mqd->cp_hqd_ctx_save_control = tmp;
  4524. /* defaults */
  4525. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4526. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4527. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4528. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4529. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4530. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4531. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4532. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4533. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4534. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4535. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4536. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4537. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4538. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4539. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4540. /* activate the queue */
  4541. mqd->cp_hqd_active = 1;
  4542. return 0;
  4543. }
  4544. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4545. struct vi_mqd *mqd)
  4546. {
  4547. /* disable wptr polling */
  4548. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4549. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4550. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4551. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4552. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4553. /* enable doorbell? */
  4554. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4555. /* set pq read/write pointers */
  4556. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4557. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4558. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4559. /* set the pointer to the MQD */
  4560. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4561. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4562. /* set MQD vmid to 0 */
  4563. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4564. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4565. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4566. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4567. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4568. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4569. /* set the wb address whether it's enabled or not */
  4570. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4571. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4572. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4573. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4574. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4575. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4576. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4577. /* enable the doorbell if requested */
  4578. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4579. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4580. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4581. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4582. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4583. /* set the HQD priority */
  4584. WREG32(mmCP_HQD_PIPE_PRIORITY, mqd->cp_hqd_pipe_priority);
  4585. WREG32(mmCP_HQD_QUEUE_PRIORITY, mqd->cp_hqd_queue_priority);
  4586. WREG32(mmCP_HQD_QUANTUM, mqd->cp_hqd_quantum);
  4587. /* set cwsr save area */
  4588. WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO, mqd->cp_hqd_ctx_save_base_addr_lo);
  4589. WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI, mqd->cp_hqd_ctx_save_base_addr_hi);
  4590. WREG32(mmCP_HQD_CTX_SAVE_CONTROL, mqd->cp_hqd_ctx_save_control);
  4591. WREG32(mmCP_HQD_CNTL_STACK_OFFSET, mqd->cp_hqd_cntl_stack_offset);
  4592. WREG32(mmCP_HQD_CNTL_STACK_SIZE, mqd->cp_hqd_cntl_stack_size);
  4593. WREG32(mmCP_HQD_WG_STATE_OFFSET, mqd->cp_hqd_wg_state_offset);
  4594. WREG32(mmCP_HQD_CTX_SAVE_SIZE, mqd->cp_hqd_ctx_save_size);
  4595. WREG32(mmCP_HQD_IB_CONTROL, mqd->cp_hqd_ib_control);
  4596. WREG32(mmCP_HQD_EOP_EVENTS, mqd->cp_hqd_eop_done_events);
  4597. WREG32(mmCP_HQD_ERROR, mqd->cp_hqd_error);
  4598. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4599. WREG32(mmCP_HQD_EOP_DONES, mqd->cp_hqd_eop_dones);
  4600. /* set the vmid for the queue */
  4601. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4602. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4603. /* activate the queue */
  4604. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4605. return 0;
  4606. }
  4607. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4608. {
  4609. int r = 0;
  4610. struct amdgpu_device *adev = ring->adev;
  4611. struct vi_mqd *mqd = ring->mqd_ptr;
  4612. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4613. gfx_v8_0_kiq_setting(ring);
  4614. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4615. /* reset MQD to a clean status */
  4616. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4617. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4618. /* reset ring buffer */
  4619. ring->wptr = 0;
  4620. amdgpu_ring_clear_ring(ring);
  4621. mutex_lock(&adev->srbm_mutex);
  4622. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4623. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4624. if (r) {
  4625. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4626. goto out_unlock;
  4627. }
  4628. gfx_v8_0_mqd_commit(adev, mqd);
  4629. vi_srbm_select(adev, 0, 0, 0, 0);
  4630. mutex_unlock(&adev->srbm_mutex);
  4631. } else {
  4632. mutex_lock(&adev->srbm_mutex);
  4633. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4634. gfx_v8_0_mqd_init(ring);
  4635. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4636. if (r) {
  4637. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4638. goto out_unlock;
  4639. }
  4640. gfx_v8_0_mqd_commit(adev, mqd);
  4641. vi_srbm_select(adev, 0, 0, 0, 0);
  4642. mutex_unlock(&adev->srbm_mutex);
  4643. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4644. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4645. }
  4646. return r;
  4647. out_unlock:
  4648. vi_srbm_select(adev, 0, 0, 0, 0);
  4649. mutex_unlock(&adev->srbm_mutex);
  4650. return r;
  4651. }
  4652. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4653. {
  4654. struct amdgpu_device *adev = ring->adev;
  4655. struct vi_mqd *mqd = ring->mqd_ptr;
  4656. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4657. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4658. mutex_lock(&adev->srbm_mutex);
  4659. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4660. gfx_v8_0_mqd_init(ring);
  4661. vi_srbm_select(adev, 0, 0, 0, 0);
  4662. mutex_unlock(&adev->srbm_mutex);
  4663. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4664. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4665. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4666. /* reset MQD to a clean status */
  4667. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4668. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4669. /* reset ring buffer */
  4670. ring->wptr = 0;
  4671. amdgpu_ring_clear_ring(ring);
  4672. } else {
  4673. amdgpu_ring_clear_ring(ring);
  4674. }
  4675. return 0;
  4676. }
  4677. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4678. {
  4679. if (adev->asic_type > CHIP_TONGA) {
  4680. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4681. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4682. }
  4683. /* enable doorbells */
  4684. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4685. }
  4686. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4687. {
  4688. struct amdgpu_ring *ring = NULL;
  4689. int r = 0, i;
  4690. gfx_v8_0_cp_compute_enable(adev, true);
  4691. ring = &adev->gfx.kiq.ring;
  4692. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4693. if (unlikely(r != 0))
  4694. goto done;
  4695. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4696. if (!r) {
  4697. r = gfx_v8_0_kiq_init_queue(ring);
  4698. amdgpu_bo_kunmap(ring->mqd_obj);
  4699. ring->mqd_ptr = NULL;
  4700. }
  4701. amdgpu_bo_unreserve(ring->mqd_obj);
  4702. if (r)
  4703. goto done;
  4704. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4705. ring = &adev->gfx.compute_ring[i];
  4706. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4707. if (unlikely(r != 0))
  4708. goto done;
  4709. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4710. if (!r) {
  4711. r = gfx_v8_0_kcq_init_queue(ring);
  4712. amdgpu_bo_kunmap(ring->mqd_obj);
  4713. ring->mqd_ptr = NULL;
  4714. }
  4715. amdgpu_bo_unreserve(ring->mqd_obj);
  4716. if (r)
  4717. goto done;
  4718. }
  4719. gfx_v8_0_set_mec_doorbell_range(adev);
  4720. r = gfx_v8_0_kiq_kcq_enable(adev);
  4721. if (r)
  4722. goto done;
  4723. /* Test KIQ */
  4724. ring = &adev->gfx.kiq.ring;
  4725. ring->ready = true;
  4726. r = amdgpu_ring_test_ring(ring);
  4727. if (r) {
  4728. ring->ready = false;
  4729. goto done;
  4730. }
  4731. /* Test KCQs */
  4732. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4733. ring = &adev->gfx.compute_ring[i];
  4734. ring->ready = true;
  4735. r = amdgpu_ring_test_ring(ring);
  4736. if (r)
  4737. ring->ready = false;
  4738. }
  4739. done:
  4740. return r;
  4741. }
  4742. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4743. {
  4744. int r;
  4745. if (!(adev->flags & AMD_IS_APU))
  4746. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4747. if (!adev->pp_enabled) {
  4748. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4749. /* legacy firmware loading */
  4750. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4751. if (r)
  4752. return r;
  4753. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4754. if (r)
  4755. return r;
  4756. } else {
  4757. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4758. AMDGPU_UCODE_ID_CP_CE);
  4759. if (r)
  4760. return -EINVAL;
  4761. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4762. AMDGPU_UCODE_ID_CP_PFP);
  4763. if (r)
  4764. return -EINVAL;
  4765. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4766. AMDGPU_UCODE_ID_CP_ME);
  4767. if (r)
  4768. return -EINVAL;
  4769. if (adev->asic_type == CHIP_TOPAZ) {
  4770. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4771. if (r)
  4772. return r;
  4773. } else {
  4774. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4775. AMDGPU_UCODE_ID_CP_MEC1);
  4776. if (r)
  4777. return -EINVAL;
  4778. }
  4779. }
  4780. }
  4781. r = gfx_v8_0_cp_gfx_resume(adev);
  4782. if (r)
  4783. return r;
  4784. r = gfx_v8_0_kiq_resume(adev);
  4785. if (r)
  4786. return r;
  4787. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4788. return 0;
  4789. }
  4790. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4791. {
  4792. gfx_v8_0_cp_gfx_enable(adev, enable);
  4793. gfx_v8_0_cp_compute_enable(adev, enable);
  4794. }
  4795. static int gfx_v8_0_hw_init(void *handle)
  4796. {
  4797. int r;
  4798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4799. gfx_v8_0_init_golden_registers(adev);
  4800. gfx_v8_0_gpu_init(adev);
  4801. r = gfx_v8_0_rlc_resume(adev);
  4802. if (r)
  4803. return r;
  4804. r = gfx_v8_0_cp_resume(adev);
  4805. return r;
  4806. }
  4807. static int gfx_v8_0_hw_fini(void *handle)
  4808. {
  4809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4810. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4811. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4812. if (amdgpu_sriov_vf(adev)) {
  4813. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4814. return 0;
  4815. }
  4816. gfx_v8_0_kiq_kcq_disable(adev);
  4817. gfx_v8_0_cp_enable(adev, false);
  4818. gfx_v8_0_rlc_stop(adev);
  4819. amdgpu_set_powergating_state(adev,
  4820. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4821. return 0;
  4822. }
  4823. static int gfx_v8_0_suspend(void *handle)
  4824. {
  4825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4826. adev->gfx.in_suspend = true;
  4827. return gfx_v8_0_hw_fini(adev);
  4828. }
  4829. static int gfx_v8_0_resume(void *handle)
  4830. {
  4831. int r;
  4832. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4833. r = gfx_v8_0_hw_init(adev);
  4834. adev->gfx.in_suspend = false;
  4835. return r;
  4836. }
  4837. static bool gfx_v8_0_is_idle(void *handle)
  4838. {
  4839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4840. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4841. return false;
  4842. else
  4843. return true;
  4844. }
  4845. static int gfx_v8_0_wait_for_idle(void *handle)
  4846. {
  4847. unsigned i;
  4848. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4849. for (i = 0; i < adev->usec_timeout; i++) {
  4850. if (gfx_v8_0_is_idle(handle))
  4851. return 0;
  4852. udelay(1);
  4853. }
  4854. return -ETIMEDOUT;
  4855. }
  4856. static bool gfx_v8_0_check_soft_reset(void *handle)
  4857. {
  4858. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4859. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4860. u32 tmp;
  4861. /* GRBM_STATUS */
  4862. tmp = RREG32(mmGRBM_STATUS);
  4863. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4864. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4865. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4866. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4867. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4868. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4869. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4870. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4871. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4872. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4873. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4874. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4875. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4876. }
  4877. /* GRBM_STATUS2 */
  4878. tmp = RREG32(mmGRBM_STATUS2);
  4879. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4880. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4881. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4882. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4883. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4884. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4885. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4886. SOFT_RESET_CPF, 1);
  4887. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4888. SOFT_RESET_CPC, 1);
  4889. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4890. SOFT_RESET_CPG, 1);
  4891. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4892. SOFT_RESET_GRBM, 1);
  4893. }
  4894. /* SRBM_STATUS */
  4895. tmp = RREG32(mmSRBM_STATUS);
  4896. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4897. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4898. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4899. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4900. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4901. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4902. if (grbm_soft_reset || srbm_soft_reset) {
  4903. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4904. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4905. return true;
  4906. } else {
  4907. adev->gfx.grbm_soft_reset = 0;
  4908. adev->gfx.srbm_soft_reset = 0;
  4909. return false;
  4910. }
  4911. }
  4912. static int gfx_v8_0_pre_soft_reset(void *handle)
  4913. {
  4914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4915. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4916. if ((!adev->gfx.grbm_soft_reset) &&
  4917. (!adev->gfx.srbm_soft_reset))
  4918. return 0;
  4919. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4920. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4921. /* stop the rlc */
  4922. gfx_v8_0_rlc_stop(adev);
  4923. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4924. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4925. /* Disable GFX parsing/prefetching */
  4926. gfx_v8_0_cp_gfx_enable(adev, false);
  4927. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4928. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4929. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4930. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4931. int i;
  4932. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4933. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4934. mutex_lock(&adev->srbm_mutex);
  4935. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4936. gfx_v8_0_deactivate_hqd(adev, 2);
  4937. vi_srbm_select(adev, 0, 0, 0, 0);
  4938. mutex_unlock(&adev->srbm_mutex);
  4939. }
  4940. /* Disable MEC parsing/prefetching */
  4941. gfx_v8_0_cp_compute_enable(adev, false);
  4942. }
  4943. return 0;
  4944. }
  4945. static int gfx_v8_0_soft_reset(void *handle)
  4946. {
  4947. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4948. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4949. u32 tmp;
  4950. if ((!adev->gfx.grbm_soft_reset) &&
  4951. (!adev->gfx.srbm_soft_reset))
  4952. return 0;
  4953. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4954. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4955. if (grbm_soft_reset || srbm_soft_reset) {
  4956. tmp = RREG32(mmGMCON_DEBUG);
  4957. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4958. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4959. WREG32(mmGMCON_DEBUG, tmp);
  4960. udelay(50);
  4961. }
  4962. if (grbm_soft_reset) {
  4963. tmp = RREG32(mmGRBM_SOFT_RESET);
  4964. tmp |= grbm_soft_reset;
  4965. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4966. WREG32(mmGRBM_SOFT_RESET, tmp);
  4967. tmp = RREG32(mmGRBM_SOFT_RESET);
  4968. udelay(50);
  4969. tmp &= ~grbm_soft_reset;
  4970. WREG32(mmGRBM_SOFT_RESET, tmp);
  4971. tmp = RREG32(mmGRBM_SOFT_RESET);
  4972. }
  4973. if (srbm_soft_reset) {
  4974. tmp = RREG32(mmSRBM_SOFT_RESET);
  4975. tmp |= srbm_soft_reset;
  4976. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4977. WREG32(mmSRBM_SOFT_RESET, tmp);
  4978. tmp = RREG32(mmSRBM_SOFT_RESET);
  4979. udelay(50);
  4980. tmp &= ~srbm_soft_reset;
  4981. WREG32(mmSRBM_SOFT_RESET, tmp);
  4982. tmp = RREG32(mmSRBM_SOFT_RESET);
  4983. }
  4984. if (grbm_soft_reset || srbm_soft_reset) {
  4985. tmp = RREG32(mmGMCON_DEBUG);
  4986. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4987. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4988. WREG32(mmGMCON_DEBUG, tmp);
  4989. }
  4990. /* Wait a little for things to settle down */
  4991. udelay(50);
  4992. return 0;
  4993. }
  4994. static int gfx_v8_0_post_soft_reset(void *handle)
  4995. {
  4996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4997. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4998. if ((!adev->gfx.grbm_soft_reset) &&
  4999. (!adev->gfx.srbm_soft_reset))
  5000. return 0;
  5001. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  5002. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  5003. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  5004. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  5005. gfx_v8_0_cp_gfx_resume(adev);
  5006. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  5007. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  5008. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  5009. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  5010. int i;
  5011. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5012. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  5013. mutex_lock(&adev->srbm_mutex);
  5014. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5015. gfx_v8_0_deactivate_hqd(adev, 2);
  5016. vi_srbm_select(adev, 0, 0, 0, 0);
  5017. mutex_unlock(&adev->srbm_mutex);
  5018. }
  5019. gfx_v8_0_kiq_resume(adev);
  5020. }
  5021. gfx_v8_0_rlc_start(adev);
  5022. return 0;
  5023. }
  5024. /**
  5025. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  5026. *
  5027. * @adev: amdgpu_device pointer
  5028. *
  5029. * Fetches a GPU clock counter snapshot.
  5030. * Returns the 64 bit clock counter snapshot.
  5031. */
  5032. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  5033. {
  5034. uint64_t clock;
  5035. mutex_lock(&adev->gfx.gpu_clock_mutex);
  5036. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5037. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  5038. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5039. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  5040. return clock;
  5041. }
  5042. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  5043. uint32_t vmid,
  5044. uint32_t gds_base, uint32_t gds_size,
  5045. uint32_t gws_base, uint32_t gws_size,
  5046. uint32_t oa_base, uint32_t oa_size)
  5047. {
  5048. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  5049. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  5050. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  5051. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5052. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5053. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5054. /* GDS Base */
  5055. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5056. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5057. WRITE_DATA_DST_SEL(0)));
  5058. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5059. amdgpu_ring_write(ring, 0);
  5060. amdgpu_ring_write(ring, gds_base);
  5061. /* GDS Size */
  5062. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5063. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5064. WRITE_DATA_DST_SEL(0)));
  5065. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5066. amdgpu_ring_write(ring, 0);
  5067. amdgpu_ring_write(ring, gds_size);
  5068. /* GWS */
  5069. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5070. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5071. WRITE_DATA_DST_SEL(0)));
  5072. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5073. amdgpu_ring_write(ring, 0);
  5074. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5075. /* OA */
  5076. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5077. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5078. WRITE_DATA_DST_SEL(0)));
  5079. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5080. amdgpu_ring_write(ring, 0);
  5081. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5082. }
  5083. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5084. {
  5085. WREG32(mmSQ_IND_INDEX,
  5086. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5087. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5088. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5089. (SQ_IND_INDEX__FORCE_READ_MASK));
  5090. return RREG32(mmSQ_IND_DATA);
  5091. }
  5092. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5093. uint32_t wave, uint32_t thread,
  5094. uint32_t regno, uint32_t num, uint32_t *out)
  5095. {
  5096. WREG32(mmSQ_IND_INDEX,
  5097. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5098. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5099. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5100. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5101. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5102. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5103. while (num--)
  5104. *(out++) = RREG32(mmSQ_IND_DATA);
  5105. }
  5106. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5107. {
  5108. /* type 0 wave data */
  5109. dst[(*no_fields)++] = 0;
  5110. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5111. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5112. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5113. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5114. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5115. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5116. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5117. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5118. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5119. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5120. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5121. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5122. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5123. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5124. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5125. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5126. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5127. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5128. }
  5129. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5130. uint32_t wave, uint32_t start,
  5131. uint32_t size, uint32_t *dst)
  5132. {
  5133. wave_read_regs(
  5134. adev, simd, wave, 0,
  5135. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5136. }
  5137. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5138. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5139. .select_se_sh = &gfx_v8_0_select_se_sh,
  5140. .read_wave_data = &gfx_v8_0_read_wave_data,
  5141. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5142. };
  5143. static int gfx_v8_0_early_init(void *handle)
  5144. {
  5145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5146. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5147. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  5148. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5149. gfx_v8_0_set_ring_funcs(adev);
  5150. gfx_v8_0_set_irq_funcs(adev);
  5151. gfx_v8_0_set_gds_init(adev);
  5152. gfx_v8_0_set_rlc_funcs(adev);
  5153. return 0;
  5154. }
  5155. static int gfx_v8_0_late_init(void *handle)
  5156. {
  5157. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5158. int r;
  5159. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5160. if (r)
  5161. return r;
  5162. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5163. if (r)
  5164. return r;
  5165. /* requires IBs so do in late init after IB pool is initialized */
  5166. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5167. if (r)
  5168. return r;
  5169. amdgpu_set_powergating_state(adev,
  5170. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5171. return 0;
  5172. }
  5173. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5174. bool enable)
  5175. {
  5176. if ((adev->asic_type == CHIP_POLARIS11) ||
  5177. (adev->asic_type == CHIP_POLARIS12))
  5178. /* Send msg to SMU via Powerplay */
  5179. amdgpu_set_powergating_state(adev,
  5180. AMD_IP_BLOCK_TYPE_SMC,
  5181. enable ?
  5182. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5183. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5184. }
  5185. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5186. bool enable)
  5187. {
  5188. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5189. }
  5190. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5191. bool enable)
  5192. {
  5193. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5194. }
  5195. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5196. bool enable)
  5197. {
  5198. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5199. }
  5200. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5201. bool enable)
  5202. {
  5203. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5204. /* Read any GFX register to wake up GFX. */
  5205. if (!enable)
  5206. RREG32(mmDB_RENDER_CONTROL);
  5207. }
  5208. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5209. bool enable)
  5210. {
  5211. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5212. cz_enable_gfx_cg_power_gating(adev, true);
  5213. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5214. cz_enable_gfx_pipeline_power_gating(adev, true);
  5215. } else {
  5216. cz_enable_gfx_cg_power_gating(adev, false);
  5217. cz_enable_gfx_pipeline_power_gating(adev, false);
  5218. }
  5219. }
  5220. static int gfx_v8_0_set_powergating_state(void *handle,
  5221. enum amd_powergating_state state)
  5222. {
  5223. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5224. bool enable = (state == AMD_PG_STATE_GATE);
  5225. if (amdgpu_sriov_vf(adev))
  5226. return 0;
  5227. switch (adev->asic_type) {
  5228. case CHIP_CARRIZO:
  5229. case CHIP_STONEY:
  5230. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5231. cz_enable_sck_slow_down_on_power_up(adev, true);
  5232. cz_enable_sck_slow_down_on_power_down(adev, true);
  5233. } else {
  5234. cz_enable_sck_slow_down_on_power_up(adev, false);
  5235. cz_enable_sck_slow_down_on_power_down(adev, false);
  5236. }
  5237. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5238. cz_enable_cp_power_gating(adev, true);
  5239. else
  5240. cz_enable_cp_power_gating(adev, false);
  5241. cz_update_gfx_cg_power_gating(adev, enable);
  5242. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5243. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5244. else
  5245. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5246. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5247. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5248. else
  5249. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5250. break;
  5251. case CHIP_POLARIS11:
  5252. case CHIP_POLARIS12:
  5253. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5254. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5255. else
  5256. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5257. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5258. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5259. else
  5260. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5261. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5262. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5263. else
  5264. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5265. break;
  5266. default:
  5267. break;
  5268. }
  5269. return 0;
  5270. }
  5271. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5272. {
  5273. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5274. int data;
  5275. if (amdgpu_sriov_vf(adev))
  5276. *flags = 0;
  5277. /* AMD_CG_SUPPORT_GFX_MGCG */
  5278. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5279. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5280. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5281. /* AMD_CG_SUPPORT_GFX_CGLG */
  5282. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5283. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5284. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5285. /* AMD_CG_SUPPORT_GFX_CGLS */
  5286. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5287. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5288. /* AMD_CG_SUPPORT_GFX_CGTS */
  5289. data = RREG32(mmCGTS_SM_CTRL_REG);
  5290. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5291. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5292. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5293. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5294. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5295. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5296. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5297. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5298. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5299. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5300. data = RREG32(mmCP_MEM_SLP_CNTL);
  5301. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5302. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5303. }
  5304. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5305. uint32_t reg_addr, uint32_t cmd)
  5306. {
  5307. uint32_t data;
  5308. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5309. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5310. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5311. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5312. if (adev->asic_type == CHIP_STONEY)
  5313. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5314. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5315. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5316. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5317. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5318. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5319. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5320. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5321. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5322. else
  5323. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5324. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5325. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5326. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5327. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5328. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5329. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5330. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5331. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5332. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5333. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5334. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5335. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5336. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5337. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5338. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5339. }
  5340. #define MSG_ENTER_RLC_SAFE_MODE 1
  5341. #define MSG_EXIT_RLC_SAFE_MODE 0
  5342. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5343. #define RLC_GPR_REG2__REQ__SHIFT 0
  5344. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5345. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5346. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5347. {
  5348. u32 data;
  5349. unsigned i;
  5350. data = RREG32(mmRLC_CNTL);
  5351. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5352. return;
  5353. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5354. data |= RLC_SAFE_MODE__CMD_MASK;
  5355. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5356. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5357. WREG32(mmRLC_SAFE_MODE, data);
  5358. for (i = 0; i < adev->usec_timeout; i++) {
  5359. if ((RREG32(mmRLC_GPM_STAT) &
  5360. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5361. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5362. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5363. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5364. break;
  5365. udelay(1);
  5366. }
  5367. for (i = 0; i < adev->usec_timeout; i++) {
  5368. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5369. break;
  5370. udelay(1);
  5371. }
  5372. adev->gfx.rlc.in_safe_mode = true;
  5373. }
  5374. }
  5375. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5376. {
  5377. u32 data = 0;
  5378. unsigned i;
  5379. data = RREG32(mmRLC_CNTL);
  5380. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5381. return;
  5382. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5383. if (adev->gfx.rlc.in_safe_mode) {
  5384. data |= RLC_SAFE_MODE__CMD_MASK;
  5385. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5386. WREG32(mmRLC_SAFE_MODE, data);
  5387. adev->gfx.rlc.in_safe_mode = false;
  5388. }
  5389. }
  5390. for (i = 0; i < adev->usec_timeout; i++) {
  5391. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5392. break;
  5393. udelay(1);
  5394. }
  5395. }
  5396. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5397. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5398. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5399. };
  5400. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5401. bool enable)
  5402. {
  5403. uint32_t temp, data;
  5404. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5405. /* It is disabled by HW by default */
  5406. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5407. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5408. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5409. /* 1 - RLC memory Light sleep */
  5410. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5411. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5412. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5413. }
  5414. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5415. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5416. if (adev->flags & AMD_IS_APU)
  5417. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5418. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5419. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5420. else
  5421. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5422. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5423. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5424. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5425. if (temp != data)
  5426. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5427. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5428. gfx_v8_0_wait_for_rlc_serdes(adev);
  5429. /* 5 - clear mgcg override */
  5430. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5431. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5432. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5433. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5434. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5435. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5436. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5437. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5438. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5439. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5440. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5441. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5442. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5443. if (temp != data)
  5444. WREG32(mmCGTS_SM_CTRL_REG, data);
  5445. }
  5446. udelay(50);
  5447. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5448. gfx_v8_0_wait_for_rlc_serdes(adev);
  5449. } else {
  5450. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5451. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5452. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5453. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5454. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5455. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5456. if (temp != data)
  5457. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5458. /* 2 - disable MGLS in RLC */
  5459. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5460. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5461. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5462. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5463. }
  5464. /* 3 - disable MGLS in CP */
  5465. data = RREG32(mmCP_MEM_SLP_CNTL);
  5466. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5467. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5468. WREG32(mmCP_MEM_SLP_CNTL, data);
  5469. }
  5470. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5471. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5472. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5473. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5474. if (temp != data)
  5475. WREG32(mmCGTS_SM_CTRL_REG, data);
  5476. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5477. gfx_v8_0_wait_for_rlc_serdes(adev);
  5478. /* 6 - set mgcg override */
  5479. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5480. udelay(50);
  5481. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5482. gfx_v8_0_wait_for_rlc_serdes(adev);
  5483. }
  5484. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5485. }
  5486. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5487. bool enable)
  5488. {
  5489. uint32_t temp, temp1, data, data1;
  5490. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5491. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5492. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5493. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5494. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5495. if (temp1 != data1)
  5496. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5497. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5498. gfx_v8_0_wait_for_rlc_serdes(adev);
  5499. /* 2 - clear cgcg override */
  5500. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5501. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5502. gfx_v8_0_wait_for_rlc_serdes(adev);
  5503. /* 3 - write cmd to set CGLS */
  5504. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5505. /* 4 - enable cgcg */
  5506. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5507. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5508. /* enable cgls*/
  5509. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5510. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5511. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5512. if (temp1 != data1)
  5513. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5514. } else {
  5515. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5516. }
  5517. if (temp != data)
  5518. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5519. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5520. * Cmp_busy/GFX_Idle interrupts
  5521. */
  5522. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5523. } else {
  5524. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5525. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5526. /* TEST CGCG */
  5527. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5528. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5529. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5530. if (temp1 != data1)
  5531. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5532. /* read gfx register to wake up cgcg */
  5533. RREG32(mmCB_CGTT_SCLK_CTRL);
  5534. RREG32(mmCB_CGTT_SCLK_CTRL);
  5535. RREG32(mmCB_CGTT_SCLK_CTRL);
  5536. RREG32(mmCB_CGTT_SCLK_CTRL);
  5537. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5538. gfx_v8_0_wait_for_rlc_serdes(adev);
  5539. /* write cmd to Set CGCG Overrride */
  5540. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5541. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5542. gfx_v8_0_wait_for_rlc_serdes(adev);
  5543. /* write cmd to Clear CGLS */
  5544. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5545. /* disable cgcg, cgls should be disabled too. */
  5546. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5547. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5548. if (temp != data)
  5549. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5550. /* enable interrupts again for PG */
  5551. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5552. }
  5553. gfx_v8_0_wait_for_rlc_serdes(adev);
  5554. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5555. }
  5556. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5557. bool enable)
  5558. {
  5559. if (enable) {
  5560. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5561. * === MGCG + MGLS + TS(CG/LS) ===
  5562. */
  5563. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5564. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5565. } else {
  5566. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5567. * === CGCG + CGLS ===
  5568. */
  5569. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5570. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5571. }
  5572. return 0;
  5573. }
  5574. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5575. enum amd_clockgating_state state)
  5576. {
  5577. uint32_t msg_id, pp_state = 0;
  5578. uint32_t pp_support_state = 0;
  5579. void *pp_handle = adev->powerplay.pp_handle;
  5580. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5581. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5582. pp_support_state = PP_STATE_SUPPORT_LS;
  5583. pp_state = PP_STATE_LS;
  5584. }
  5585. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5586. pp_support_state |= PP_STATE_SUPPORT_CG;
  5587. pp_state |= PP_STATE_CG;
  5588. }
  5589. if (state == AMD_CG_STATE_UNGATE)
  5590. pp_state = 0;
  5591. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5592. PP_BLOCK_GFX_CG,
  5593. pp_support_state,
  5594. pp_state);
  5595. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5596. }
  5597. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5598. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5599. pp_support_state = PP_STATE_SUPPORT_LS;
  5600. pp_state = PP_STATE_LS;
  5601. }
  5602. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5603. pp_support_state |= PP_STATE_SUPPORT_CG;
  5604. pp_state |= PP_STATE_CG;
  5605. }
  5606. if (state == AMD_CG_STATE_UNGATE)
  5607. pp_state = 0;
  5608. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5609. PP_BLOCK_GFX_MG,
  5610. pp_support_state,
  5611. pp_state);
  5612. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5613. }
  5614. return 0;
  5615. }
  5616. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5617. enum amd_clockgating_state state)
  5618. {
  5619. uint32_t msg_id, pp_state = 0;
  5620. uint32_t pp_support_state = 0;
  5621. void *pp_handle = adev->powerplay.pp_handle;
  5622. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5623. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5624. pp_support_state = PP_STATE_SUPPORT_LS;
  5625. pp_state = PP_STATE_LS;
  5626. }
  5627. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5628. pp_support_state |= PP_STATE_SUPPORT_CG;
  5629. pp_state |= PP_STATE_CG;
  5630. }
  5631. if (state == AMD_CG_STATE_UNGATE)
  5632. pp_state = 0;
  5633. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5634. PP_BLOCK_GFX_CG,
  5635. pp_support_state,
  5636. pp_state);
  5637. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5638. }
  5639. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5640. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5641. pp_support_state = PP_STATE_SUPPORT_LS;
  5642. pp_state = PP_STATE_LS;
  5643. }
  5644. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5645. pp_support_state |= PP_STATE_SUPPORT_CG;
  5646. pp_state |= PP_STATE_CG;
  5647. }
  5648. if (state == AMD_CG_STATE_UNGATE)
  5649. pp_state = 0;
  5650. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5651. PP_BLOCK_GFX_3D,
  5652. pp_support_state,
  5653. pp_state);
  5654. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5655. }
  5656. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5657. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5658. pp_support_state = PP_STATE_SUPPORT_LS;
  5659. pp_state = PP_STATE_LS;
  5660. }
  5661. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5662. pp_support_state |= PP_STATE_SUPPORT_CG;
  5663. pp_state |= PP_STATE_CG;
  5664. }
  5665. if (state == AMD_CG_STATE_UNGATE)
  5666. pp_state = 0;
  5667. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5668. PP_BLOCK_GFX_MG,
  5669. pp_support_state,
  5670. pp_state);
  5671. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5672. }
  5673. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5674. pp_support_state = PP_STATE_SUPPORT_LS;
  5675. if (state == AMD_CG_STATE_UNGATE)
  5676. pp_state = 0;
  5677. else
  5678. pp_state = PP_STATE_LS;
  5679. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5680. PP_BLOCK_GFX_RLC,
  5681. pp_support_state,
  5682. pp_state);
  5683. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5684. }
  5685. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5686. pp_support_state = PP_STATE_SUPPORT_LS;
  5687. if (state == AMD_CG_STATE_UNGATE)
  5688. pp_state = 0;
  5689. else
  5690. pp_state = PP_STATE_LS;
  5691. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5692. PP_BLOCK_GFX_CP,
  5693. pp_support_state,
  5694. pp_state);
  5695. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5696. }
  5697. return 0;
  5698. }
  5699. static int gfx_v8_0_set_clockgating_state(void *handle,
  5700. enum amd_clockgating_state state)
  5701. {
  5702. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5703. if (amdgpu_sriov_vf(adev))
  5704. return 0;
  5705. switch (adev->asic_type) {
  5706. case CHIP_FIJI:
  5707. case CHIP_CARRIZO:
  5708. case CHIP_STONEY:
  5709. gfx_v8_0_update_gfx_clock_gating(adev,
  5710. state == AMD_CG_STATE_GATE);
  5711. break;
  5712. case CHIP_TONGA:
  5713. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5714. break;
  5715. case CHIP_POLARIS10:
  5716. case CHIP_POLARIS11:
  5717. case CHIP_POLARIS12:
  5718. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5719. break;
  5720. default:
  5721. break;
  5722. }
  5723. return 0;
  5724. }
  5725. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5726. {
  5727. return ring->adev->wb.wb[ring->rptr_offs];
  5728. }
  5729. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5730. {
  5731. struct amdgpu_device *adev = ring->adev;
  5732. if (ring->use_doorbell)
  5733. /* XXX check if swapping is necessary on BE */
  5734. return ring->adev->wb.wb[ring->wptr_offs];
  5735. else
  5736. return RREG32(mmCP_RB0_WPTR);
  5737. }
  5738. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5739. {
  5740. struct amdgpu_device *adev = ring->adev;
  5741. if (ring->use_doorbell) {
  5742. /* XXX check if swapping is necessary on BE */
  5743. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5744. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5745. } else {
  5746. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5747. (void)RREG32(mmCP_RB0_WPTR);
  5748. }
  5749. }
  5750. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5751. {
  5752. u32 ref_and_mask, reg_mem_engine;
  5753. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5754. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5755. switch (ring->me) {
  5756. case 1:
  5757. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5758. break;
  5759. case 2:
  5760. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5761. break;
  5762. default:
  5763. return;
  5764. }
  5765. reg_mem_engine = 0;
  5766. } else {
  5767. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5768. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5769. }
  5770. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5771. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5772. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5773. reg_mem_engine));
  5774. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5775. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5776. amdgpu_ring_write(ring, ref_and_mask);
  5777. amdgpu_ring_write(ring, ref_and_mask);
  5778. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5779. }
  5780. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5781. {
  5782. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5783. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5784. EVENT_INDEX(4));
  5785. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5786. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5787. EVENT_INDEX(0));
  5788. }
  5789. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5790. {
  5791. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5792. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5793. WRITE_DATA_DST_SEL(0) |
  5794. WR_CONFIRM));
  5795. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5796. amdgpu_ring_write(ring, 0);
  5797. amdgpu_ring_write(ring, 1);
  5798. }
  5799. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5800. struct amdgpu_ib *ib,
  5801. unsigned vm_id, bool ctx_switch)
  5802. {
  5803. u32 header, control = 0;
  5804. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5805. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5806. else
  5807. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5808. control |= ib->length_dw | (vm_id << 24);
  5809. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5810. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5811. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5812. gfx_v8_0_ring_emit_de_meta(ring);
  5813. }
  5814. amdgpu_ring_write(ring, header);
  5815. amdgpu_ring_write(ring,
  5816. #ifdef __BIG_ENDIAN
  5817. (2 << 0) |
  5818. #endif
  5819. (ib->gpu_addr & 0xFFFFFFFC));
  5820. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5821. amdgpu_ring_write(ring, control);
  5822. }
  5823. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5824. struct amdgpu_ib *ib,
  5825. unsigned vm_id, bool ctx_switch)
  5826. {
  5827. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5828. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5829. amdgpu_ring_write(ring,
  5830. #ifdef __BIG_ENDIAN
  5831. (2 << 0) |
  5832. #endif
  5833. (ib->gpu_addr & 0xFFFFFFFC));
  5834. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5835. amdgpu_ring_write(ring, control);
  5836. }
  5837. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5838. u64 seq, unsigned flags)
  5839. {
  5840. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5841. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5842. /* EVENT_WRITE_EOP - flush caches, send int */
  5843. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5844. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5845. EOP_TC_ACTION_EN |
  5846. EOP_TC_WB_ACTION_EN |
  5847. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5848. EVENT_INDEX(5)));
  5849. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5850. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5851. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5852. amdgpu_ring_write(ring, lower_32_bits(seq));
  5853. amdgpu_ring_write(ring, upper_32_bits(seq));
  5854. }
  5855. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5856. {
  5857. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5858. uint32_t seq = ring->fence_drv.sync_seq;
  5859. uint64_t addr = ring->fence_drv.gpu_addr;
  5860. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5861. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5862. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5863. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5864. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5865. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5866. amdgpu_ring_write(ring, seq);
  5867. amdgpu_ring_write(ring, 0xffffffff);
  5868. amdgpu_ring_write(ring, 4); /* poll interval */
  5869. }
  5870. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5871. unsigned vm_id, uint64_t pd_addr)
  5872. {
  5873. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5874. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5875. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5876. WRITE_DATA_DST_SEL(0)) |
  5877. WR_CONFIRM);
  5878. if (vm_id < 8) {
  5879. amdgpu_ring_write(ring,
  5880. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5881. } else {
  5882. amdgpu_ring_write(ring,
  5883. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5884. }
  5885. amdgpu_ring_write(ring, 0);
  5886. amdgpu_ring_write(ring, pd_addr >> 12);
  5887. /* bits 0-15 are the VM contexts0-15 */
  5888. /* invalidate the cache */
  5889. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5890. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5891. WRITE_DATA_DST_SEL(0)));
  5892. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5893. amdgpu_ring_write(ring, 0);
  5894. amdgpu_ring_write(ring, 1 << vm_id);
  5895. /* wait for the invalidate to complete */
  5896. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5897. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5898. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5899. WAIT_REG_MEM_ENGINE(0))); /* me */
  5900. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5901. amdgpu_ring_write(ring, 0);
  5902. amdgpu_ring_write(ring, 0); /* ref */
  5903. amdgpu_ring_write(ring, 0); /* mask */
  5904. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5905. /* compute doesn't have PFP */
  5906. if (usepfp) {
  5907. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5908. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5909. amdgpu_ring_write(ring, 0x0);
  5910. }
  5911. }
  5912. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5913. {
  5914. return ring->adev->wb.wb[ring->wptr_offs];
  5915. }
  5916. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5917. {
  5918. struct amdgpu_device *adev = ring->adev;
  5919. /* XXX check if swapping is necessary on BE */
  5920. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5921. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5922. }
  5923. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5924. u64 addr, u64 seq,
  5925. unsigned flags)
  5926. {
  5927. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5928. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5929. /* RELEASE_MEM - flush caches, send int */
  5930. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5931. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5932. EOP_TC_ACTION_EN |
  5933. EOP_TC_WB_ACTION_EN |
  5934. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5935. EVENT_INDEX(5)));
  5936. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5937. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5938. amdgpu_ring_write(ring, upper_32_bits(addr));
  5939. amdgpu_ring_write(ring, lower_32_bits(seq));
  5940. amdgpu_ring_write(ring, upper_32_bits(seq));
  5941. }
  5942. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5943. u64 seq, unsigned int flags)
  5944. {
  5945. /* we only allocate 32bit for each seq wb address */
  5946. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5947. /* write fence seq to the "addr" */
  5948. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5949. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5950. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5951. amdgpu_ring_write(ring, lower_32_bits(addr));
  5952. amdgpu_ring_write(ring, upper_32_bits(addr));
  5953. amdgpu_ring_write(ring, lower_32_bits(seq));
  5954. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5955. /* set register to trigger INT */
  5956. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5957. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5958. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5959. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5960. amdgpu_ring_write(ring, 0);
  5961. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5962. }
  5963. }
  5964. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5965. {
  5966. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5967. amdgpu_ring_write(ring, 0);
  5968. }
  5969. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5970. {
  5971. uint32_t dw2 = 0;
  5972. if (amdgpu_sriov_vf(ring->adev))
  5973. gfx_v8_0_ring_emit_ce_meta(ring);
  5974. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5975. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5976. gfx_v8_0_ring_emit_vgt_flush(ring);
  5977. /* set load_global_config & load_global_uconfig */
  5978. dw2 |= 0x8001;
  5979. /* set load_cs_sh_regs */
  5980. dw2 |= 0x01000000;
  5981. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5982. dw2 |= 0x10002;
  5983. /* set load_ce_ram if preamble presented */
  5984. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5985. dw2 |= 0x10000000;
  5986. } else {
  5987. /* still load_ce_ram if this is the first time preamble presented
  5988. * although there is no context switch happens.
  5989. */
  5990. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5991. dw2 |= 0x10000000;
  5992. }
  5993. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5994. amdgpu_ring_write(ring, dw2);
  5995. amdgpu_ring_write(ring, 0);
  5996. }
  5997. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5998. {
  5999. unsigned ret;
  6000. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  6001. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  6002. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  6003. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  6004. ret = ring->wptr & ring->buf_mask;
  6005. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  6006. return ret;
  6007. }
  6008. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  6009. {
  6010. unsigned cur;
  6011. BUG_ON(offset > ring->buf_mask);
  6012. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  6013. cur = (ring->wptr & ring->buf_mask) - 1;
  6014. if (likely(cur > offset))
  6015. ring->ring[offset] = cur - offset;
  6016. else
  6017. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  6018. }
  6019. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  6020. {
  6021. struct amdgpu_device *adev = ring->adev;
  6022. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  6023. amdgpu_ring_write(ring, 0 | /* src: register*/
  6024. (5 << 8) | /* dst: memory */
  6025. (1 << 20)); /* write confirm */
  6026. amdgpu_ring_write(ring, reg);
  6027. amdgpu_ring_write(ring, 0);
  6028. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  6029. adev->virt.reg_val_offs * 4));
  6030. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  6031. adev->virt.reg_val_offs * 4));
  6032. }
  6033. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  6034. uint32_t val)
  6035. {
  6036. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  6037. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  6038. amdgpu_ring_write(ring, reg);
  6039. amdgpu_ring_write(ring, 0);
  6040. amdgpu_ring_write(ring, val);
  6041. }
  6042. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  6043. enum amdgpu_interrupt_state state)
  6044. {
  6045. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  6046. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6047. }
  6048. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  6049. int me, int pipe,
  6050. enum amdgpu_interrupt_state state)
  6051. {
  6052. /* Me 0 is reserved for graphics */
  6053. if (me < 1 || me > adev->gfx.mec.num_mec) {
  6054. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  6055. return;
  6056. }
  6057. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  6058. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  6059. "me:%d pipe:%d\n", pipe, me);
  6060. return;
  6061. }
  6062. mutex_lock(&adev->srbm_mutex);
  6063. vi_srbm_select(adev, me, pipe, 0, 0);
  6064. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  6065. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6066. vi_srbm_select(adev, 0, 0, 0, 0);
  6067. mutex_unlock(&adev->srbm_mutex);
  6068. }
  6069. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  6070. struct amdgpu_irq_src *source,
  6071. unsigned type,
  6072. enum amdgpu_interrupt_state state)
  6073. {
  6074. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6075. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6076. return 0;
  6077. }
  6078. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6079. struct amdgpu_irq_src *source,
  6080. unsigned type,
  6081. enum amdgpu_interrupt_state state)
  6082. {
  6083. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6084. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6085. return 0;
  6086. }
  6087. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6088. struct amdgpu_irq_src *src,
  6089. unsigned type,
  6090. enum amdgpu_interrupt_state state)
  6091. {
  6092. switch (type) {
  6093. case AMDGPU_CP_IRQ_GFX_EOP:
  6094. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6095. break;
  6096. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6097. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6098. break;
  6099. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6100. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6101. break;
  6102. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6103. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6104. break;
  6105. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6106. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6107. break;
  6108. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6109. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6110. break;
  6111. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6112. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6113. break;
  6114. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6115. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6116. break;
  6117. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6118. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6119. break;
  6120. default:
  6121. break;
  6122. }
  6123. return 0;
  6124. }
  6125. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6126. struct amdgpu_irq_src *source,
  6127. struct amdgpu_iv_entry *entry)
  6128. {
  6129. int i;
  6130. u8 me_id, pipe_id, queue_id;
  6131. struct amdgpu_ring *ring;
  6132. DRM_DEBUG("IH: CP EOP\n");
  6133. me_id = (entry->ring_id & 0x0c) >> 2;
  6134. pipe_id = (entry->ring_id & 0x03) >> 0;
  6135. queue_id = (entry->ring_id & 0x70) >> 4;
  6136. switch (me_id) {
  6137. case 0:
  6138. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6139. break;
  6140. case 1:
  6141. case 2:
  6142. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6143. ring = &adev->gfx.compute_ring[i];
  6144. /* Per-queue interrupt is supported for MEC starting from VI.
  6145. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6146. */
  6147. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6148. amdgpu_fence_process(ring);
  6149. }
  6150. break;
  6151. }
  6152. return 0;
  6153. }
  6154. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6155. struct amdgpu_irq_src *source,
  6156. struct amdgpu_iv_entry *entry)
  6157. {
  6158. DRM_ERROR("Illegal register access in command stream\n");
  6159. schedule_work(&adev->reset_work);
  6160. return 0;
  6161. }
  6162. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6163. struct amdgpu_irq_src *source,
  6164. struct amdgpu_iv_entry *entry)
  6165. {
  6166. DRM_ERROR("Illegal instruction in command stream\n");
  6167. schedule_work(&adev->reset_work);
  6168. return 0;
  6169. }
  6170. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6171. struct amdgpu_irq_src *src,
  6172. unsigned int type,
  6173. enum amdgpu_interrupt_state state)
  6174. {
  6175. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6176. switch (type) {
  6177. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6178. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6179. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6180. if (ring->me == 1)
  6181. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6182. ring->pipe,
  6183. GENERIC2_INT_ENABLE,
  6184. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6185. else
  6186. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6187. ring->pipe,
  6188. GENERIC2_INT_ENABLE,
  6189. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6190. break;
  6191. default:
  6192. BUG(); /* kiq only support GENERIC2_INT now */
  6193. break;
  6194. }
  6195. return 0;
  6196. }
  6197. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6198. struct amdgpu_irq_src *source,
  6199. struct amdgpu_iv_entry *entry)
  6200. {
  6201. u8 me_id, pipe_id, queue_id;
  6202. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6203. me_id = (entry->ring_id & 0x0c) >> 2;
  6204. pipe_id = (entry->ring_id & 0x03) >> 0;
  6205. queue_id = (entry->ring_id & 0x70) >> 4;
  6206. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6207. me_id, pipe_id, queue_id);
  6208. amdgpu_fence_process(ring);
  6209. return 0;
  6210. }
  6211. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6212. .name = "gfx_v8_0",
  6213. .early_init = gfx_v8_0_early_init,
  6214. .late_init = gfx_v8_0_late_init,
  6215. .sw_init = gfx_v8_0_sw_init,
  6216. .sw_fini = gfx_v8_0_sw_fini,
  6217. .hw_init = gfx_v8_0_hw_init,
  6218. .hw_fini = gfx_v8_0_hw_fini,
  6219. .suspend = gfx_v8_0_suspend,
  6220. .resume = gfx_v8_0_resume,
  6221. .is_idle = gfx_v8_0_is_idle,
  6222. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6223. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6224. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6225. .soft_reset = gfx_v8_0_soft_reset,
  6226. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6227. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6228. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6229. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6230. };
  6231. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6232. .type = AMDGPU_RING_TYPE_GFX,
  6233. .align_mask = 0xff,
  6234. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6235. .support_64bit_ptrs = false,
  6236. .get_rptr = gfx_v8_0_ring_get_rptr,
  6237. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6238. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6239. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6240. 5 + /* COND_EXEC */
  6241. 7 + /* PIPELINE_SYNC */
  6242. 19 + /* VM_FLUSH */
  6243. 8 + /* FENCE for VM_FLUSH */
  6244. 20 + /* GDS switch */
  6245. 4 + /* double SWITCH_BUFFER,
  6246. the first COND_EXEC jump to the place just
  6247. prior to this double SWITCH_BUFFER */
  6248. 5 + /* COND_EXEC */
  6249. 7 + /* HDP_flush */
  6250. 4 + /* VGT_flush */
  6251. 14 + /* CE_META */
  6252. 31 + /* DE_META */
  6253. 3 + /* CNTX_CTRL */
  6254. 5 + /* HDP_INVL */
  6255. 8 + 8 + /* FENCE x2 */
  6256. 2, /* SWITCH_BUFFER */
  6257. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6258. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6259. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6260. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6261. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6262. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6263. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6264. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6265. .test_ring = gfx_v8_0_ring_test_ring,
  6266. .test_ib = gfx_v8_0_ring_test_ib,
  6267. .insert_nop = amdgpu_ring_insert_nop,
  6268. .pad_ib = amdgpu_ring_generic_pad_ib,
  6269. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6270. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6271. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6272. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6273. };
  6274. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6275. .type = AMDGPU_RING_TYPE_COMPUTE,
  6276. .align_mask = 0xff,
  6277. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6278. .support_64bit_ptrs = false,
  6279. .get_rptr = gfx_v8_0_ring_get_rptr,
  6280. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6281. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6282. .emit_frame_size =
  6283. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6284. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6285. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6286. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6287. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6288. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6289. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6290. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6291. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6292. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6293. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6294. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6295. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6296. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6297. .test_ring = gfx_v8_0_ring_test_ring,
  6298. .test_ib = gfx_v8_0_ring_test_ib,
  6299. .insert_nop = amdgpu_ring_insert_nop,
  6300. .pad_ib = amdgpu_ring_generic_pad_ib,
  6301. };
  6302. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6303. .type = AMDGPU_RING_TYPE_KIQ,
  6304. .align_mask = 0xff,
  6305. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6306. .support_64bit_ptrs = false,
  6307. .get_rptr = gfx_v8_0_ring_get_rptr,
  6308. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6309. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6310. .emit_frame_size =
  6311. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6312. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6313. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6314. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6315. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6316. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6317. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6318. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6319. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6320. .test_ring = gfx_v8_0_ring_test_ring,
  6321. .test_ib = gfx_v8_0_ring_test_ib,
  6322. .insert_nop = amdgpu_ring_insert_nop,
  6323. .pad_ib = amdgpu_ring_generic_pad_ib,
  6324. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6325. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6326. };
  6327. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6328. {
  6329. int i;
  6330. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6331. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6332. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6333. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6334. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6335. }
  6336. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6337. .set = gfx_v8_0_set_eop_interrupt_state,
  6338. .process = gfx_v8_0_eop_irq,
  6339. };
  6340. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6341. .set = gfx_v8_0_set_priv_reg_fault_state,
  6342. .process = gfx_v8_0_priv_reg_irq,
  6343. };
  6344. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6345. .set = gfx_v8_0_set_priv_inst_fault_state,
  6346. .process = gfx_v8_0_priv_inst_irq,
  6347. };
  6348. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6349. .set = gfx_v8_0_kiq_set_interrupt_state,
  6350. .process = gfx_v8_0_kiq_irq,
  6351. };
  6352. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6353. {
  6354. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6355. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6356. adev->gfx.priv_reg_irq.num_types = 1;
  6357. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6358. adev->gfx.priv_inst_irq.num_types = 1;
  6359. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6360. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6361. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6362. }
  6363. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6364. {
  6365. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6366. }
  6367. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6368. {
  6369. /* init asci gds info */
  6370. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6371. adev->gds.gws.total_size = 64;
  6372. adev->gds.oa.total_size = 16;
  6373. if (adev->gds.mem.total_size == 64 * 1024) {
  6374. adev->gds.mem.gfx_partition_size = 4096;
  6375. adev->gds.mem.cs_partition_size = 4096;
  6376. adev->gds.gws.gfx_partition_size = 4;
  6377. adev->gds.gws.cs_partition_size = 4;
  6378. adev->gds.oa.gfx_partition_size = 4;
  6379. adev->gds.oa.cs_partition_size = 1;
  6380. } else {
  6381. adev->gds.mem.gfx_partition_size = 1024;
  6382. adev->gds.mem.cs_partition_size = 1024;
  6383. adev->gds.gws.gfx_partition_size = 16;
  6384. adev->gds.gws.cs_partition_size = 16;
  6385. adev->gds.oa.gfx_partition_size = 4;
  6386. adev->gds.oa.cs_partition_size = 4;
  6387. }
  6388. }
  6389. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6390. u32 bitmap)
  6391. {
  6392. u32 data;
  6393. if (!bitmap)
  6394. return;
  6395. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6396. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6397. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6398. }
  6399. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6400. {
  6401. u32 data, mask;
  6402. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6403. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6404. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6405. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6406. }
  6407. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6408. {
  6409. int i, j, k, counter, active_cu_number = 0;
  6410. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6411. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6412. unsigned disable_masks[4 * 2];
  6413. u32 ao_cu_num;
  6414. memset(cu_info, 0, sizeof(*cu_info));
  6415. if (adev->flags & AMD_IS_APU)
  6416. ao_cu_num = 2;
  6417. else
  6418. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6419. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6420. mutex_lock(&adev->grbm_idx_mutex);
  6421. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6422. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6423. mask = 1;
  6424. ao_bitmap = 0;
  6425. counter = 0;
  6426. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6427. if (i < 4 && j < 2)
  6428. gfx_v8_0_set_user_cu_inactive_bitmap(
  6429. adev, disable_masks[i * 2 + j]);
  6430. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6431. cu_info->bitmap[i][j] = bitmap;
  6432. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6433. if (bitmap & mask) {
  6434. if (counter < ao_cu_num)
  6435. ao_bitmap |= mask;
  6436. counter ++;
  6437. }
  6438. mask <<= 1;
  6439. }
  6440. active_cu_number += counter;
  6441. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6442. }
  6443. }
  6444. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6445. mutex_unlock(&adev->grbm_idx_mutex);
  6446. cu_info->number = active_cu_number;
  6447. cu_info->ao_cu_mask = ao_cu_mask;
  6448. }
  6449. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6450. {
  6451. .type = AMD_IP_BLOCK_TYPE_GFX,
  6452. .major = 8,
  6453. .minor = 0,
  6454. .rev = 0,
  6455. .funcs = &gfx_v8_0_ip_funcs,
  6456. };
  6457. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6458. {
  6459. .type = AMD_IP_BLOCK_TYPE_GFX,
  6460. .major = 8,
  6461. .minor = 1,
  6462. .rev = 0,
  6463. .funcs = &gfx_v8_0_ip_funcs,
  6464. };
  6465. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6466. {
  6467. uint64_t ce_payload_addr;
  6468. int cnt_ce;
  6469. static union {
  6470. struct vi_ce_ib_state regular;
  6471. struct vi_ce_ib_state_chained_ib chained;
  6472. } ce_payload = {};
  6473. if (ring->adev->virt.chained_ib_support) {
  6474. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6475. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6476. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6477. } else {
  6478. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6479. offsetof(struct vi_gfx_meta_data, ce_payload);
  6480. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6481. }
  6482. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6483. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6484. WRITE_DATA_DST_SEL(8) |
  6485. WR_CONFIRM) |
  6486. WRITE_DATA_CACHE_POLICY(0));
  6487. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6488. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6489. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6490. }
  6491. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6492. {
  6493. uint64_t de_payload_addr, gds_addr, csa_addr;
  6494. int cnt_de;
  6495. static union {
  6496. struct vi_de_ib_state regular;
  6497. struct vi_de_ib_state_chained_ib chained;
  6498. } de_payload = {};
  6499. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6500. gds_addr = csa_addr + 4096;
  6501. if (ring->adev->virt.chained_ib_support) {
  6502. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6503. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6504. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6505. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6506. } else {
  6507. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6508. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6509. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6510. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6511. }
  6512. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6513. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6514. WRITE_DATA_DST_SEL(8) |
  6515. WR_CONFIRM) |
  6516. WRITE_DATA_CACHE_POLICY(0));
  6517. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6518. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6519. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6520. }
  6521. /* create MQD for each compute queue */
  6522. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6523. {
  6524. struct amdgpu_ring *ring = NULL;
  6525. int r, i;
  6526. /* create MQD for KIQ */
  6527. ring = &adev->gfx.kiq.ring;
  6528. if (!ring->mqd_obj) {
  6529. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6530. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6531. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6532. if (r) {
  6533. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6534. return r;
  6535. }
  6536. /* prepare MQD backup */
  6537. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6538. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6539. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6540. }
  6541. /* create MQD for each KCQ */
  6542. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6543. ring = &adev->gfx.compute_ring[i];
  6544. if (!ring->mqd_obj) {
  6545. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6546. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6547. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6548. if (r) {
  6549. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6550. return r;
  6551. }
  6552. /* prepare MQD backup */
  6553. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6554. if (!adev->gfx.mec.mqd_backup[i])
  6555. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6556. }
  6557. }
  6558. return 0;
  6559. }
  6560. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6561. {
  6562. struct amdgpu_ring *ring = NULL;
  6563. int i;
  6564. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6565. ring = &adev->gfx.compute_ring[i];
  6566. kfree(adev->gfx.mec.mqd_backup[i]);
  6567. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6568. &ring->mqd_gpu_addr,
  6569. &ring->mqd_ptr);
  6570. }
  6571. ring = &adev->gfx.kiq.ring;
  6572. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6573. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6574. &ring->mqd_gpu_addr,
  6575. &ring->mqd_ptr);
  6576. }