hdmi.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/of_device.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <linux/reset.h>
  17. #include <drm/drm_atomic_helper.h>
  18. #include <drm/drm_crtc.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <sound/hda_verbs.h>
  21. #include <media/cec-notifier.h>
  22. #include "hdmi.h"
  23. #include "drm.h"
  24. #include "dc.h"
  25. #include "trace.h"
  26. #define HDMI_ELD_BUFFER_SIZE 96
  27. struct tmds_config {
  28. unsigned int pclk;
  29. u32 pll0;
  30. u32 pll1;
  31. u32 pe_current;
  32. u32 drive_current;
  33. u32 peak_current;
  34. };
  35. struct tegra_hdmi_config {
  36. const struct tmds_config *tmds;
  37. unsigned int num_tmds;
  38. unsigned long fuse_override_offset;
  39. u32 fuse_override_value;
  40. bool has_sor_io_peak_current;
  41. bool has_hda;
  42. bool has_hbr;
  43. };
  44. struct tegra_hdmi {
  45. struct host1x_client client;
  46. struct tegra_output output;
  47. struct device *dev;
  48. struct regulator *hdmi;
  49. struct regulator *pll;
  50. struct regulator *vdd;
  51. void __iomem *regs;
  52. unsigned int irq;
  53. struct clk *clk_parent;
  54. struct clk *clk;
  55. struct reset_control *rst;
  56. const struct tegra_hdmi_config *config;
  57. unsigned int audio_source;
  58. unsigned int audio_sample_rate;
  59. unsigned int audio_channels;
  60. unsigned int pixel_clock;
  61. bool stereo;
  62. bool dvi;
  63. struct drm_info_list *debugfs_files;
  64. struct drm_minor *minor;
  65. struct dentry *debugfs;
  66. };
  67. static inline struct tegra_hdmi *
  68. host1x_client_to_hdmi(struct host1x_client *client)
  69. {
  70. return container_of(client, struct tegra_hdmi, client);
  71. }
  72. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  73. {
  74. return container_of(output, struct tegra_hdmi, output);
  75. }
  76. #define HDMI_AUDIOCLK_FREQ 216000000
  77. #define HDMI_REKEY_DEFAULT 56
  78. enum {
  79. AUTO = 0,
  80. SPDIF,
  81. HDA,
  82. };
  83. static inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  84. unsigned int offset)
  85. {
  86. u32 value = readl(hdmi->regs + (offset << 2));
  87. trace_hdmi_readl(hdmi->dev, offset, value);
  88. return value;
  89. }
  90. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
  91. unsigned int offset)
  92. {
  93. trace_hdmi_writel(hdmi->dev, offset, value);
  94. writel(value, hdmi->regs + (offset << 2));
  95. }
  96. struct tegra_hdmi_audio_config {
  97. unsigned int pclk;
  98. unsigned int n;
  99. unsigned int cts;
  100. unsigned int aval;
  101. };
  102. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  103. { 25200000, 4096, 25200, 24000 },
  104. { 27000000, 4096, 27000, 24000 },
  105. { 74250000, 4096, 74250, 24000 },
  106. { 148500000, 4096, 148500, 24000 },
  107. { 0, 0, 0, 0 },
  108. };
  109. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  110. { 25200000, 5880, 26250, 25000 },
  111. { 27000000, 5880, 28125, 25000 },
  112. { 74250000, 4704, 61875, 20000 },
  113. { 148500000, 4704, 123750, 20000 },
  114. { 0, 0, 0, 0 },
  115. };
  116. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  117. { 25200000, 6144, 25200, 24000 },
  118. { 27000000, 6144, 27000, 24000 },
  119. { 74250000, 6144, 74250, 24000 },
  120. { 148500000, 6144, 148500, 24000 },
  121. { 0, 0, 0, 0 },
  122. };
  123. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  124. { 25200000, 11760, 26250, 25000 },
  125. { 27000000, 11760, 28125, 25000 },
  126. { 74250000, 9408, 61875, 20000 },
  127. { 148500000, 9408, 123750, 20000 },
  128. { 0, 0, 0, 0 },
  129. };
  130. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  131. { 25200000, 12288, 25200, 24000 },
  132. { 27000000, 12288, 27000, 24000 },
  133. { 74250000, 12288, 74250, 24000 },
  134. { 148500000, 12288, 148500, 24000 },
  135. { 0, 0, 0, 0 },
  136. };
  137. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  138. { 25200000, 23520, 26250, 25000 },
  139. { 27000000, 23520, 28125, 25000 },
  140. { 74250000, 18816, 61875, 20000 },
  141. { 148500000, 18816, 123750, 20000 },
  142. { 0, 0, 0, 0 },
  143. };
  144. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  145. { 25200000, 24576, 25200, 24000 },
  146. { 27000000, 24576, 27000, 24000 },
  147. { 74250000, 24576, 74250, 24000 },
  148. { 148500000, 24576, 148500, 24000 },
  149. { 0, 0, 0, 0 },
  150. };
  151. static const struct tmds_config tegra20_tmds_config[] = {
  152. { /* slow pixel clock modes */
  153. .pclk = 27000000,
  154. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  155. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  156. SOR_PLL_TX_REG_LOAD(3),
  157. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  158. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  159. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  160. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  161. PE_CURRENT3(PE_CURRENT_0_0_mA),
  162. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  163. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  164. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  165. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  166. },
  167. { /* high pixel clock modes */
  168. .pclk = UINT_MAX,
  169. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  170. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  171. SOR_PLL_TX_REG_LOAD(3),
  172. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  173. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  174. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  175. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  176. PE_CURRENT3(PE_CURRENT_6_0_mA),
  177. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  178. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  179. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  180. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  181. },
  182. };
  183. static const struct tmds_config tegra30_tmds_config[] = {
  184. { /* 480p modes */
  185. .pclk = 27000000,
  186. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  187. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  188. SOR_PLL_TX_REG_LOAD(0),
  189. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  190. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  191. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  192. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  193. PE_CURRENT3(PE_CURRENT_0_0_mA),
  194. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  195. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  196. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  197. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  198. }, { /* 720p modes */
  199. .pclk = 74250000,
  200. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  201. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  202. SOR_PLL_TX_REG_LOAD(0),
  203. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  204. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  205. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  206. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  207. PE_CURRENT3(PE_CURRENT_5_0_mA),
  208. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  209. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  210. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  211. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  212. }, { /* 1080p modes */
  213. .pclk = UINT_MAX,
  214. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  215. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  216. SOR_PLL_TX_REG_LOAD(0),
  217. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  218. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  219. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  220. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  221. PE_CURRENT3(PE_CURRENT_5_0_mA),
  222. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  223. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  224. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  225. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  226. },
  227. };
  228. static const struct tmds_config tegra114_tmds_config[] = {
  229. { /* 480p/576p / 25.2MHz/27MHz modes */
  230. .pclk = 27000000,
  231. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  232. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  233. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  234. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  235. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  236. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  237. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  238. .drive_current =
  239. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  240. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  241. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  242. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  243. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  244. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  245. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  246. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  247. }, { /* 720p / 74.25MHz modes */
  248. .pclk = 74250000,
  249. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  250. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  251. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  252. SOR_PLL_TMDS_TERMADJ(0),
  253. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  254. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  255. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  256. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  257. .drive_current =
  258. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  259. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  260. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  261. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  262. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  263. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  264. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  265. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  266. }, { /* 1080p / 148.5MHz modes */
  267. .pclk = 148500000,
  268. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  269. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  270. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  271. SOR_PLL_TMDS_TERMADJ(0),
  272. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  273. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  274. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  275. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  276. .drive_current =
  277. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  278. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  279. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  280. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  281. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  282. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  283. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  284. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  285. }, { /* 225/297MHz modes */
  286. .pclk = UINT_MAX,
  287. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  288. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  289. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  290. | SOR_PLL_TMDS_TERM_ENABLE,
  291. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  292. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  293. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  294. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  295. .drive_current =
  296. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  297. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  298. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  299. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  300. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  301. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  302. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  303. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  304. },
  305. };
  306. static const struct tmds_config tegra124_tmds_config[] = {
  307. { /* 480p/576p / 25.2MHz/27MHz modes */
  308. .pclk = 27000000,
  309. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  310. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  311. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  312. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  313. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  314. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  315. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  316. .drive_current =
  317. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  318. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  319. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  320. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  321. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  322. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  323. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  324. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  325. }, { /* 720p / 74.25MHz modes */
  326. .pclk = 74250000,
  327. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  328. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  329. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  330. SOR_PLL_TMDS_TERMADJ(0),
  331. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  332. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  333. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  334. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  335. .drive_current =
  336. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  337. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  338. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  339. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  340. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  341. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  342. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  343. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  344. }, { /* 1080p / 148.5MHz modes */
  345. .pclk = 148500000,
  346. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  347. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  348. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  349. SOR_PLL_TMDS_TERMADJ(0),
  350. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  351. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  352. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  353. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  354. .drive_current =
  355. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  356. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  357. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  358. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  359. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  360. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  361. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  362. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  363. }, { /* 225/297MHz modes */
  364. .pclk = UINT_MAX,
  365. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  366. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  367. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  368. | SOR_PLL_TMDS_TERM_ENABLE,
  369. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  370. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  371. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  372. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  373. .drive_current =
  374. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  375. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  376. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  377. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  378. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  379. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  380. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  381. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  382. },
  383. };
  384. static const struct tegra_hdmi_audio_config *
  385. tegra_hdmi_get_audio_config(unsigned int sample_rate, unsigned int pclk)
  386. {
  387. const struct tegra_hdmi_audio_config *table;
  388. switch (sample_rate) {
  389. case 32000:
  390. table = tegra_hdmi_audio_32k;
  391. break;
  392. case 44100:
  393. table = tegra_hdmi_audio_44_1k;
  394. break;
  395. case 48000:
  396. table = tegra_hdmi_audio_48k;
  397. break;
  398. case 88200:
  399. table = tegra_hdmi_audio_88_2k;
  400. break;
  401. case 96000:
  402. table = tegra_hdmi_audio_96k;
  403. break;
  404. case 176400:
  405. table = tegra_hdmi_audio_176_4k;
  406. break;
  407. case 192000:
  408. table = tegra_hdmi_audio_192k;
  409. break;
  410. default:
  411. return NULL;
  412. }
  413. while (table->pclk) {
  414. if (table->pclk == pclk)
  415. return table;
  416. table++;
  417. }
  418. return NULL;
  419. }
  420. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  421. {
  422. const unsigned int freqs[] = {
  423. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  424. };
  425. unsigned int i;
  426. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  427. unsigned int f = freqs[i];
  428. unsigned int eight_half;
  429. unsigned int delta;
  430. u32 value;
  431. if (f > 96000)
  432. delta = 2;
  433. else if (f > 48000)
  434. delta = 6;
  435. else
  436. delta = 9;
  437. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  438. value = AUDIO_FS_LOW(eight_half - delta) |
  439. AUDIO_FS_HIGH(eight_half + delta);
  440. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  441. }
  442. }
  443. static void tegra_hdmi_write_aval(struct tegra_hdmi *hdmi, u32 value)
  444. {
  445. static const struct {
  446. unsigned int sample_rate;
  447. unsigned int offset;
  448. } regs[] = {
  449. { 32000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320 },
  450. { 44100, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441 },
  451. { 48000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480 },
  452. { 88200, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882 },
  453. { 96000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960 },
  454. { 176400, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764 },
  455. { 192000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920 },
  456. };
  457. unsigned int i;
  458. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  459. if (regs[i].sample_rate == hdmi->audio_sample_rate) {
  460. tegra_hdmi_writel(hdmi, value, regs[i].offset);
  461. break;
  462. }
  463. }
  464. }
  465. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi)
  466. {
  467. const struct tegra_hdmi_audio_config *config;
  468. u32 source, value;
  469. switch (hdmi->audio_source) {
  470. case HDA:
  471. if (hdmi->config->has_hda)
  472. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  473. else
  474. return -EINVAL;
  475. break;
  476. case SPDIF:
  477. if (hdmi->config->has_hda)
  478. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  479. else
  480. source = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  481. break;
  482. default:
  483. if (hdmi->config->has_hda)
  484. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  485. else
  486. source = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  487. break;
  488. }
  489. /*
  490. * Tegra30 and later use a slightly modified version of the register
  491. * layout to accomodate for changes related to supporting HDA as the
  492. * audio input source for HDMI. The source select field has moved to
  493. * the SOR_AUDIO_CNTRL0 register, but the error tolerance and frames
  494. * per block fields remain in the AUDIO_CNTRL0 register.
  495. */
  496. if (hdmi->config->has_hda) {
  497. /*
  498. * Inject null samples into the audio FIFO for every frame in
  499. * which the codec did not receive any samples. This applies
  500. * to stereo LPCM only.
  501. *
  502. * XXX: This seems to be a remnant of MCP days when this was
  503. * used to work around issues with monitors not being able to
  504. * play back system startup sounds early. It is possibly not
  505. * needed on Linux at all.
  506. */
  507. if (hdmi->audio_channels == 2)
  508. value = SOR_AUDIO_CNTRL0_INJECT_NULLSMPL;
  509. else
  510. value = 0;
  511. value |= source;
  512. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  513. }
  514. /*
  515. * On Tegra20, HDA is not a supported audio source and the source
  516. * select field is part of the AUDIO_CNTRL0 register.
  517. */
  518. value = AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0) |
  519. AUDIO_CNTRL0_ERROR_TOLERANCE(6);
  520. if (!hdmi->config->has_hda)
  521. value |= source;
  522. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  523. /*
  524. * Advertise support for High Bit-Rate on Tegra114 and later.
  525. */
  526. if (hdmi->config->has_hbr) {
  527. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  528. value |= SOR_AUDIO_SPARE0_HBR_ENABLE;
  529. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  530. }
  531. config = tegra_hdmi_get_audio_config(hdmi->audio_sample_rate,
  532. hdmi->pixel_clock);
  533. if (!config) {
  534. dev_err(hdmi->dev,
  535. "cannot set audio to %u Hz at %u Hz pixel clock\n",
  536. hdmi->audio_sample_rate, hdmi->pixel_clock);
  537. return -EINVAL;
  538. }
  539. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  540. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  541. AUDIO_N_VALUE(config->n - 1);
  542. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  543. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  544. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  545. tegra_hdmi_writel(hdmi, ACR_SUBPACK_CTS(config->cts),
  546. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  547. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  548. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  549. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  550. value &= ~AUDIO_N_RESETF;
  551. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  552. if (hdmi->config->has_hda)
  553. tegra_hdmi_write_aval(hdmi, config->aval);
  554. tegra_hdmi_setup_audio_fs_tables(hdmi);
  555. return 0;
  556. }
  557. static void tegra_hdmi_disable_audio(struct tegra_hdmi *hdmi)
  558. {
  559. u32 value;
  560. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  561. value &= ~GENERIC_CTRL_AUDIO;
  562. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  563. }
  564. static void tegra_hdmi_enable_audio(struct tegra_hdmi *hdmi)
  565. {
  566. u32 value;
  567. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  568. value |= GENERIC_CTRL_AUDIO;
  569. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  570. }
  571. static void tegra_hdmi_write_eld(struct tegra_hdmi *hdmi)
  572. {
  573. size_t length = drm_eld_size(hdmi->output.connector.eld), i;
  574. u32 value;
  575. for (i = 0; i < length; i++)
  576. tegra_hdmi_writel(hdmi, i << 8 | hdmi->output.connector.eld[i],
  577. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  578. /*
  579. * The HDA codec will always report an ELD buffer size of 96 bytes and
  580. * the HDA codec driver will check that each byte read from the buffer
  581. * is valid. Therefore every byte must be written, even if no 96 bytes
  582. * were parsed from EDID.
  583. */
  584. for (i = length; i < HDMI_ELD_BUFFER_SIZE; i++)
  585. tegra_hdmi_writel(hdmi, i << 8 | 0,
  586. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  587. value = SOR_AUDIO_HDA_PRESENSE_VALID | SOR_AUDIO_HDA_PRESENSE_PRESENT;
  588. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  589. }
  590. static inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
  591. {
  592. u32 value = 0;
  593. size_t i;
  594. for (i = size; i > 0; i--)
  595. value = (value << 8) | ptr[i - 1];
  596. return value;
  597. }
  598. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  599. size_t size)
  600. {
  601. const u8 *ptr = data;
  602. unsigned long offset;
  603. size_t i, j;
  604. u32 value;
  605. switch (ptr[0]) {
  606. case HDMI_INFOFRAME_TYPE_AVI:
  607. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  608. break;
  609. case HDMI_INFOFRAME_TYPE_AUDIO:
  610. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  611. break;
  612. case HDMI_INFOFRAME_TYPE_VENDOR:
  613. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  614. break;
  615. default:
  616. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  617. ptr[0]);
  618. return;
  619. }
  620. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  621. INFOFRAME_HEADER_VERSION(ptr[1]) |
  622. INFOFRAME_HEADER_LEN(ptr[2]);
  623. tegra_hdmi_writel(hdmi, value, offset);
  624. offset++;
  625. /*
  626. * Each subpack contains 7 bytes, divided into:
  627. * - subpack_low: bytes 0 - 3
  628. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  629. */
  630. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  631. size_t rem = size - i, num = min_t(size_t, rem, 4);
  632. value = tegra_hdmi_subpack(&ptr[i], num);
  633. tegra_hdmi_writel(hdmi, value, offset++);
  634. num = min_t(size_t, rem - num, 3);
  635. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  636. tegra_hdmi_writel(hdmi, value, offset++);
  637. }
  638. }
  639. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  640. struct drm_display_mode *mode)
  641. {
  642. struct hdmi_avi_infoframe frame;
  643. u8 buffer[17];
  644. ssize_t err;
  645. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  646. if (err < 0) {
  647. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  648. return;
  649. }
  650. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  651. if (err < 0) {
  652. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  653. return;
  654. }
  655. tegra_hdmi_write_infopack(hdmi, buffer, err);
  656. }
  657. static void tegra_hdmi_disable_avi_infoframe(struct tegra_hdmi *hdmi)
  658. {
  659. u32 value;
  660. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  661. value &= ~INFOFRAME_CTRL_ENABLE;
  662. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  663. }
  664. static void tegra_hdmi_enable_avi_infoframe(struct tegra_hdmi *hdmi)
  665. {
  666. u32 value;
  667. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  668. value |= INFOFRAME_CTRL_ENABLE;
  669. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  670. }
  671. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  672. {
  673. struct hdmi_audio_infoframe frame;
  674. u8 buffer[14];
  675. ssize_t err;
  676. err = hdmi_audio_infoframe_init(&frame);
  677. if (err < 0) {
  678. dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
  679. err);
  680. return;
  681. }
  682. frame.channels = hdmi->audio_channels;
  683. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  684. if (err < 0) {
  685. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  686. err);
  687. return;
  688. }
  689. /*
  690. * The audio infoframe has only one set of subpack registers, so the
  691. * infoframe needs to be truncated. One set of subpack registers can
  692. * contain 7 bytes. Including the 3 byte header only the first 10
  693. * bytes can be programmed.
  694. */
  695. tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
  696. }
  697. static void tegra_hdmi_disable_audio_infoframe(struct tegra_hdmi *hdmi)
  698. {
  699. u32 value;
  700. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  701. value &= ~INFOFRAME_CTRL_ENABLE;
  702. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  703. }
  704. static void tegra_hdmi_enable_audio_infoframe(struct tegra_hdmi *hdmi)
  705. {
  706. u32 value;
  707. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  708. value |= INFOFRAME_CTRL_ENABLE;
  709. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  710. }
  711. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  712. {
  713. struct hdmi_vendor_infoframe frame;
  714. u8 buffer[10];
  715. ssize_t err;
  716. hdmi_vendor_infoframe_init(&frame);
  717. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  718. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  719. if (err < 0) {
  720. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  721. err);
  722. return;
  723. }
  724. tegra_hdmi_write_infopack(hdmi, buffer, err);
  725. }
  726. static void tegra_hdmi_disable_stereo_infoframe(struct tegra_hdmi *hdmi)
  727. {
  728. u32 value;
  729. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  730. value &= ~GENERIC_CTRL_ENABLE;
  731. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  732. }
  733. static void tegra_hdmi_enable_stereo_infoframe(struct tegra_hdmi *hdmi)
  734. {
  735. u32 value;
  736. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  737. value |= GENERIC_CTRL_ENABLE;
  738. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  739. }
  740. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  741. const struct tmds_config *tmds)
  742. {
  743. u32 value;
  744. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  745. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  746. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  747. tegra_hdmi_writel(hdmi, tmds->drive_current,
  748. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  749. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  750. value |= hdmi->config->fuse_override_value;
  751. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  752. if (hdmi->config->has_sor_io_peak_current)
  753. tegra_hdmi_writel(hdmi, tmds->peak_current,
  754. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  755. }
  756. static bool tegra_output_is_hdmi(struct tegra_output *output)
  757. {
  758. struct edid *edid;
  759. if (!output->connector.edid_blob_ptr)
  760. return false;
  761. edid = (struct edid *)output->connector.edid_blob_ptr->data;
  762. return drm_detect_hdmi_monitor(edid);
  763. }
  764. static enum drm_connector_status
  765. tegra_hdmi_connector_detect(struct drm_connector *connector, bool force)
  766. {
  767. struct tegra_output *output = connector_to_output(connector);
  768. struct tegra_hdmi *hdmi = to_hdmi(output);
  769. enum drm_connector_status status;
  770. status = tegra_output_connector_detect(connector, force);
  771. if (status == connector_status_connected)
  772. return status;
  773. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  774. return status;
  775. }
  776. static const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
  777. .reset = drm_atomic_helper_connector_reset,
  778. .detect = tegra_hdmi_connector_detect,
  779. .fill_modes = drm_helper_probe_single_connector_modes,
  780. .destroy = tegra_output_connector_destroy,
  781. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  782. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  783. };
  784. static enum drm_mode_status
  785. tegra_hdmi_connector_mode_valid(struct drm_connector *connector,
  786. struct drm_display_mode *mode)
  787. {
  788. struct tegra_output *output = connector_to_output(connector);
  789. struct tegra_hdmi *hdmi = to_hdmi(output);
  790. unsigned long pclk = mode->clock * 1000;
  791. enum drm_mode_status status = MODE_OK;
  792. struct clk *parent;
  793. long err;
  794. parent = clk_get_parent(hdmi->clk_parent);
  795. err = clk_round_rate(parent, pclk * 4);
  796. if (err <= 0)
  797. status = MODE_NOCLOCK;
  798. return status;
  799. }
  800. static const struct drm_connector_helper_funcs
  801. tegra_hdmi_connector_helper_funcs = {
  802. .get_modes = tegra_output_connector_get_modes,
  803. .mode_valid = tegra_hdmi_connector_mode_valid,
  804. };
  805. static const struct drm_encoder_funcs tegra_hdmi_encoder_funcs = {
  806. .destroy = tegra_output_encoder_destroy,
  807. };
  808. static void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
  809. {
  810. struct tegra_output *output = encoder_to_output(encoder);
  811. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  812. struct tegra_hdmi *hdmi = to_hdmi(output);
  813. u32 value;
  814. /*
  815. * The following accesses registers of the display controller, so make
  816. * sure it's only executed when the output is attached to one.
  817. */
  818. if (dc) {
  819. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  820. value &= ~HDMI_ENABLE;
  821. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  822. tegra_dc_commit(dc);
  823. }
  824. if (!hdmi->dvi) {
  825. if (hdmi->stereo)
  826. tegra_hdmi_disable_stereo_infoframe(hdmi);
  827. tegra_hdmi_disable_audio_infoframe(hdmi);
  828. tegra_hdmi_disable_avi_infoframe(hdmi);
  829. tegra_hdmi_disable_audio(hdmi);
  830. }
  831. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_ENABLE);
  832. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_MASK);
  833. pm_runtime_put(hdmi->dev);
  834. }
  835. static void tegra_hdmi_encoder_enable(struct drm_encoder *encoder)
  836. {
  837. struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
  838. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  839. struct tegra_output *output = encoder_to_output(encoder);
  840. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  841. struct tegra_hdmi *hdmi = to_hdmi(output);
  842. unsigned int pulse_start, div82;
  843. int retries = 1000;
  844. u32 value;
  845. int err;
  846. pm_runtime_get_sync(hdmi->dev);
  847. /*
  848. * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
  849. * is used for interoperability between the HDA codec driver and the
  850. * HDMI driver.
  851. */
  852. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_ENABLE);
  853. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_MASK);
  854. hdmi->pixel_clock = mode->clock * 1000;
  855. h_sync_width = mode->hsync_end - mode->hsync_start;
  856. h_back_porch = mode->htotal - mode->hsync_end;
  857. h_front_porch = mode->hsync_start - mode->hdisplay;
  858. err = clk_set_rate(hdmi->clk, hdmi->pixel_clock);
  859. if (err < 0) {
  860. dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
  861. err);
  862. }
  863. DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
  864. /* power up sequence */
  865. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  866. value &= ~SOR_PLL_PDBG;
  867. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  868. usleep_range(10, 20);
  869. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  870. value &= ~SOR_PLL_PWR;
  871. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  872. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  873. DC_DISP_DISP_TIMING_OPTIONS);
  874. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE_888,
  875. DC_DISP_DISP_COLOR_CONTROL);
  876. /* video_preamble uses h_pulse2 */
  877. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  878. tegra_dc_writel(dc, H_PULSE2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  879. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  880. PULSE_LAST_END_A;
  881. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  882. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  883. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  884. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  885. VSYNC_WINDOW_ENABLE;
  886. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  887. if (dc->pipe)
  888. value = HDMI_SRC_DISPLAYB;
  889. else
  890. value = HDMI_SRC_DISPLAYA;
  891. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  892. (mode->vdisplay == 576)))
  893. tegra_hdmi_writel(hdmi,
  894. value | ARM_VIDEO_RANGE_FULL,
  895. HDMI_NV_PDISP_INPUT_CONTROL);
  896. else
  897. tegra_hdmi_writel(hdmi,
  898. value | ARM_VIDEO_RANGE_LIMITED,
  899. HDMI_NV_PDISP_INPUT_CONTROL);
  900. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  901. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  902. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  903. hdmi->dvi = !tegra_output_is_hdmi(output);
  904. if (!hdmi->dvi) {
  905. err = tegra_hdmi_setup_audio(hdmi);
  906. if (err < 0)
  907. hdmi->dvi = true;
  908. }
  909. if (hdmi->config->has_hda)
  910. tegra_hdmi_write_eld(hdmi);
  911. rekey = HDMI_REKEY_DEFAULT;
  912. value = HDMI_CTRL_REKEY(rekey);
  913. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  914. h_front_porch - rekey - 18) / 32);
  915. if (!hdmi->dvi)
  916. value |= HDMI_CTRL_ENABLE;
  917. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  918. if (!hdmi->dvi) {
  919. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  920. tegra_hdmi_setup_audio_infoframe(hdmi);
  921. if (hdmi->stereo)
  922. tegra_hdmi_setup_stereo_infoframe(hdmi);
  923. }
  924. /* TMDS CONFIG */
  925. for (i = 0; i < hdmi->config->num_tmds; i++) {
  926. if (hdmi->pixel_clock <= hdmi->config->tmds[i].pclk) {
  927. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  928. break;
  929. }
  930. }
  931. tegra_hdmi_writel(hdmi,
  932. SOR_SEQ_PU_PC(0) |
  933. SOR_SEQ_PU_PC_ALT(0) |
  934. SOR_SEQ_PD_PC(8) |
  935. SOR_SEQ_PD_PC_ALT(8),
  936. HDMI_NV_PDISP_SOR_SEQ_CTL);
  937. value = SOR_SEQ_INST_WAIT_TIME(1) |
  938. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  939. SOR_SEQ_INST_HALT |
  940. SOR_SEQ_INST_PIN_A_LOW |
  941. SOR_SEQ_INST_PIN_B_LOW |
  942. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  943. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  944. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  945. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
  946. value &= ~SOR_CSTM_ROTCLK(~0);
  947. value |= SOR_CSTM_ROTCLK(2);
  948. value |= SOR_CSTM_PLLDIV;
  949. value &= ~SOR_CSTM_LVDS_ENABLE;
  950. value &= ~SOR_CSTM_MODE_MASK;
  951. value |= SOR_CSTM_MODE_TMDS;
  952. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  953. /* start SOR */
  954. tegra_hdmi_writel(hdmi,
  955. SOR_PWR_NORMAL_STATE_PU |
  956. SOR_PWR_NORMAL_START_NORMAL |
  957. SOR_PWR_SAFE_STATE_PD |
  958. SOR_PWR_SETTING_NEW_TRIGGER,
  959. HDMI_NV_PDISP_SOR_PWR);
  960. tegra_hdmi_writel(hdmi,
  961. SOR_PWR_NORMAL_STATE_PU |
  962. SOR_PWR_NORMAL_START_NORMAL |
  963. SOR_PWR_SAFE_STATE_PD |
  964. SOR_PWR_SETTING_NEW_DONE,
  965. HDMI_NV_PDISP_SOR_PWR);
  966. do {
  967. BUG_ON(--retries < 0);
  968. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  969. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  970. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  971. SOR_STATE_ASY_OWNER_HEAD0 |
  972. SOR_STATE_ASY_SUBOWNER_BOTH |
  973. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  974. SOR_STATE_ASY_DEPOL_POS;
  975. /* setup sync polarities */
  976. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  977. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  978. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  979. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  980. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  981. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  982. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  983. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  984. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  985. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  986. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  987. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  988. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  989. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  990. HDMI_NV_PDISP_SOR_STATE1);
  991. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  992. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  993. value |= HDMI_ENABLE;
  994. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  995. tegra_dc_commit(dc);
  996. if (!hdmi->dvi) {
  997. tegra_hdmi_enable_avi_infoframe(hdmi);
  998. tegra_hdmi_enable_audio_infoframe(hdmi);
  999. tegra_hdmi_enable_audio(hdmi);
  1000. if (hdmi->stereo)
  1001. tegra_hdmi_enable_stereo_infoframe(hdmi);
  1002. }
  1003. /* TODO: add HDCP support */
  1004. }
  1005. static int
  1006. tegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
  1007. struct drm_crtc_state *crtc_state,
  1008. struct drm_connector_state *conn_state)
  1009. {
  1010. struct tegra_output *output = encoder_to_output(encoder);
  1011. struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
  1012. unsigned long pclk = crtc_state->mode.clock * 1000;
  1013. struct tegra_hdmi *hdmi = to_hdmi(output);
  1014. int err;
  1015. err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
  1016. pclk, 0);
  1017. if (err < 0) {
  1018. dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
  1019. return err;
  1020. }
  1021. return err;
  1022. }
  1023. static const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
  1024. .disable = tegra_hdmi_encoder_disable,
  1025. .enable = tegra_hdmi_encoder_enable,
  1026. .atomic_check = tegra_hdmi_encoder_atomic_check,
  1027. };
  1028. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  1029. {
  1030. struct drm_info_node *node = s->private;
  1031. struct tegra_hdmi *hdmi = node->info_ent->data;
  1032. struct drm_crtc *crtc = hdmi->output.encoder.crtc;
  1033. struct drm_device *drm = node->minor->dev;
  1034. int err = 0;
  1035. drm_modeset_lock_all(drm);
  1036. if (!crtc || !crtc->state->active) {
  1037. err = -EBUSY;
  1038. goto unlock;
  1039. }
  1040. #define DUMP_REG(name) \
  1041. seq_printf(s, "%-56s %#05x %08x\n", #name, name, \
  1042. tegra_hdmi_readl(hdmi, name))
  1043. DUMP_REG(HDMI_CTXSW);
  1044. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  1045. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  1046. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  1047. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  1048. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  1049. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  1050. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  1051. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  1052. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  1053. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  1054. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  1055. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  1056. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  1057. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  1058. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  1059. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  1060. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  1061. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  1062. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  1063. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  1064. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  1065. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  1066. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  1067. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  1068. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  1069. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  1070. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  1071. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  1072. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  1073. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  1074. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  1075. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  1076. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  1077. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  1078. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  1079. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  1080. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  1081. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  1082. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  1083. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  1084. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  1085. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  1086. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  1087. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  1088. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  1089. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  1090. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  1091. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  1092. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  1093. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  1094. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  1095. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  1096. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  1097. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  1098. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  1099. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  1100. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  1101. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  1102. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  1103. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  1104. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  1105. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  1106. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  1107. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  1108. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  1109. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  1110. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  1111. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  1112. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  1113. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  1114. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  1115. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  1116. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  1117. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  1118. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  1119. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  1120. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  1121. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  1122. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  1123. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  1124. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  1125. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  1126. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  1127. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  1128. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  1129. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  1130. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  1131. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  1132. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  1133. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  1134. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  1135. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  1136. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  1137. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  1138. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  1139. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  1140. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  1141. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  1142. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  1143. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  1144. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  1145. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  1146. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  1147. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  1148. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  1149. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  1150. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  1151. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  1152. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  1153. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  1154. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  1155. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  1156. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  1157. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  1158. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  1159. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  1160. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  1161. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  1162. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  1163. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  1164. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  1165. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  1166. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  1167. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  1168. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  1169. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  1170. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  1171. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  1172. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  1173. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  1174. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  1175. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  1176. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  1177. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  1178. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  1179. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  1180. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  1181. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  1182. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  1183. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  1184. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  1185. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  1186. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  1187. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  1188. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  1189. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  1190. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  1191. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  1192. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  1193. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  1194. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  1195. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  1196. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  1197. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  1198. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  1199. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
  1200. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH1);
  1201. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  1202. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  1203. DUMP_REG(HDMI_NV_PDISP_INT_STATUS);
  1204. DUMP_REG(HDMI_NV_PDISP_INT_MASK);
  1205. DUMP_REG(HDMI_NV_PDISP_INT_ENABLE);
  1206. DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  1207. #undef DUMP_REG
  1208. unlock:
  1209. drm_modeset_unlock_all(drm);
  1210. return err;
  1211. }
  1212. static struct drm_info_list debugfs_files[] = {
  1213. { "regs", tegra_hdmi_show_regs, 0, NULL },
  1214. };
  1215. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  1216. struct drm_minor *minor)
  1217. {
  1218. unsigned int i;
  1219. int err;
  1220. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  1221. if (!hdmi->debugfs)
  1222. return -ENOMEM;
  1223. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  1224. GFP_KERNEL);
  1225. if (!hdmi->debugfs_files) {
  1226. err = -ENOMEM;
  1227. goto remove;
  1228. }
  1229. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  1230. hdmi->debugfs_files[i].data = hdmi;
  1231. err = drm_debugfs_create_files(hdmi->debugfs_files,
  1232. ARRAY_SIZE(debugfs_files),
  1233. hdmi->debugfs, minor);
  1234. if (err < 0)
  1235. goto free;
  1236. hdmi->minor = minor;
  1237. return 0;
  1238. free:
  1239. kfree(hdmi->debugfs_files);
  1240. hdmi->debugfs_files = NULL;
  1241. remove:
  1242. debugfs_remove(hdmi->debugfs);
  1243. hdmi->debugfs = NULL;
  1244. return err;
  1245. }
  1246. static void tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  1247. {
  1248. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  1249. hdmi->minor);
  1250. hdmi->minor = NULL;
  1251. kfree(hdmi->debugfs_files);
  1252. hdmi->debugfs_files = NULL;
  1253. debugfs_remove(hdmi->debugfs);
  1254. hdmi->debugfs = NULL;
  1255. }
  1256. static int tegra_hdmi_init(struct host1x_client *client)
  1257. {
  1258. struct drm_device *drm = dev_get_drvdata(client->parent);
  1259. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1260. int err;
  1261. hdmi->output.dev = client->dev;
  1262. drm_connector_init(drm, &hdmi->output.connector,
  1263. &tegra_hdmi_connector_funcs,
  1264. DRM_MODE_CONNECTOR_HDMIA);
  1265. drm_connector_helper_add(&hdmi->output.connector,
  1266. &tegra_hdmi_connector_helper_funcs);
  1267. hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
  1268. drm_encoder_init(drm, &hdmi->output.encoder, &tegra_hdmi_encoder_funcs,
  1269. DRM_MODE_ENCODER_TMDS, NULL);
  1270. drm_encoder_helper_add(&hdmi->output.encoder,
  1271. &tegra_hdmi_encoder_helper_funcs);
  1272. drm_mode_connector_attach_encoder(&hdmi->output.connector,
  1273. &hdmi->output.encoder);
  1274. drm_connector_register(&hdmi->output.connector);
  1275. err = tegra_output_init(drm, &hdmi->output);
  1276. if (err < 0) {
  1277. dev_err(client->dev, "failed to initialize output: %d\n", err);
  1278. return err;
  1279. }
  1280. hdmi->output.encoder.possible_crtcs = 0x3;
  1281. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  1282. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  1283. if (err < 0)
  1284. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  1285. }
  1286. err = regulator_enable(hdmi->hdmi);
  1287. if (err < 0) {
  1288. dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
  1289. err);
  1290. return err;
  1291. }
  1292. err = regulator_enable(hdmi->pll);
  1293. if (err < 0) {
  1294. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  1295. return err;
  1296. }
  1297. err = regulator_enable(hdmi->vdd);
  1298. if (err < 0) {
  1299. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  1300. return err;
  1301. }
  1302. return 0;
  1303. }
  1304. static int tegra_hdmi_exit(struct host1x_client *client)
  1305. {
  1306. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1307. tegra_output_exit(&hdmi->output);
  1308. regulator_disable(hdmi->vdd);
  1309. regulator_disable(hdmi->pll);
  1310. regulator_disable(hdmi->hdmi);
  1311. if (IS_ENABLED(CONFIG_DEBUG_FS))
  1312. tegra_hdmi_debugfs_exit(hdmi);
  1313. return 0;
  1314. }
  1315. static const struct host1x_client_ops hdmi_client_ops = {
  1316. .init = tegra_hdmi_init,
  1317. .exit = tegra_hdmi_exit,
  1318. };
  1319. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1320. .tmds = tegra20_tmds_config,
  1321. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1322. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1323. .fuse_override_value = 1 << 31,
  1324. .has_sor_io_peak_current = false,
  1325. .has_hda = false,
  1326. .has_hbr = false,
  1327. };
  1328. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1329. .tmds = tegra30_tmds_config,
  1330. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1331. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1332. .fuse_override_value = 1 << 31,
  1333. .has_sor_io_peak_current = false,
  1334. .has_hda = true,
  1335. .has_hbr = false,
  1336. };
  1337. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1338. .tmds = tegra114_tmds_config,
  1339. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1340. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1341. .fuse_override_value = 1 << 31,
  1342. .has_sor_io_peak_current = true,
  1343. .has_hda = true,
  1344. .has_hbr = true,
  1345. };
  1346. static const struct tegra_hdmi_config tegra124_hdmi_config = {
  1347. .tmds = tegra124_tmds_config,
  1348. .num_tmds = ARRAY_SIZE(tegra124_tmds_config),
  1349. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1350. .fuse_override_value = 1 << 31,
  1351. .has_sor_io_peak_current = true,
  1352. .has_hda = true,
  1353. .has_hbr = true,
  1354. };
  1355. static const struct of_device_id tegra_hdmi_of_match[] = {
  1356. { .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
  1357. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1358. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1359. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1360. { },
  1361. };
  1362. MODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
  1363. static void hda_format_parse(unsigned int format, unsigned int *rate,
  1364. unsigned int *channels)
  1365. {
  1366. unsigned int mul, div;
  1367. if (format & AC_FMT_BASE_44K)
  1368. *rate = 44100;
  1369. else
  1370. *rate = 48000;
  1371. mul = (format & AC_FMT_MULT_MASK) >> AC_FMT_MULT_SHIFT;
  1372. div = (format & AC_FMT_DIV_MASK) >> AC_FMT_DIV_SHIFT;
  1373. *rate = *rate * (mul + 1) / (div + 1);
  1374. *channels = (format & AC_FMT_CHAN_MASK) >> AC_FMT_CHAN_SHIFT;
  1375. }
  1376. static irqreturn_t tegra_hdmi_irq(int irq, void *data)
  1377. {
  1378. struct tegra_hdmi *hdmi = data;
  1379. u32 value;
  1380. int err;
  1381. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_INT_STATUS);
  1382. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_INT_STATUS);
  1383. if (value & INT_CODEC_SCRATCH0) {
  1384. unsigned int format;
  1385. u32 value;
  1386. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
  1387. if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
  1388. unsigned int sample_rate, channels;
  1389. format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
  1390. hda_format_parse(format, &sample_rate, &channels);
  1391. hdmi->audio_sample_rate = sample_rate;
  1392. hdmi->audio_channels = channels;
  1393. err = tegra_hdmi_setup_audio(hdmi);
  1394. if (err < 0) {
  1395. tegra_hdmi_disable_audio_infoframe(hdmi);
  1396. tegra_hdmi_disable_audio(hdmi);
  1397. } else {
  1398. tegra_hdmi_setup_audio_infoframe(hdmi);
  1399. tegra_hdmi_enable_audio_infoframe(hdmi);
  1400. tegra_hdmi_enable_audio(hdmi);
  1401. }
  1402. } else {
  1403. tegra_hdmi_disable_audio_infoframe(hdmi);
  1404. tegra_hdmi_disable_audio(hdmi);
  1405. }
  1406. }
  1407. return IRQ_HANDLED;
  1408. }
  1409. static int tegra_hdmi_probe(struct platform_device *pdev)
  1410. {
  1411. struct tegra_hdmi *hdmi;
  1412. struct resource *regs;
  1413. int err;
  1414. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1415. if (!hdmi)
  1416. return -ENOMEM;
  1417. hdmi->config = of_device_get_match_data(&pdev->dev);
  1418. hdmi->dev = &pdev->dev;
  1419. hdmi->audio_source = AUTO;
  1420. hdmi->audio_sample_rate = 48000;
  1421. hdmi->audio_channels = 2;
  1422. hdmi->stereo = false;
  1423. hdmi->dvi = false;
  1424. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1425. if (IS_ERR(hdmi->clk)) {
  1426. dev_err(&pdev->dev, "failed to get clock\n");
  1427. return PTR_ERR(hdmi->clk);
  1428. }
  1429. hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
  1430. if (IS_ERR(hdmi->rst)) {
  1431. dev_err(&pdev->dev, "failed to get reset\n");
  1432. return PTR_ERR(hdmi->rst);
  1433. }
  1434. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1435. if (IS_ERR(hdmi->clk_parent))
  1436. return PTR_ERR(hdmi->clk_parent);
  1437. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1438. if (err < 0) {
  1439. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1440. return err;
  1441. }
  1442. hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
  1443. if (IS_ERR(hdmi->hdmi)) {
  1444. dev_err(&pdev->dev, "failed to get HDMI regulator\n");
  1445. return PTR_ERR(hdmi->hdmi);
  1446. }
  1447. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1448. if (IS_ERR(hdmi->pll)) {
  1449. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1450. return PTR_ERR(hdmi->pll);
  1451. }
  1452. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1453. if (IS_ERR(hdmi->vdd)) {
  1454. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1455. return PTR_ERR(hdmi->vdd);
  1456. }
  1457. hdmi->output.notifier = cec_notifier_get(&pdev->dev);
  1458. if (hdmi->output.notifier == NULL)
  1459. return -ENOMEM;
  1460. hdmi->output.dev = &pdev->dev;
  1461. err = tegra_output_probe(&hdmi->output);
  1462. if (err < 0)
  1463. return err;
  1464. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1465. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1466. if (IS_ERR(hdmi->regs))
  1467. return PTR_ERR(hdmi->regs);
  1468. err = platform_get_irq(pdev, 0);
  1469. if (err < 0)
  1470. return err;
  1471. hdmi->irq = err;
  1472. err = devm_request_irq(hdmi->dev, hdmi->irq, tegra_hdmi_irq, 0,
  1473. dev_name(hdmi->dev), hdmi);
  1474. if (err < 0) {
  1475. dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n",
  1476. hdmi->irq, err);
  1477. return err;
  1478. }
  1479. platform_set_drvdata(pdev, hdmi);
  1480. pm_runtime_enable(&pdev->dev);
  1481. INIT_LIST_HEAD(&hdmi->client.list);
  1482. hdmi->client.ops = &hdmi_client_ops;
  1483. hdmi->client.dev = &pdev->dev;
  1484. err = host1x_client_register(&hdmi->client);
  1485. if (err < 0) {
  1486. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1487. err);
  1488. return err;
  1489. }
  1490. return 0;
  1491. }
  1492. static int tegra_hdmi_remove(struct platform_device *pdev)
  1493. {
  1494. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1495. int err;
  1496. pm_runtime_disable(&pdev->dev);
  1497. err = host1x_client_unregister(&hdmi->client);
  1498. if (err < 0) {
  1499. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1500. err);
  1501. return err;
  1502. }
  1503. tegra_output_remove(&hdmi->output);
  1504. if (hdmi->output.notifier)
  1505. cec_notifier_put(hdmi->output.notifier);
  1506. return 0;
  1507. }
  1508. #ifdef CONFIG_PM
  1509. static int tegra_hdmi_suspend(struct device *dev)
  1510. {
  1511. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1512. int err;
  1513. err = reset_control_assert(hdmi->rst);
  1514. if (err < 0) {
  1515. dev_err(dev, "failed to assert reset: %d\n", err);
  1516. return err;
  1517. }
  1518. usleep_range(1000, 2000);
  1519. clk_disable_unprepare(hdmi->clk);
  1520. return 0;
  1521. }
  1522. static int tegra_hdmi_resume(struct device *dev)
  1523. {
  1524. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1525. int err;
  1526. err = clk_prepare_enable(hdmi->clk);
  1527. if (err < 0) {
  1528. dev_err(dev, "failed to enable clock: %d\n", err);
  1529. return err;
  1530. }
  1531. usleep_range(1000, 2000);
  1532. err = reset_control_deassert(hdmi->rst);
  1533. if (err < 0) {
  1534. dev_err(dev, "failed to deassert reset: %d\n", err);
  1535. clk_disable_unprepare(hdmi->clk);
  1536. return err;
  1537. }
  1538. return 0;
  1539. }
  1540. #endif
  1541. static const struct dev_pm_ops tegra_hdmi_pm_ops = {
  1542. SET_RUNTIME_PM_OPS(tegra_hdmi_suspend, tegra_hdmi_resume, NULL)
  1543. };
  1544. struct platform_driver tegra_hdmi_driver = {
  1545. .driver = {
  1546. .name = "tegra-hdmi",
  1547. .of_match_table = tegra_hdmi_of_match,
  1548. .pm = &tegra_hdmi_pm_ops,
  1549. },
  1550. .probe = tegra_hdmi_probe,
  1551. .remove = tegra_hdmi_remove,
  1552. };